US6893902B2 - Method and apparatus for thermal management of integrated circuits - Google Patents

Method and apparatus for thermal management of integrated circuits Download PDF

Info

Publication number
US6893902B2
US6893902B2 US10/122,613 US12261302A US6893902B2 US 6893902 B2 US6893902 B2 US 6893902B2 US 12261302 A US12261302 A US 12261302A US 6893902 B2 US6893902 B2 US 6893902B2
Authority
US
United States
Prior art keywords
integrated circuit
thermoelectric elements
forming
thermal
thermal sink
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US10/122,613
Other versions
US20040262745A1 (en
Inventor
Michael James Cordes
Steven Alan Cordes
Uttam Shyamalindu Ghoshal
Errol Wayne Robinson
James Louis Speidell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US10/122,613 priority Critical patent/US6893902B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GHOSHAL, UTTAM SHYAMALINDU, CORDES, STEVEN ALAN, ROBINSON, ERROL WAYNE, SPEIDELL, JAMES LOUIS, CORDES, MICHAEL JAMES
Publication of US20040262745A1 publication Critical patent/US20040262745A1/en
Application granted granted Critical
Publication of US6893902B2 publication Critical patent/US6893902B2/en
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/38Cooling arrangements using the Peltier effect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention generally relates to thermoelectric cooling. More particularly, the invention is directed to methods for fabricating semiconductor devices having integrated circuits and integrated thermoelectric coolers for thermal management of the integrated circuits and semiconductor devices made from such methods.
  • Sub-ambient cooling is conventionally accomplished through gas/liquid vapor phase compression based refrigeration cycles using Freon type refrigerants to implement the heat transfers. Such refrigeration systems are used extensively for cooling human residences, perishable items, and vehicles. Sub-ambient cooling is also often used with major electronic systems such as mainframe, server and workstation computers. Though vapor compression cooling can be very efficient, it does require significant moving hardware. Vapor compression cooling systems, at a minimum, include a compressor, a condenser, an evaporator, and related coolant transfer plumbing. As a result of the complexity and associated high cost, vapor compression cooling has not found material acceptance in small cooling applications, such as personal computers, integrated circuits, etc.
  • CMOS logic can operate significantly faster as the temperature decreases. For example, when CMOS logic devices are operated at ⁇ 50° C., their performance is improved by 50 percent over room temperature operation. Liquid nitrogen operating temperatures, in the range of ⁇ 196° C., have shown 200 percent performance improvements. Similar benefits have been shown to accrue for integrated circuit wiring, where metal wiring resistance decreases by a factor of 2 for integrated circuits operated at ⁇ 50° C. in comparison to room temperature operation. These performance improvements rival the recent technological breakthrough of using copper wiring in integrated circuits to reduce interconnect resistance and thereby effectively increase the operating frequencies attainable. Thus, sub-ambient temperature operation of integrated circuit logic devices, such as field effect transistors, as well as interconnect wiring can improve integrated circuit performance. This performance enhancement then poses the question of how to accomplish such cooling in the confines of the ever decreasing size and materially shrinking cost environment of microelectronics.
  • FIG. 1 schematically depicts a conventional Peltier type thermoelectric element (TE) 1 with DC power supply 2 creating the electric field across TE 1 while at a load current 3 .
  • the desired heat transfer is from cold sink 4 , at temperature T cold , to hot sink 6 , at temperature T hot .
  • the net heat energy transported is composed of three elements, the first representing the Peltier effect (thermoelectric) contribution, the second defining negative Joule heating effects, and the third defining negative conductivity effects.
  • the thermoelectric component is composed of the Seebeck coefficient, the temperature of operation (T cold ) and the current being applied.
  • the Joule heating component reflects that roughly half the Joule heating goes to the cold sink and remainder to the hot sink.
  • thermoelectric coolers have made advances with thin film implementations and miniaturization of thermoelectric coolers. See U.S. patent application Ser. No. 09/458,270 having the title “Electrically-Isolated Ultra-Thin Substrates For Thermoelectric Coolers” and U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport” both applications of which are hereby incorporated by reference.
  • Thin film implementations and miniaturization of thermoelectric coolers provides high cooling flux scaling with the smaller geometries to provide cooling in the range of 2-3 W/cm 2 to 100 W/cm 2 with high entropy gradients and lower thermal conductivities.
  • Use of thin film implementations yields higher reliability MTBF (mean time between failures) of greater than 10 6 hours, lower cost in the order of less than 10 ⁇ /W and ease of constructing multistage configurations wherein nanoscopic coolers can be operated in parallel for large cooling capacity and high efficiency.
  • MTBF mean time between failures
  • One such problem is thermal management across an integrated circuit such as a relatively large processor chip.
  • processor chips have nonuniform temperature distribution across the chip wherein the portion of the chip having the Arithmetic Logic Unit (ALU) may operate at one temperature while the portions of the chip having the cache or cache interfaces may operate at another temperature.
  • ALU Arithmetic Logic Unit
  • Nonuniform temperature distribution across the chip presents a myriad of problems including problems with performance, processing speed and reliability. To avoid these problems, uniform temperature distribution across the chip is needed.
  • the present invention provides for an improved low cost method of fabricating a semiconductor device having integrated circuits and integrated thermoelectric coolers for cooling the integrated circuits and a semiconductor device made using such method.
  • the invention relates to a method of fabricating a semiconductor device comprising forming an integrated circuit on a front side of a substrate and forming an integrated thermoelectric cooler capable of cooling the integrated circuit on a back side of the substrate.
  • the invention in another form, relates to a semiconductor device made using the method described above comprising a substrate having a front side and a back side, an integrated circuit formed on the front side of the substrate and an integrated thermoelectric cooler formed on the back side of the substrate capable of cooling the integrated circuit.
  • a composite semiconductor device structure is fabricated by forming an integrated circuit on a front side of a first substrate and forming an integrated thermoelectric cooler on a back side of the first substrate.
  • a thermal sink of semiconductor material capable of absorbing heat from the integrated circuit is formed on the back side of a separate second substrate.
  • N-type thermoelectric elements are formed on contacts connected to doped regions in the first substrate.
  • P-type thermoelectric elements are formed on contacts connected to doped regions in the second substrate forming a thermal path of semiconductor material to a thermal sink capable of dissipating heat.
  • the p-type and n-type thermoelectric elements are bonded to complementary contacts formed on the first and second substrates, respectively, by a flip-chip soldering process.
  • a semiconductor device in yet another particularized form of the invention, includes multiple thermoelectric elements formed in selective patterns to extract heat at different rates from different portions of the integrated circuit to thereby achieve substantially uniform temperature distribution across the integrated circuit.
  • FIG. 1 schematically depicts a conventional statically operable Peltier device cooling system.
  • FIGS. 2A-2C illustrate a method of fabricating a semiconductor device according to a preferred embodiment of the present invention.
  • FIG. 3 illustrates a top view of an integrated circuit to be cooled according to another embodiment of the present invention.
  • FIG. 4 illustrates a top view of a semiconductor device including the integrated circuit depicted in FIG. 3 and an integrated thermoelectric cooler capable of cooling the integrated circuit according to another embodiment of the present invention.
  • the conceptual ground work for the present invention involves fabricating a semiconductor device having an integrated circuit and an integrated thermoelectric cooler for cooling the integrated circuit on a common substrate using low-cost semiconductor fabrication processes such as electrochemical deposition and CMOS processing techniques. In this manner, thermal management of integrated circuits can be achieved by forming miniature integrated thermoelectric coolers at the wafer level of fabrication and in patterns corresponding to the heat dissipation profiles of the integrated circuits.
  • FIGS. 2A-2C a method of fabricating a composite semiconductor device 300 comprising an integrated circuit (IC) 303 and an integrated thermoelectric cooler 310 capable of cooling integrated circuit 303 .
  • FIGS. 2A and 2B are detailed cross-sectional views of semiconductor device 300 at two stages of the fabrication process and FIG. 2C is a detailed cross-sectional view of semiconductor device 300 at the final completed stage of the fabrication process.
  • fabrication of semiconductor device 300 begins in a first stage with forming a cold end 301 of device 300 .
  • a semiconductor substrate 302 of semiconductor material is selected.
  • Semiconductor substrate 302 has a front side 304 and a back side 306 .
  • Silicon on Insulator (SOI) integrated circuit(s) 303 are formed in semiconductor layer 309 of substrate 302 , and electrically isolated from the remainder of the substrate by SOI silicon dioxide (SiO 2 ) layer 308 .
  • SOI integrated circuit(s) in layer 309 may form any circuit or devices with related wiring patterns.
  • the integrated circuit(s) could be a Power PC processor available from International Business Machines Corporation of Armonk, N.Y.
  • insulating layer 308 is silicon dioxide (SiO 2 ) formed by implanting oxygen through the surface of the front side 304 of silicon (Si) substrate 302 followed by annealing.
  • a first thermal sink 314 of semiconductor substrate 302 absorbs thermal energy dissipated by SOI integrated circuit(s) formed in substrate layer 309 .
  • first thermal sink 314 created by forming an approximately 10 micron thick p+ layer 316 and an approximately 10 micron thick p ⁇ layer 318 of substrate 302 .
  • layer 318 is formed by counterdoping. It will be appreciated that layer 318 may also be formed by other semiconductor fabrication techniques such as epitaxial growth or diffusion.
  • n+ contact regions 320 are also indicated in FIG. 2A .
  • regions 320 are formed by conventional photoresist processing to define the patterns of n+ regions 320 .
  • N+ regions 320 are then formed using ion-implantation processing techniques. The photoresist is then removed and the implanted n+ regions 320 are annealed. It will be appreciated that other methods may be employed to form n+ regions 320 .
  • Deposited onto the surfaces of the n+ regions 320 is a material which is effective for electrical contacts as well as for forming thermoelectric elements thereupon.
  • a Copper (Cu) sandwiched between Platinum (Pt) or a Copper (Cu) sandwiched between Nickel (Ni) may be used.
  • Contacts 322 and 324 are preferably formed on regions 320 by first applying and patterning photoresist, and then electroplating the Cu and Ni, and sputtering the Pt, to form the Platinum/Copper/Platinum or Nickel/Copper/Nickel layers.
  • the contacts 322 and 324 are electrically and thermally isolated as well as stabilized by optional Silicon Dioxide (SiO 2 ) dielectric pads 326 , 328 and 330 . Contacts 322 and 324 are formed to be approximately 15 microns thick.
  • N-type thermoelectric elements are created in the form of thin film superlattice structures, as set forth in U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport.”
  • two n-type thermoelectric elements, 328 and 330 having lengths of approximately 30 microns are made from a composition of Bi 2 Te 2.7 Se 0.3 formed by a pulsed electrochemical deposition process wherein alternating layers of BiTe and SeTe of predetermined compositions form the desired composition of Bi 2 Te 2.7 Se 0.3 .
  • elements 328 and 330 are formed by a bulk plating process.
  • a layer of Platinum 332 is then deposited on the exposed ends of thermoelectric elements 328 and 330 preferably using a sputtering process.
  • the layer of Platinum is approximately 1.5 microns thick. It will be appreciated that Nickel could be used instead of Platinum for layer 332 . However, Platinum is preferred to minimize reliability problems cause by electromigration.
  • flip chip solder bumps 334 and 336 are placed or deposited on the layer of Platinum 332 on thermoelectric elements 328 and 330 .
  • flip chip solder bumps 334 and 336 are a low temperature solder used in CMOS fabrication processes having a 40%/20%/40% Lead/Tin/Bismuth composition.
  • fabrication of composite semiconductor device 300 continues with forming, on a separate substrate and in a separate fabrication process, a hot end 338 of composite device 300 .
  • the fabrication of hot end 338 is similar in some respects to the fabrication of cold end 301 .
  • a second semiconductor substrate 339 is the starting material.
  • Semiconductor substrate 339 has a front side 340 and a back side 341 .
  • substrate 339 has a p+ silicon (Si) layer 343 .
  • a thermal sink is formed by connecting substrate 339 to a layer 368 of metal or other medium capable of dissipating heat energy.
  • thermal sink 339 with a 10 micron thick p+ layer 343 and an approximately 10 micron thick p ⁇ material layer 344 in composite substrate 339 .
  • layers 343 and 344 are formed by counterdoping a p+ substrate 339 . It will be appreciated that layers 343 and 344 may also be formed by other semiconductor fabrication techniques such as epitaxial growth or diffusion.
  • n+ regions 346 are formed by conventional photoresist processing of a mask followed by ion-implantation. The photoresist mask is then removed and the implanted n+ regions 346 are annealed. It will be appreciated that other methods may be employed to form n+ regions 346 .
  • Deposited onto the surfaces of the n+ regions 346 is a material which is effective for electrical contacts as well as for forming thermoelectric elements thereupon.
  • a Copper (Cu) sandwiched between Platinum (Pt) or a Copper (Cu) sandwiched between Nickel (Ni) may be used.
  • Contacts 348 , 350 and 352 are preferably formed on regions 346 by applying and patterning photoresist, and then electroplating the Cu and Ni, and sputtering the Pt, to form the Platinum/Copper/Platinum or Nickel/Copper/Nickel layers.
  • the contacts 348 , 350 and 352 are electrically and thermally isolated as well as stabilized by optional Silicon Dioxide (SiO 2 ) dielectric pads 354 and 356 .
  • Contacts 348 , 350 and 352 are formed to be approximately 15 microns thick.
  • thermoelectric elements are created in the form of thin film superlattice structures, as set forth in U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport.”
  • two p-type thermoelectric elements, 358 and 360 having lengths of approximately 30 microns are made from a composition of Bi 0.5 Sb 1.5 Te 0.3 formed by a pulsed electrochemical deposition process wherein alternating layers of BiTe and SbTe of predetermined compositions form the desired composition of Bi 0.5 Sb 1.5 Te 3 .
  • elements 358 and 360 are formed by a bulk plating process.
  • a layer of Platinum 362 is then deposited on the exposed ends of thermoelectric elements 358 and 360 preferably using a sputtering process.
  • the layer of Platinum 362 is approximately 1.5 microns thick. It will be appreciated that Nickel could be used instead of Platinum for layer 362 . However, Platinum is preferred to minimize reliability problems cause by electromigration.
  • flip chip solder bumps 364 and 366 are placed or deposited on the layer of Platinum 362 on thermoelectric elements 358 and 360 .
  • flip chip solder bumps 364 and 366 are a low temperature solder used in CMOS fabrication processes having a 40%/20%/40% Lead/Tin/Bismuth composition.
  • an approximately 1 micron thick Aluminum layer 368 is deposited on the back side 341 of substrate 339 to form hot side thermal sink, spreader, and conductive contact, as appropriate to the thermal objectives.
  • fabrication of composite semiconductor device 300 is completed in a final stage by assembling hot end 338 shown in FIG. 2B to cold end 301 shown in FIG. 2A using a flip chip soldering process to solder or bond solder bumps 334 and 336 to contacts 352 and 350 , respectively, of hot end 338 and solder bumps 364 and 366 to contacts 324 and 322 , respectively, of cold end 301 .
  • solder bumps 334 , 336 , 364 , 366 are susceptible to electromigration and slow diffusion of Bi through the solder joints at the hot end 338 of the device, however, the MTBF are still much larger than that of mechanical vapor compression coolers, and in the same order as VLSI flip-chip bonds.
  • the reliability can be improved to >10 6 hours by incorporating redundant circuits as described in U.S. patent application Ser. No. 09/414,334 filed Oct. 7, 1999 by common assignee herewith and having the title “Highly Reliable Thermoelectric Cooling Apparatus and Method”. This application is hereby incorporated by reference.
  • contact 352 is connected to one end of n-type element 328 .
  • the opposite end of n-type element 328 is connected to contact 322 which is also connected to one end of p-type element 360 .
  • the opposite end of p-type element 360 is connected to contact 350 which is also connected to one end of n-type element 330 whose opposite end is connected to contact 324 .
  • Contact 324 is connected to one end of p-type element 358 whose opposite end is connected to contact 348 in order to complete the series connection.
  • This series connection allows current to flow through contact 352 and reflowed solder bump 334 , down n-type element 328 , through contact 322 , up reflowed solder bump 366 and p-type element 360 , through contact 350 , down reflowed solder bump 336 and n-type element 330 , through contact 324 , up reflowed solder bump 364 and p-type element 358 , and through contact 348 to transfer heat from thermal sink 314 to thermal sink 342 .
  • Properly applying a DC voltage enables integrated thermoelectric cooler 310 to transfer thermal energy from the SOI integrated circuits formed in and onto layer 309 .
  • n+/p ⁇ /p+ junctions created in thermal sinks 314 , 342 form diodes and, therefore, have a reverse bias voltage and breakdown voltage associated with them.
  • the reverse bias voltage and breakdown voltage associated with each diode is dependent on a variety of factors including doping levels. The specific values of these voltages are not significant for purposes of the present discussion.
  • the n+/p ⁇ /p+ junctions are kept in a reversed biased condition.
  • This reverse biased condition ensures that current will not be able to flow anywhere but through the intended path of contacts and thermoelectric elements.
  • Reverse biasing of the n+/p ⁇ /p+ junctions can be achieved and maintained by applying an appropriate DC voltage to contact 370 of hot sink 338 and to contact 372 connected to p+ substrate layer 316 . By applying the appropriate DC voltage at contacts 370 and 372 , the reverse bias voltage of the n+/p ⁇ /p+ junctions can be maintained.
  • thermoelectric elements 328 , 360 , 330 and 358 will remain electrically isolated from their ambient or environment.
  • U.S. patent application Ser. No. 09/458,270 having the title “Electrically-Isolated Ultra-Thin Substrates For Thermoelectric Coolers”.
  • FIG. 3 a top view of SOI integrated circuit 403 , such as would be formed in and onto layer 309 , to be cooled according to one embodiment of the present invention is shown.
  • Reference numerals used in FIG. 3 which are like, similar or identical to reference numerals used in FIG. 2 indicate like, similar or identical components.
  • integrated circuit 403 is a processor such as a Power PC processor available from International Business Machines Corporation of Armonk, N.Y. It will be appreciated, however, that any integrated circuit 403 could be used in accordance with the present invention.
  • Processor 403 has first portions 411 , 413 housing ALUs, a second portion 415 housing L2 (level two) cache memory, third portions 417 , 419 , 421 housing I/Os (Inputs/Outputs) and L2 Interfaces, and a fourth portion 423 of distributed logic.
  • first portions 411 , 413 dissipate a first amount of heat
  • second portion 415 dissipates a second amount of heat
  • third portions 417 , 419 , 421 dissipate a third amount of heat
  • fourth portion 423 dissipates a fourth amount of heat.
  • the portions are likely to exhibit materially different temperatures while under normal operation.
  • thermoelectric cooler 510 comprises a plurality of modules of p-type and n-type thermoelectric elements 525 . 1 , 525 . 2 , 527 , 529 and 531 capable of cooling first portions 411 , 413 , second portion 415 , third portions 417 , 419 , 421 and fourth portion 423 of integrated circuit 403 , respectively.
  • the modules are fabricated to have cooling capacities matching the heat dissipation of the juxtaposed integrated circuits.
  • first, second, third and fourth cooling capacities are proportional to heat generated by first portions 411 , 413 , second portion 415 , third portions 417 , 419 , 421 and fourth portion 423 , respectively.
  • bias currents through a+a ⁇ corresponding the first cooling capacity are applied to modules 525 . 1 and 525 . 2
  • second bias currents through b+b ⁇ corresponding to the second cooling capacity are applied to module 527
  • third bias currents through c+c ⁇ corresponding to the third cooling capacity are applied to module 529
  • a fourth bias currents through d+d ⁇ corresponding to the fourth cooling capacity is applied to module 531 . Cooling capacity of modules 525 . 1 , 525 .
  • thermoelectric elements 2 , 527 , 529 and 531 can, in addition to bias currents, be varied based upon other factors such as the pitch and size of the array of thermoelectric elements used therein (i.e., the number of thermoelectric elements/area), the sizes of the contacts, and the individual sizes of the miniature thermoelectric elements used to form the array.
  • a semiconductor device and method of fabricating a semiconductor device comprising a substrate having a front side and a back side, an integrated circuit formed on the front side of the substrate and an integrated thermoelectric cooler formed on the back side of the substrate for cooling the integrated circuit using low cost semiconductor fabrication processes allows for thermal management of integrated circuits at the time of manufacture of the integrated circuits.

Abstract

Method and apparatus for thermal management of an integrated circuit. A semiconductor device includes an integrated circuit and an integrated thermoelectric cooler formed on a common substrate. A semiconductor device is fabricated by forming an integrated circuit on a front side of the substrate and forming an integrated thermoelectric cooler on a back side of the substrate. A first thermal sink of semiconductor material capable of absorbing heat from the integrated circuit is formed on the back side of the substrate. N-type thermoelectric elements are formed on contacts formed on the first thermal sink. P-type thermoelectric elements are formed on contacts formed on a second thermal sink of semiconductor material capable of dissipating heat. The p-type and n-type thermoelectric elements are bonded to the contacts on the first and second thermal sinks, respectively, by a flip-chip soldering process. Using this method, semiconductor devices including an integrated circuit and integrated modules of thermoelectric elements are formed having cooling capacities corresponding to heat dissipated from different portions of the integrated circuit. As a result, substantially uniform temperature distribution across the integrated circuit can be achieved.

Description

This application is a divisional of application Ser. No. 09/498,826, filed Feb. 4, 2000 now U.S. Pat. No. 6,614,109, status pending.
FIELD OF TIRE INVENTION
The present invention generally relates to thermoelectric cooling. More particularly, the invention is directed to methods for fabricating semiconductor devices having integrated circuits and integrated thermoelectric coolers for thermal management of the integrated circuits and semiconductor devices made from such methods.
BACKGROUND OF THE INVENTION
Sub-ambient cooling is conventionally accomplished through gas/liquid vapor phase compression based refrigeration cycles using Freon type refrigerants to implement the heat transfers. Such refrigeration systems are used extensively for cooling human residences, perishable items, and vehicles. Sub-ambient cooling is also often used with major electronic systems such as mainframe, server and workstation computers. Though vapor compression cooling can be very efficient, it does require significant moving hardware. Vapor compression cooling systems, at a minimum, include a compressor, a condenser, an evaporator, and related coolant transfer plumbing. As a result of the complexity and associated high cost, vapor compression cooling has not found material acceptance in small cooling applications, such as personal computers, integrated circuits, etc.
The fact that CMOS logic can operate significantly faster as the temperature decreases has been well known for many years. For example, when CMOS logic devices are operated at −50° C., their performance is improved by 50 percent over room temperature operation. Liquid nitrogen operating temperatures, in the range of −196° C., have shown 200 percent performance improvements. Similar benefits have been shown to accrue for integrated circuit wiring, where metal wiring resistance decreases by a factor of 2 for integrated circuits operated at −50° C. in comparison to room temperature operation. These performance improvements rival the recent technological breakthrough of using copper wiring in integrated circuits to reduce interconnect resistance and thereby effectively increase the operating frequencies attainable. Thus, sub-ambient temperature operation of integrated circuit logic devices, such as field effect transistors, as well as interconnect wiring can improve integrated circuit performance. This performance enhancement then poses the question of how to accomplish such cooling in the confines of the ever decreasing size and materially shrinking cost environment of microelectronics.
FIG. 1 schematically depicts a conventional Peltier type thermoelectric element (TE) 1 with DC power supply 2 creating the electric field across TE 1 while at a load current 3. The desired heat transfer is from cold sink 4, at temperature Tcold, to hot sink 6, at temperature Thot. As indicated in the equation of FIG. 1, the net heat energy transported is composed of three elements, the first representing the Peltier effect (thermoelectric) contribution, the second defining negative Joule heating effects, and the third defining negative conductivity effects. The thermoelectric component is composed of the Seebeck coefficient, the temperature of operation (Tcold) and the current being applied. The Joule heating component reflects that roughly half the Joule heating goes to the cold sink and remainder to the hot sink. Lastly, the negative component attributable to thermal conduction represents the heat flow through the Peltier device, as defined by the thermal conductivity of the Peltier device, from the hot sink to the cold sink. See equation (1).
q=αT cold I−(½)I 2 R−KΔT  (1)
International Business Machines (IBM) Corporation, assignee of the present invention, has made advances with thin film implementations and miniaturization of thermoelectric coolers. See U.S. patent application Ser. No. 09/458,270 having the title “Electrically-Isolated Ultra-Thin Substrates For Thermoelectric Coolers” and U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport” both applications of which are hereby incorporated by reference. Thin film implementations and miniaturization of thermoelectric coolers provides high cooling flux scaling with the smaller geometries to provide cooling in the range of 2-3 W/cm2 to 100 W/cm2 with high entropy gradients and lower thermal conductivities. Use of thin film implementations yields higher reliability MTBF (mean time between failures) of greater than 106 hours, lower cost in the order of less than 10¢/W and ease of constructing multistage configurations wherein nanoscopic coolers can be operated in parallel for large cooling capacity and high efficiency.
With these advances many problems can be solved. One such problem is thermal management across an integrated circuit such as a relatively large processor chip. For example, in operation, most processor chips have nonuniform temperature distribution across the chip wherein the portion of the chip having the Arithmetic Logic Unit (ALU) may operate at one temperature while the portions of the chip having the cache or cache interfaces may operate at another temperature. Nonuniform temperature distribution across the chip presents a myriad of problems including problems with performance, processing speed and reliability. To avoid these problems, uniform temperature distribution across the chip is needed.
Present methods for addressing the problem of thermal management of integrated circuits and associated problems such as described above have proven to be costly and difficult to implement. Thus a need exists for an improved low cost method of addressing these problems by cooling integrated circuits using, in part, the advances made by IBM Corporation with thin film implementations and miniaturization of thermoelectric coolers as mentioned above.
SUMMARY OF THE INVENTION
The present invention provides for an improved low cost method of fabricating a semiconductor device having integrated circuits and integrated thermoelectric coolers for cooling the integrated circuits and a semiconductor device made using such method.
In one form, the invention relates to a method of fabricating a semiconductor device comprising forming an integrated circuit on a front side of a substrate and forming an integrated thermoelectric cooler capable of cooling the integrated circuit on a back side of the substrate.
In another form, the invention relates to a semiconductor device made using the method described above comprising a substrate having a front side and a back side, an integrated circuit formed on the front side of the substrate and an integrated thermoelectric cooler formed on the back side of the substrate capable of cooling the integrated circuit.
In one particularized form of the invention, a composite semiconductor device structure is fabricated by forming an integrated circuit on a front side of a first substrate and forming an integrated thermoelectric cooler on a back side of the first substrate. A thermal sink of semiconductor material capable of absorbing heat from the integrated circuit is formed on the back side of a separate second substrate. N-type thermoelectric elements are formed on contacts connected to doped regions in the first substrate. P-type thermoelectric elements are formed on contacts connected to doped regions in the second substrate forming a thermal path of semiconductor material to a thermal sink capable of dissipating heat. The p-type and n-type thermoelectric elements are bonded to complementary contacts formed on the first and second substrates, respectively, by a flip-chip soldering process.
In yet another particularized form of the invention, a semiconductor device includes multiple thermoelectric elements formed in selective patterns to extract heat at different rates from different portions of the integrated circuit to thereby achieve substantially uniform temperature distribution across the integrated circuit.
These and other features of the invention will be more clearly understood and appreciated upon considering the detailed embodiments described hereinafter.
BRIEF DESCRIPTION OF THE DRAWINGS
Other objects, advantages, features and characteristics of the present invention, as well as methods, operation and functions of related elements of structure, and the combination of parts and economies of manufacture, will become apparent upon consideration of the following description and claims with reference to the accompanying drawings, all of which form a part of this specification, wherein like reference numerals designate corresponding parts in the various figures.
FIG. 1 schematically depicts a conventional statically operable Peltier device cooling system.
FIGS. 2A-2C illustrate a method of fabricating a semiconductor device according to a preferred embodiment of the present invention.
FIG. 3 illustrates a top view of an integrated circuit to be cooled according to another embodiment of the present invention.
FIG. 4 illustrates a top view of a semiconductor device including the integrated circuit depicted in FIG. 3 and an integrated thermoelectric cooler capable of cooling the integrated circuit according to another embodiment of the present invention.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit or scope of the invention. To avoid detail not necessary to enable those skilled in the art to practice the invention, the description may omit certain information known to those skilled in the art. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
The conceptual ground work for the present invention involves fabricating a semiconductor device having an integrated circuit and an integrated thermoelectric cooler for cooling the integrated circuit on a common substrate using low-cost semiconductor fabrication processes such as electrochemical deposition and CMOS processing techniques. In this manner, thermal management of integrated circuits can be achieved by forming miniature integrated thermoelectric coolers at the wafer level of fabrication and in patterns corresponding to the heat dissipation profiles of the integrated circuits.
Referring now to FIGS. 2A-2C, a method of fabricating a composite semiconductor device 300 comprising an integrated circuit (IC) 303 and an integrated thermoelectric cooler 310 capable of cooling integrated circuit 303. FIGS. 2A and 2B are detailed cross-sectional views of semiconductor device 300 at two stages of the fabrication process and FIG. 2C is a detailed cross-sectional view of semiconductor device 300 at the final completed stage of the fabrication process.
Referring to FIG. 2A, fabrication of semiconductor device 300 begins in a first stage with forming a cold end 301 of device 300. A semiconductor substrate 302 of semiconductor material is selected. Semiconductor substrate 302 has a front side 304 and a back side 306. Silicon on Insulator (SOI) integrated circuit(s) 303 are formed in semiconductor layer 309 of substrate 302, and electrically isolated from the remainder of the substrate by SOI silicon dioxide (SiO2) layer 308. It will be appreciated that SOI integrated circuit(s) in layer 309 may form any circuit or devices with related wiring patterns. For example, the integrated circuit(s) could be a Power PC processor available from International Business Machines Corporation of Armonk, N.Y. for use in a computer or information handling system. Together, layers 308 and 309 are approximately 0.5 microns thick. In a preferred embodiment, insulating layer 308 is silicon dioxide (SiO2) formed by implanting oxygen through the surface of the front side 304 of silicon (Si) substrate 302 followed by annealing.
A first thermal sink 314 of semiconductor substrate 302 absorbs thermal energy dissipated by SOI integrated circuit(s) formed in substrate layer 309. In a preferred embodiment, first thermal sink 314 created by forming an approximately 10 micron thick p+ layer 316 and an approximately 10 micron thick p− layer 318 of substrate 302. In a preferred embodiment, layer 318 is formed by counterdoping. It will be appreciated that layer 318 may also be formed by other semiconductor fabrication techniques such as epitaxial growth or diffusion. Also indicated in FIG. 2A is the presence n+ contact regions 320. In the preferred embodiment, regions 320 are formed by conventional photoresist processing to define the patterns of n+ regions 320. N+ regions 320 are then formed using ion-implantation processing techniques. The photoresist is then removed and the implanted n+ regions 320 are annealed. It will be appreciated that other methods may be employed to form n+ regions 320.
Deposited onto the surfaces of the n+ regions 320 is a material which is effective for electrical contacts as well as for forming thermoelectric elements thereupon. In the illustration, either a Copper (Cu) sandwiched between Platinum (Pt) or a Copper (Cu) sandwiched between Nickel (Ni) may be used. Contacts 322 and 324 are preferably formed on regions 320 by first applying and patterning photoresist, and then electroplating the Cu and Ni, and sputtering the Pt, to form the Platinum/Copper/Platinum or Nickel/Copper/Nickel layers. The contacts 322 and 324 are electrically and thermally isolated as well as stabilized by optional Silicon Dioxide (SiO2) dielectric pads 326,328 and 330. Contacts 322 and 324 are formed to be approximately 15 microns thick.
N-type thermoelectric elements are created in the form of thin film superlattice structures, as set forth in U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport.” In the illustrated configuration, two n-type thermoelectric elements, 328 and 330, having lengths of approximately 30 microns are made from a composition of Bi2 Te2.7 Se0.3 formed by a pulsed electrochemical deposition process wherein alternating layers of BiTe and SeTe of predetermined compositions form the desired composition of Bi2 Te2.7 Se0.3. In another embodiment, elements 328 and 330 are formed by a bulk plating process. In a preferred embodiment, a layer of Platinum 332 is then deposited on the exposed ends of thermoelectric elements 328 and 330 preferably using a sputtering process. The layer of Platinum is approximately 1.5 microns thick. It will be appreciated that Nickel could be used instead of Platinum for layer 332. However, Platinum is preferred to minimize reliability problems cause by electromigration. Next, flip chip solder bumps 334 and 336 are placed or deposited on the layer of Platinum 332 on thermoelectric elements 328 and 330. Preferably, flip chip solder bumps 334 and 336 are a low temperature solder used in CMOS fabrication processes having a 40%/20%/40% Lead/Tin/Bismuth composition.
Referring now to FIG. 2B, fabrication of composite semiconductor device 300 continues with forming, on a separate substrate and in a separate fabrication process, a hot end 338 of composite device 300. The fabrication of hot end 338 is similar in some respects to the fabrication of cold end 301. A second semiconductor substrate 339, typically at a wafer level, is the starting material. Semiconductor substrate 339 has a front side 340 and a back side 341. In a preferred embodiment of the invention, substrate 339 has a p+ silicon (Si) layer 343. A thermal sink is formed by connecting substrate 339 to a layer 368 of metal or other medium capable of dissipating heat energy. In a preferred embodiment, thermal sink 339 with a 10 micron thick p+ layer 343 and an approximately 10 micron thick p− material layer 344 in composite substrate 339. In a preferred embodiment, layers 343 and 344 are formed by counterdoping a p+ substrate 339. It will be appreciated that layers 343 and 344 may also be formed by other semiconductor fabrication techniques such as epitaxial growth or diffusion. Also indicated in FIG. 2B is the presence n+ regions 346. In the preferred embodiment, regions 346 are formed by conventional photoresist processing of a mask followed by ion-implantation. The photoresist mask is then removed and the implanted n+ regions 346 are annealed. It will be appreciated that other methods may be employed to form n+ regions 346.
Deposited onto the surfaces of the n+ regions 346 is a material which is effective for electrical contacts as well as for forming thermoelectric elements thereupon. In the illustration, either a Copper (Cu) sandwiched between Platinum (Pt) or a Copper (Cu) sandwiched between Nickel (Ni) may be used. Contacts 348, 350 and 352 are preferably formed on regions 346 by applying and patterning photoresist, and then electroplating the Cu and Ni, and sputtering the Pt, to form the Platinum/Copper/Platinum or Nickel/Copper/Nickel layers. The contacts 348, 350 and 352 are electrically and thermally isolated as well as stabilized by optional Silicon Dioxide (SiO2) dielectric pads 354 and 356. Contacts 348, 350 and 352 are formed to be approximately 15 microns thick.
P-type thermoelectric elements are created in the form of thin film superlattice structures, as set forth in U.S. patent application Ser. No. 09/458,271 having the title “Thermoelectric Cooling Apparatus And Method For Maximizing Energy Transport.” In the illustrated configuration, two p-type thermoelectric elements, 358 and 360, having lengths of approximately 30 microns are made from a composition of Bi0.5Sb1.5 Te0.3 formed by a pulsed electrochemical deposition process wherein alternating layers of BiTe and SbTe of predetermined compositions form the desired composition of Bi0.5Sb1.5 Te3. In another embodiment, elements 358 and 360 are formed by a bulk plating process. In a preferred embodiment, a layer of Platinum 362 is then deposited on the exposed ends of thermoelectric elements 358 and 360 preferably using a sputtering process. The layer of Platinum 362 is approximately 1.5 microns thick. It will be appreciated that Nickel could be used instead of Platinum for layer 362. However, Platinum is preferred to minimize reliability problems cause by electromigration. Next, flip chip solder bumps 364 and 366 are placed or deposited on the layer of Platinum 362 on thermoelectric elements 358 and 360. Preferably, flip chip solder bumps 364 and 366 are a low temperature solder used in CMOS fabrication processes having a 40%/20%/40% Lead/Tin/Bismuth composition. Finally, an approximately 1 micron thick Aluminum layer 368 is deposited on the back side 341 of substrate 339 to form hot side thermal sink, spreader, and conductive contact, as appropriate to the thermal objectives.
Referring now to FIG. 2C, fabrication of composite semiconductor device 300 is completed in a final stage by assembling hot end 338 shown in FIG. 2B to cold end 301 shown in FIG. 2A using a flip chip soldering process to solder or bond solder bumps 334 and 336 to contacts 352 and 350, respectively, of hot end 338 and solder bumps 364 and 366 to contacts 324 and 322, respectively, of cold end 301. As mentioned above, solder bumps 334, 336, 364, 366 are susceptible to electromigration and slow diffusion of Bi through the solder joints at the hot end 338 of the device, however, the MTBF are still much larger than that of mechanical vapor compression coolers, and in the same order as VLSI flip-chip bonds. The reliability can be improved to >106 hours by incorporating redundant circuits as described in U.S. patent application Ser. No. 09/414,334 filed Oct. 7, 1999 by common assignee herewith and having the title “Highly Reliable Thermoelectric Cooling Apparatus and Method”. This application is hereby incorporated by reference.
To create a series electrical connection between each of the elements 328, 360, 330, 358, contact 352 is connected to one end of n-type element 328. The opposite end of n-type element 328 is connected to contact 322 which is also connected to one end of p-type element 360. The opposite end of p-type element 360 is connected to contact 350 which is also connected to one end of n-type element 330 whose opposite end is connected to contact 324. Contact 324 is connected to one end of p-type element 358 whose opposite end is connected to contact 348 in order to complete the series connection. This series connection allows current to flow through contact 352 and reflowed solder bump 334, down n-type element 328, through contact 322, up reflowed solder bump 366 and p-type element 360, through contact 350, down reflowed solder bump 336 and n-type element 330, through contact 324, up reflowed solder bump 364 and p-type element 358, and through contact 348 to transfer heat from thermal sink 314 to thermal sink 342. Properly applying a DC voltage enables integrated thermoelectric cooler 310 to transfer thermal energy from the SOI integrated circuits formed in and onto layer 309.
The n+/p−/p+ junctions created in thermal sinks 314, 342 form diodes and, therefore, have a reverse bias voltage and breakdown voltage associated with them. The reverse bias voltage and breakdown voltage associated with each diode is dependent on a variety of factors including doping levels. The specific values of these voltages are not significant for purposes of the present discussion.
To prevent this current leakage from occurring and thus establish electrical isolation, the n+/p−/p+ junctions are kept in a reversed biased condition. This reverse biased condition ensures that current will not be able to flow anywhere but through the intended path of contacts and thermoelectric elements. Reverse biasing of the n+/p−/p+ junctions can be achieved and maintained by applying an appropriate DC voltage to contact 370 of hot sink 338 and to contact 372 connected to p+ substrate layer 316. By applying the appropriate DC voltage at contacts 370 and 372, the reverse bias voltage of the n+/p−/p+ junctions can be maintained. Thus, voltage is applied at contacts 370 and 372 such that current will only flow along its intended thermoelectric elements 328, 360, 330 and 358 will remain electrically isolated from their ambient or environment. For further discussion see U.S. patent application Ser. No. 09/458,270 having the title “Electrically-Isolated Ultra-Thin Substrates For Thermoelectric Coolers”.
Referring now to FIG. 3, a top view of SOI integrated circuit 403, such as would be formed in and onto layer 309, to be cooled according to one embodiment of the present invention is shown. Reference numerals used in FIG. 3 which are like, similar or identical to reference numerals used in FIG. 2 indicate like, similar or identical components. In this embodiment of the invention, integrated circuit 403 is a processor such as a Power PC processor available from International Business Machines Corporation of Armonk, N.Y. It will be appreciated, however, that any integrated circuit 403 could be used in accordance with the present invention. Processor 403 has first portions 411, 413 housing ALUs, a second portion 415 housing L2 (level two) cache memory, third portions 417, 419, 421 housing I/Os (Inputs/Outputs) and L2 Interfaces, and a fourth portion 423 of distributed logic. When powered and in operation, first portions 411, 413 dissipate a first amount of heat, second portion 415 dissipates a second amount of heat, third portions 417, 419, 421 dissipate a third amount of heat and fourth portion 423 dissipates a fourth amount of heat. In the absence of specific forms of cooling, the portions are likely to exhibit materially different temperatures while under normal operation.
Referring now to FIG. 4, a top view of a semiconductor device 500 including integrated circuit 403 depicted in FIG. 3 and an integrated thermoelectric cooler 510 capable of cooling integrated circuit 403 according to another embodiment of the present invention is shown. Integrated thermoelectric cooler 510 comprises a plurality of modules of p-type and n-type thermoelectric elements 525.1, 525.2, 527, 529 and 531 capable of cooling first portions 411, 413, second portion 415, third portions 417, 419, 421 and fourth portion 423 of integrated circuit 403, respectively. The modules are fabricated to have cooling capacities matching the heat dissipation of the juxtaposed integrated circuits. In a preferred embodiment, first, second, third and fourth cooling capacities are proportional to heat generated by first portions 411, 413, second portion 415, third portions 417, 419, 421 and fourth portion 423, respectively. Also in a preferred embodiment, bias currents through a+a−corresponding the first cooling capacity are applied to modules 525.1 and 525.2, second bias currents through b+b−corresponding to the second cooling capacity are applied to module 527, third bias currents through c+c−corresponding to the third cooling capacity are applied to module 529 and a fourth bias currents through d+d−corresponding to the fourth cooling capacity is applied to module 531. Cooling capacity of modules 525.1, 525.2, 527, 529 and 531 can, in addition to bias currents, be varied based upon other factors such as the pitch and size of the array of thermoelectric elements used therein (i.e., the number of thermoelectric elements/area), the sizes of the contacts, and the individual sizes of the miniature thermoelectric elements used to form the array.
The present invention has very broad applicability. A semiconductor device and method of fabricating a semiconductor device comprising a substrate having a front side and a back side, an integrated circuit formed on the front side of the substrate and an integrated thermoelectric cooler formed on the back side of the substrate for cooling the integrated circuit using low cost semiconductor fabrication processes allows for thermal management of integrated circuits at the time of manufacture of the integrated circuits.
Although an embodiment of the present invention has been shown and described in detail herein, along with certain variants thereof, many other varied embodiments that incorporate the teachings of the invention may be easily constructed by those skilled in the art. Accordingly, the present invention is not intended to be limited to the specific form set forth herein, but on the contrary, it is intended to cover such alternatives, modifications, and equivalents, as can be reasonably included within the spirit and scope of the invention.

Claims (12)

1. A method of fabricating a semiconductor device comprising:
forming an integrated circuit on a front side of a substrate; and
forming an integrated thermoelectric cooler capable of cooling the integrated circuit on a back side of the substrate.
2. The method, as claimed in claim 1, wherein forming the first thermal sink includes forming one or more diodes in the plurality of doped regions.
3. The method, as claimed in claim 1, wherein forming the integrated thermoelectric cooler further includes forming a second thermal sink of semiconductor material capable of dissipating thermal energy.
4. The method, as claimed in claim 3, wherein forming the second thermal sink includes forming a plurality of doped regions of semiconductor material.
5. The method, as claimed in claim 4, wherein forming the second thermal sink includes forming one or more diodes in the plurality of doped regions.
6. The method, as claimed in claim 3, wherein forming the integrated thermoelectric cooler further includes forming one or more contacts on the second thermal sink and forming one or more thermoelectric elements of a second type on the contacts formed on the second thermal sink.
7. The method, as claimed in claim 6, further including assembling the semiconductor device by soldering the second thermal sink to the first thermal sink.
8. The method, as claimed in claim 7, wherein soldering the second thermal sink to the first thermal sink includes:
forming a layer of platinum on the one or more thermoelectric elements of the first and second types;
depositing solder on the layer of platinum on the one or more thermoelectric elements of the first and second types; and
soldering the layer of platinum on one or more thermoelectric elements of the first type to the one or more contacts formed on the second thermal sink and by soldering the layer of platinum on the one or more thermoelectric elements of the second type to the one or more contacts formed on the first thermal sink.
9. The method, as claimed in claim 6, wherein forming the one or more thermoelectric elements of the first and second types includes forming a first module of thermoelectric elements of the first and second types capable of cooling a first portion of the integrated circuit and at least a second module of thermoelectric elements of the first and second types capable of cooling a second portion of the integrated circuit.
10. The method, as claimed in claim 9, wherein the first module of thermoelectric elements has a first cooling capacity corresponding to thermal energy dissipated from the first portion of the integrated circuit and the second module of thermoelectric elements has a second cooling capacity corresponding to thermal energy dissipated from the second portion of the integrated circuit.
11. The method, as claimed in claim 9, wherein the first module of thermoelectric elements is associated with first bias currents corresponding to a first cooling capacity and the second module of thermoelectric elements is associated with second bias currents corresponding to a second cooling capacity.
12. The method, as claimed in claim 1, wherein said semiconductor device is associated with a information handling system.
US10/122,613 2000-02-04 2002-04-11 Method and apparatus for thermal management of integrated circuits Expired - Fee Related US6893902B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/122,613 US6893902B2 (en) 2000-02-04 2002-04-11 Method and apparatus for thermal management of integrated circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/498,826 US6614109B2 (en) 2000-02-04 2000-02-04 Method and apparatus for thermal management of integrated circuits
US10/122,613 US6893902B2 (en) 2000-02-04 2002-04-11 Method and apparatus for thermal management of integrated circuits

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/498,826 Division US6614109B2 (en) 2000-02-04 2000-02-04 Method and apparatus for thermal management of integrated circuits

Publications (2)

Publication Number Publication Date
US20040262745A1 US20040262745A1 (en) 2004-12-30
US6893902B2 true US6893902B2 (en) 2005-05-17

Family

ID=23982660

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/498,826 Expired - Fee Related US6614109B2 (en) 2000-02-04 2000-02-04 Method and apparatus for thermal management of integrated circuits
US10/122,613 Expired - Fee Related US6893902B2 (en) 2000-02-04 2002-04-11 Method and apparatus for thermal management of integrated circuits

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/498,826 Expired - Fee Related US6614109B2 (en) 2000-02-04 2000-02-04 Method and apparatus for thermal management of integrated circuits

Country Status (3)

Country Link
US (2) US6614109B2 (en)
JP (1) JP3566657B2 (en)
GB (1) GB2364439B (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050110099A1 (en) * 2003-11-25 2005-05-26 Kenji Shimogishi Electronic heat pump device, laser component, optical pickup and electronic equipment
US20060261351A1 (en) * 2005-04-08 2006-11-23 Norio Nakazato Semiconductor light source device
US20070097622A1 (en) * 2005-10-31 2007-05-03 Leech Phillip A Heat sink detection
US20070097620A1 (en) * 2005-10-31 2007-05-03 Leech Phillip A Heat sink verification
US20070101750A1 (en) * 2005-11-09 2007-05-10 Pham Hung M Refrigeration system including thermoelectric module
US20070194465A1 (en) * 2006-02-20 2007-08-23 Ming-Ji Dai Light emitting diode package structure and fabricating method thereof
US20090014046A1 (en) * 2007-07-12 2009-01-15 Industrial Technology Research Institute Flexible thermoelectric device and manufacturing method thereof
US20090174055A1 (en) * 2000-06-09 2009-07-09 Vishay-Siliconix Leadless Semiconductor Packages
US20090288425A1 (en) * 2004-03-01 2009-11-26 Phan Khoi A Heat regulating device for an integrated circuit
US7752852B2 (en) 2005-11-09 2010-07-13 Emerson Climate Technologies, Inc. Vapor compression circuit and method including a thermoelectric device
US20100176506A1 (en) * 2009-01-12 2010-07-15 International Business Machines Corporation Thermoelectric 3d cooling
US20100296238A1 (en) * 2009-05-22 2010-11-25 Mowry Anthony C Heat management using power management information
US20110204655A1 (en) * 2010-02-19 2011-08-25 Dynasep Llc Energy storage systems
US20110291269A1 (en) * 2010-05-31 2011-12-01 Globalfoundries Inc. Semiconductor Device Comprising a Stacked Die Configuration Including an Integrated Peltier Element
US20120086023A1 (en) * 2010-10-08 2012-04-12 Guardian Industries Corp. Insulating glass (IG) or vacuum insulating glass (VIG) unit including light source, and/or methods of making the same
US9848515B1 (en) 2016-05-27 2017-12-19 Advanced Micro Devices, Inc. Multi-compartment computing device with shared cooling device
US11444001B1 (en) 2021-05-07 2022-09-13 Western Digital Technologies, Inc. Thermoelectric semiconductor device and method of making same

Families Citing this family (216)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6559538B1 (en) * 2000-10-20 2003-05-06 Bae Systems Information And Electronic Systems Integration Inc. Integrated circuit device having a built-in thermoelectric cooling mechanism
JP3753995B2 (en) * 2002-03-13 2006-03-08 インターナショナル・ビジネス・マシーンズ・コーポレーション Cooling device and information processing device
DE10228592A1 (en) * 2002-06-26 2003-10-02 Infineon Technologies Ag Power component comprises a heat sink connected to a power semiconductor chip and forming a current feed to the chip
US6639242B1 (en) * 2002-07-01 2003-10-28 International Business Machines Corporation Monolithically integrated solid-state SiGe thermoelectric energy converter for high speed and low power circuits
WO2005061972A1 (en) * 2002-12-06 2005-07-07 Nanocoolers, Inc. Cooling of electronics by electrically conducting fluids
US7211890B2 (en) * 2003-09-30 2007-05-01 Intel Corporation Integrating thermoelectric elements into wafer for heat extraction
JP2005116623A (en) * 2003-10-03 2005-04-28 Nec Electronics Corp Semiconductor device and manufacturing method thereof
US7034394B2 (en) * 2003-10-08 2006-04-25 Intel Corporation Microelectronic assembly having thermoelectric elements to cool a die and a method of making the same
US7224059B2 (en) * 2003-10-21 2007-05-29 Intel Corporation Method and apparatus for thermo-electric cooling
US7638705B2 (en) * 2003-12-11 2009-12-29 Nextreme Thermal Solutions, Inc. Thermoelectric generators for solar conversion and related systems and methods
US20100257871A1 (en) * 2003-12-11 2010-10-14 Rama Venkatasubramanian Thin film thermoelectric devices for power conversion and cooling
US20050150537A1 (en) * 2004-01-13 2005-07-14 Nanocoolers Inc. Thermoelectric devices
US20050150535A1 (en) * 2004-01-13 2005-07-14 Nanocoolers, Inc. Method for forming a thin-film thermoelectric device including a phonon-blocking thermal conductor
US20050150539A1 (en) * 2004-01-13 2005-07-14 Nanocoolers, Inc. Monolithic thin-film thermoelectric device including complementary thermoelectric materials
US20050150536A1 (en) * 2004-01-13 2005-07-14 Nanocoolers, Inc. Method for forming a monolithic thin-film thermoelectric device including complementary thermoelectric materials
US20050160752A1 (en) * 2004-01-23 2005-07-28 Nanocoolers, Inc. Apparatus and methodology for cooling of high power density devices by electrically conducting fluids
US7589417B2 (en) * 2004-02-12 2009-09-15 Intel Corporation Microelectronic assembly having thermoelectric elements to cool a die and a method of making the same
US20050189089A1 (en) * 2004-02-27 2005-09-01 Nanocoolers Inc. Fluidic apparatus and method for cooling a non-uniformly heated power device
US7250327B2 (en) * 2004-06-30 2007-07-31 Intel Corporation Silicon die substrate manufacturing process and silicon die substrate with integrated cooling mechanism
US20060044430A1 (en) * 2004-08-24 2006-03-02 Chandra Mouli Thermoelectric cooling for imagers
US7727815B2 (en) * 2004-09-29 2010-06-01 Intel Corporation Reactive gettering in phase change solders to inhibit oxidation at contact surfaces
US20060076046A1 (en) * 2004-10-08 2006-04-13 Nanocoolers, Inc. Thermoelectric device structure and apparatus incorporating same
US7523617B2 (en) * 2004-10-22 2009-04-28 Nextreme Thermal Solutions, Inc. Thin film thermoelectric devices for hot-spot thermal management in microprocessors and other electronics
US20060091015A1 (en) * 2004-11-01 2006-05-04 Applera Corporation Surface modification for non-specific adsorption of biological material
US7544883B2 (en) * 2004-11-12 2009-06-09 International Business Machines Corporation Integrated thermoelectric cooling devices and methods for fabricating same
US7293416B2 (en) * 2004-12-23 2007-11-13 Nanocoolers, Inc. Counterflow thermoelectric configuration employing thermal transfer fluid in closed cycle
US7475551B2 (en) 2004-12-23 2009-01-13 Nanocoolers, Inc. System employing temporal integration of thermoelectric action
US7296417B2 (en) * 2004-12-23 2007-11-20 Nanocoolers, Inc. Thermoelectric configuration employing thermal transfer fluid flow(s) with recuperator
US8686277B2 (en) * 2004-12-27 2014-04-01 Intel Corporation Microelectronic assembly including built-in thermoelectric cooler and method of fabricating same
US20070095666A1 (en) * 2005-10-27 2007-05-03 Applera Corporation Surface Modification in a Manipulation Chamber
JP4796868B2 (en) * 2006-03-01 2011-10-19 エヌイーシーコンピュータテクノ株式会社 ELECTRONIC CIRCUIT STRUCTURE, ELECTRONIC DEVICE EQUIPPED WITH THE STRUCTURE, THERMAL ELECTRIC POWER GENERATION METHOD, SUPPORT POWER GENERATION METHOD, AND SEMICONDUCTOR BARE CHIP
US7851905B2 (en) * 2007-09-26 2010-12-14 Intel Corporation Microelectronic package and method of cooling an interconnect feature in same
JP5361279B2 (en) * 2008-08-18 2013-12-04 株式会社ダ・ビンチ Thermoelectric conversion element
US8026567B2 (en) * 2008-12-22 2011-09-27 Taiwan Semiconductor Manufactuirng Co., Ltd. Thermoelectric cooler for semiconductor devices with TSV
US8395191B2 (en) 2009-10-12 2013-03-12 Monolithic 3D Inc. Semiconductor device and structure
US8754533B2 (en) 2009-04-14 2014-06-17 Monolithic 3D Inc. Monolithic three-dimensional semiconductor device and structure
US8362482B2 (en) 2009-04-14 2013-01-29 Monolithic 3D Inc. Semiconductor device and structure
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US9059363B2 (en) 2009-04-14 2015-06-16 The Board Of Regents Of The University Of Oklahoma Thermoelectric materials
US20110199116A1 (en) * 2010-02-16 2011-08-18 NuPGA Corporation Method for fabrication of a semiconductor device and structure
US8058137B1 (en) 2009-04-14 2011-11-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9509313B2 (en) 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US9577642B2 (en) 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
FR2946460A1 (en) 2009-06-04 2010-12-10 St Microelectronics Rousset METHOD FOR GENERATING ELECTRIC ENERGY IN AN INTEGRATED CIRCUIT DURING OPERATION THEREOF, CORRESPONDING INTEGRATED CIRCUIT, AND MANUFACTURING METHOD
WO2011044115A2 (en) * 2009-10-05 2011-04-14 Board Of Regents Of The University Of Oklahoma Method for thin film thermoelectric module fabrication
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
JP2011146474A (en) * 2010-01-13 2011-07-28 Sony Corp Semiconductor device and method of manufacturing the same
US8026521B1 (en) 2010-10-11 2011-09-27 Monolithic 3D Inc. Semiconductor device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US9099526B2 (en) * 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US8163581B1 (en) 2010-10-13 2012-04-24 Monolith IC 3D Semiconductor and optoelectronic devices
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8604867B2 (en) * 2011-11-28 2013-12-10 Qualcomm Incorporated Energy harvesting in integrated circuit packages
US8641917B2 (en) * 2011-12-01 2014-02-04 Toyota Motor Engineering & Manufacturing North America, Inc. Ternary thermoelectric material containing nanoparticles and process for producing the same
US8659903B2 (en) * 2011-12-06 2014-02-25 Palo Alto Research Center Incorporated Heat switch array for thermal hot spot cooling
CN103296190B (en) * 2012-02-28 2016-01-13 中国科学院上海微系统与信息技术研究所 Three-dimensional thermoelectricity energy collector and preparation method thereof
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
WO2014093410A1 (en) 2012-12-11 2014-06-19 Sensor Electronic Technology, Inc. Thermal management structure with integrated heat sink
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US9385058B1 (en) 2012-12-29 2016-07-05 Monolithic 3D Inc. Semiconductor device and structure
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US9021414B1 (en) 2013-04-15 2015-04-28 Monolithic 3D Inc. Automation for monolithic 3D devices
GB2530675B (en) * 2013-06-18 2019-03-06 Intel Corp Integrated thermoelectric cooling
US10468330B2 (en) * 2013-12-12 2019-11-05 Samsung Electronics Co., Ltd. Semiconductor chip and electronic system including the same
KR102187108B1 (en) * 2013-12-12 2020-12-04 삼성전자주식회사 Semiconductor chip and electronic system including the same
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
MA40285A (en) * 2014-06-02 2017-04-05 Hat Teknoloji A S Integrated, three-dimensional cell configuration, integrated cooling array and cell-based integrated circuit
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US11956952B2 (en) 2015-08-23 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure
CN115942752A (en) 2015-09-21 2023-04-07 莫诺利特斯3D有限公司 3D semiconductor device and structure
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US20210036202A1 (en) * 2017-03-30 2021-02-04 Lintec Corporation Thermoelectric conversion module and method for manufacturing same
EP3477697B1 (en) 2017-10-26 2020-08-05 Vestel Elektronik Sanayi ve Ticaret A.S. Energy harvester
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2097184A (en) 1981-04-20 1982-10-27 Burr Brown Res Corp Temperature regulating an electronic circuit module
US5040381A (en) 1990-04-19 1991-08-20 Prime Computer, Inc. Apparatus for cooling circuits
JPH05102536A (en) 1991-10-09 1993-04-23 Nissan Motor Co Ltd Thermoelectric element
US5229327A (en) 1990-06-12 1993-07-20 Micron Technology, Inc. Process for manufacturing semiconductor device structures cooled by Peltier junctions and electrical interconnect assemblies therefor
US5233622A (en) 1991-02-26 1993-08-03 Sony Corporation Structure of semiconductor laser package
US5637921A (en) 1995-04-21 1997-06-10 Sun Microsystems, Inc. Sub-ambient temperature electronic package
US5712448A (en) 1996-02-07 1998-01-27 California Institute Of Technology Cooling device featuring thermoelectric and diamond materials for temperature control of heat-dissipating devices
US5724818A (en) 1995-07-27 1998-03-10 Aisin Seiki Kabushiki Kaisha Thermoelectric cooling module and method for manufacturing the same
US5867990A (en) 1997-12-10 1999-02-09 International Business Machines Corporation Thermoelectric cooling with plural dynamic switching to isolate heat transport mechanisms
US5874775A (en) 1994-08-03 1999-02-23 Sumitomo Electric Industries, Ltd. Diamond heat sink including microchannel therein and methods for manufacturing diamond heat sinks
WO1999030090A1 (en) 1997-12-10 1999-06-17 International Business Machines Corporation Thermoelectric cooling apparatus with dynamic switching to isolate heat transport mechanisms
US5956569A (en) 1997-10-24 1999-09-21 Taiwan Semiconductor Manufacturing Company Ltd. Integrated thermoelectric cooler formed on the backside of a substrate
WO1999050910A1 (en) 1998-04-01 1999-10-07 Raytheon Company Integrated circuit package having a thermoelectric cooling element therein
US6000225A (en) 1998-04-27 1999-12-14 International Business Machines Corporation Two dimensional thermoelectric cooler configuration
WO2000008693A1 (en) 1998-08-07 2000-02-17 California Institute Of Technology Microfabricated thermoelectric power-generation devices
US6121539A (en) 1998-08-27 2000-09-19 International Business Machines Corporation Thermoelectric devices and methods for making the same
US6222113B1 (en) 1999-12-09 2001-04-24 International Business Machines Corporation Electrically-isolated ultra-thin substrates for thermoelectric coolers

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2097184A (en) 1981-04-20 1982-10-27 Burr Brown Res Corp Temperature regulating an electronic circuit module
US5040381A (en) 1990-04-19 1991-08-20 Prime Computer, Inc. Apparatus for cooling circuits
US5229327A (en) 1990-06-12 1993-07-20 Micron Technology, Inc. Process for manufacturing semiconductor device structures cooled by Peltier junctions and electrical interconnect assemblies therefor
US5233622A (en) 1991-02-26 1993-08-03 Sony Corporation Structure of semiconductor laser package
JPH05102536A (en) 1991-10-09 1993-04-23 Nissan Motor Co Ltd Thermoelectric element
US5874775A (en) 1994-08-03 1999-02-23 Sumitomo Electric Industries, Ltd. Diamond heat sink including microchannel therein and methods for manufacturing diamond heat sinks
US5637921A (en) 1995-04-21 1997-06-10 Sun Microsystems, Inc. Sub-ambient temperature electronic package
US5724818A (en) 1995-07-27 1998-03-10 Aisin Seiki Kabushiki Kaisha Thermoelectric cooling module and method for manufacturing the same
US5712448A (en) 1996-02-07 1998-01-27 California Institute Of Technology Cooling device featuring thermoelectric and diamond materials for temperature control of heat-dissipating devices
US5956569A (en) 1997-10-24 1999-09-21 Taiwan Semiconductor Manufacturing Company Ltd. Integrated thermoelectric cooler formed on the backside of a substrate
US5867990A (en) 1997-12-10 1999-02-09 International Business Machines Corporation Thermoelectric cooling with plural dynamic switching to isolate heat transport mechanisms
WO1999030090A1 (en) 1997-12-10 1999-06-17 International Business Machines Corporation Thermoelectric cooling apparatus with dynamic switching to isolate heat transport mechanisms
US5966941A (en) 1997-12-10 1999-10-19 International Business Machines Corporation Thermoelectric cooling with dynamic switching to isolate heat transport mechanisms
WO1999050910A1 (en) 1998-04-01 1999-10-07 Raytheon Company Integrated circuit package having a thermoelectric cooling element therein
US6000225A (en) 1998-04-27 1999-12-14 International Business Machines Corporation Two dimensional thermoelectric cooler configuration
WO2000008693A1 (en) 1998-08-07 2000-02-17 California Institute Of Technology Microfabricated thermoelectric power-generation devices
US6121539A (en) 1998-08-27 2000-09-19 International Business Machines Corporation Thermoelectric devices and methods for making the same
US6222113B1 (en) 1999-12-09 2001-04-24 International Business Machines Corporation Electrically-isolated ultra-thin substrates for thermoelectric coolers

Non-Patent Citations (7)

* Cited by examiner, † Cited by third party
Title
An Introduction to Thermoelectrics; http://www.tellurex.com/resource/introc.html.
Liu, Jie et al.; Fullerene Pipes; Science; vol. 280; May 22 1998; pp. 1253-1255.
Rinzler, A.G. et al.; Large-Scale Purification of Single-Wall Carbon Nanotubes: Process, Product and Characterization; 1998; pp. 29-37.
Tellurex Corporation Frequently Asked Questions; http://www.tellurex.com/resource/txfaqc.html.
Thess, Andreas et al.; Crystalline Ropes of Metallic Carbon Nanotubes; Science; vol. 273; Jul. 26, 1996; pp. 483-487.
Tony Kontzer, Can Chip Hot Spots be Cooled Efficiently?, Informationweek.com NewsFlash, Monday, Mar. 26, 2001, wysiwyg://2/http://www.informationweek.com/story/1WK20010326S00, pp 1-2.
Tubes@Rice; Rice University; http://cnst.rice.edu/tubes/;.

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090174055A1 (en) * 2000-06-09 2009-07-09 Vishay-Siliconix Leadless Semiconductor Packages
US7211891B2 (en) * 2003-11-25 2007-05-01 Sharp Kabushiki Kaisha Electronic heat pump device, laser component, optical pickup and electronic equipment
US20050110099A1 (en) * 2003-11-25 2005-05-26 Kenji Shimogishi Electronic heat pump device, laser component, optical pickup and electronic equipment
US20090288425A1 (en) * 2004-03-01 2009-11-26 Phan Khoi A Heat regulating device for an integrated circuit
US8028531B2 (en) 2004-03-01 2011-10-04 GlobalFoundries, Inc. Mitigating heat in an integrated circuit
US20060261351A1 (en) * 2005-04-08 2006-11-23 Norio Nakazato Semiconductor light source device
US7525191B2 (en) * 2005-04-08 2009-04-28 Hitachi, Ltd. Semiconductor light source device
US20070097622A1 (en) * 2005-10-31 2007-05-03 Leech Phillip A Heat sink detection
US20070097620A1 (en) * 2005-10-31 2007-05-03 Leech Phillip A Heat sink verification
US8812169B2 (en) 2005-10-31 2014-08-19 Hewlett-Packard Development Company, L.P. Heat sink verification
US7336485B2 (en) 2005-10-31 2008-02-26 Hewlett-Packard Development Company, L.P. Heat sink detection
US20070101750A1 (en) * 2005-11-09 2007-05-10 Pham Hung M Refrigeration system including thermoelectric module
US7752852B2 (en) 2005-11-09 2010-07-13 Emerson Climate Technologies, Inc. Vapor compression circuit and method including a thermoelectric device
US8307663B2 (en) 2005-11-09 2012-11-13 Emerson Climate Technologies, Inc. Vapor compression circuit and method including a thermoelectric device
US20090258449A1 (en) * 2006-02-20 2009-10-15 Industrial Technology Research Institute Fabricating method of light emitting diode package
US7586125B2 (en) * 2006-02-20 2009-09-08 Industrial Technology Research Institute Light emitting diode package structure and fabricating method thereof
US7972877B2 (en) * 2006-02-20 2011-07-05 Industrial Technology Research Institute Fabricating method of light emitting diode package
US20070194465A1 (en) * 2006-02-20 2007-08-23 Ming-Ji Dai Light emitting diode package structure and fabricating method thereof
US20090014046A1 (en) * 2007-07-12 2009-01-15 Industrial Technology Research Institute Flexible thermoelectric device and manufacturing method thereof
US7999172B2 (en) * 2007-07-12 2011-08-16 Industrial Technology Research Institute Flexible thermoelectric device
US20100176506A1 (en) * 2009-01-12 2010-07-15 International Business Machines Corporation Thermoelectric 3d cooling
US7893529B2 (en) * 2009-01-12 2011-02-22 International Business Machines Corporation Thermoelectric 3D cooling
US20100296238A1 (en) * 2009-05-22 2010-11-25 Mowry Anthony C Heat management using power management information
US8064197B2 (en) * 2009-05-22 2011-11-22 Advanced Micro Devices, Inc. Heat management using power management information
US8665592B2 (en) 2009-05-22 2014-03-04 Advanced Micro Devices, Inc. Heat management using power management information
US8484986B2 (en) * 2010-02-19 2013-07-16 Phase Change Storage Llc Energy storage systems
US20110204655A1 (en) * 2010-02-19 2011-08-25 Dynasep Llc Energy storage systems
US20110291269A1 (en) * 2010-05-31 2011-12-01 Globalfoundries Inc. Semiconductor Device Comprising a Stacked Die Configuration Including an Integrated Peltier Element
US8759960B2 (en) * 2010-05-31 2014-06-24 Globalfoundries Inc. Semiconductor device comprising a stacked die configuration including an integrated Peltier element
US9490189B2 (en) 2010-05-31 2016-11-08 Globalfoundries Inc. Semiconductor device comprising a stacked die configuration including an integrated peltier element
US20120086023A1 (en) * 2010-10-08 2012-04-12 Guardian Industries Corp. Insulating glass (IG) or vacuum insulating glass (VIG) unit including light source, and/or methods of making the same
US8492788B2 (en) * 2010-10-08 2013-07-23 Guardian Industries Corp. Insulating glass (IG) or vacuum insulating glass (VIG) unit including light source, and/or methods of making the same
US9848515B1 (en) 2016-05-27 2017-12-19 Advanced Micro Devices, Inc. Multi-compartment computing device with shared cooling device
US11444001B1 (en) 2021-05-07 2022-09-13 Western Digital Technologies, Inc. Thermoelectric semiconductor device and method of making same
US11901260B2 (en) 2021-05-07 2024-02-13 Western Digital Technologies, Inc. Thermoelectric semiconductor device and method of making same

Also Published As

Publication number Publication date
JP2001257388A (en) 2001-09-21
GB2364439B (en) 2004-09-15
US20040262745A1 (en) 2004-12-30
US20020113289A1 (en) 2002-08-22
GB0100661D0 (en) 2001-02-21
GB2364439A (en) 2002-01-23
JP3566657B2 (en) 2004-09-15
US6614109B2 (en) 2003-09-02

Similar Documents

Publication Publication Date Title
US6893902B2 (en) Method and apparatus for thermal management of integrated circuits
US6559538B1 (en) Integrated circuit device having a built-in thermoelectric cooling mechanism
US6222113B1 (en) Electrically-isolated ultra-thin substrates for thermoelectric coolers
US6282907B1 (en) Thermoelectric cooling apparatus and method for maximizing energy transport
KR101026618B1 (en) Microelectronic package and method of cooling an interconnect feature in same
KR100897422B1 (en) Microelectronic assembly with built-in thermoelectric cooler and method of fabricating same
US6727422B2 (en) Heat sink/heat spreader structures and methods of manufacture
US7997087B2 (en) Thin film thermoelectric devices for hot-spot thermal management in microprocessors and other electronics
US7022553B2 (en) Compact system module with built-in thermoelectric cooling
US6000225A (en) Two dimensional thermoelectric cooler configuration
US6767766B2 (en) Electronic module with integrated programmable thermoelectric cooling assembly and method of fabrication
US6563227B1 (en) Temperature control method for integrated circuit
US20050150539A1 (en) Monolithic thin-film thermoelectric device including complementary thermoelectric materials
US20050150535A1 (en) Method for forming a thin-film thermoelectric device including a phonon-blocking thermal conductor
US9847272B2 (en) Three-dimensional integrated circuit structures providing thermoelectric cooling and methods for cooling such integrated circuit structures
US8166769B2 (en) Self-cooled vertical electronic component
US9099427B2 (en) Thermal energy dissipation using backside thermoelectric devices
US20050085075A1 (en) Method and apparatus for thermo-electric cooling
US20050150536A1 (en) Method for forming a monolithic thin-film thermoelectric device including complementary thermoelectric materials
JP4942807B2 (en) Thermoelectric cooler for flip chip semiconductor devices
US20040178517A9 (en) Split body peltier device for cooling and power generation applications
Fukutani et al. Optimization of thin film microcoolers for hot spot removal in packaged integrated circuit chips

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CORDES, MICHAEL JAMES;CORDES, STEVEN ALAN;GHOSHAL, UTTAM SHYAMALINDU;AND OTHERS;REEL/FRAME:012811/0038;SIGNING DATES FROM 20000201 TO 20000225

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20170517