|Publication number||US7005218 B2|
|Application number||US 10/426,583|
|Publication date||Feb 28, 2006|
|Filing date||Apr 29, 2003|
|Priority date||Apr 29, 2003|
|Also published as||US7382912, US7585600, US20040219436, US20060115753, US20080201686|
|Publication number||10426583, 426583, US 7005218 B2, US 7005218B2, US-B2-7005218, US7005218 B2, US7005218B2|
|Original Assignee||Synopsys, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (3), Referenced by (12), Classifications (15), Legal Events (7)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
The invention relates to the process of fabricating integrated circuits. More specifically, the invention relates to a method and an apparatus for performing target-image-based proximity correction for advanced photomasks during fabrication of an integrated circuit.
2. Related Art
Recent advances in integrated circuit technology have largely been accomplished by decreasing the feature size of circuit elements on a semiconductor chip. As the feature size of these circuit elements continues to decrease, circuit designers are forced to deal with problems that arise as a consequence of the optical lithography process that is typically used to manufacture integrated circuits. This optical lithography process begins with the formation of a photoresist layer on the surface of a semiconductor wafer. A mask composed of opaque regions, which are generally formed of chrome, and light-transmissive clear regions, which are generally formed of quartz, is then positioned over this photoresist layer. (Note that the term “mask” as used in this specification is meant to include the term “reticle.”) Light is then shone on the mask from a visible light source, an ultraviolet light source, or more generally some type of electromagnetic radiation source together with suitably adapted masks and lithography equipment.
This image is reduced and focused through an optical system containing a number of lenses, filters, and mirrors. The light passes through the clear regions of the mask and exposes the underlying photoresist layer. At the same time, opaque regions of the mask block the light leaving underlying portions of the photoresist layer unexposed.
The exposed photoresist layer is then developed, through chemical removal of either the exposed or non-exposed regions of the photoresist layer. The end result is a semiconductor wafer with a photoresist layer having a desired pattern. This pattern can then be used for etching underlying regions of the wafer.
As integration densities continue to increase, it is becoming necessary to use phase-shifters to define more and more features within a layout. In addition to the mask containing these phase-shifters, a separate trim mask is used to selectively expose portions of the photoresist to correct (trim) the exposed areas of the photoresist to more accurately form the desired features of the integrated circuit. This is commonly known as a double exposure alternating aperture phase shift mask (AAPSM).
One problem that occurs during the optical lithography process is corner rounding. Comer rounding is caused by optical effects such as light being diffracted around the corner, and by uneven etching of the photoresist at the corner. Outside corners tend to cause the exposed image to be rounded inward, whereas inside corners tend to cause the exposed image to be rounded outward. An optical proximity correction (OPC) process adds corrections or serifs to the corners in the masks so that the exposed image comes closer to agreeing with the target image. As a convenience, the term OPC is used in the most general sense to encompass any and all types of proximity corrections performed as part of the design and lithography process. In any given design flow, the user may have an option to control which of the different types of proximity correction the OPC software will apply.
For conventional simple photomasks such as binary masks, the mask image corresponds well to the intended target wafer image. For example, an intended corner in the wafer appears to be a corner as well on the mask. Hence, the corresponding OPC strategies have mostly been focused on the mask features. However, in advanced photomasks such as double exposure AAPSM, the mask images do not directly correspond to the desired wafer image. An OPC process that targets the mask image or feature may not be effective as for a simple photomask as seen in the example below.
Hence, what is needed is a method and an apparatus for performing optical proximity correction while minimizing the problems described above.
One embodiment of the invention provides a system that performs target-image-based optical proximity correction on masks that are used to generate an integrated circuit. The system operates by first receiving a plurality of masks that are used to expose features on the integrated circuit. Next, the system computes a target image for a target feature defined by the plurality of masks, wherein mask features from different masks define the target image. The system then dissects the mask feature into a plurality of segments, wherein dissecting the mask feature involves using dissection parameters associated with geometric characteristics of the target image, instead of using dissection parameters associated with geometric characteristics of the mask feature. The system then performs an optical proximity correction (OPC) operation on the plurality of masks, wherein the OPC operation uses parameters associated with geometric characteristics of the target image to perform optical proximity correction on the mask features that define the target image.
In a variation on this embodiment, different OPC parameters are associated with line edges, space edges, outer corners, inner corners, line ends, and slot ends of the target image.
In a variation on this embodiment, performing optical proximity correction on a mask feature involves placing evaluation points on the plurality of segments, and using the dissection and the associated evaluation points in performing an OPC operation on the feature.
In a further variation, placing evaluation points on the mask feature involves using evaluation point placement rules associated with geometric characteristics of the target image, instead of using evaluation point placement rules associated with geometric characteristics of the mask feature.
In a further variation, performing an OPC operation on the mask feature involves using a resist threshold associated with geometric characteristics of the target feature instead of geometric characteristics of the mask feature.
In a further variation, performing an OPC operation on the mask feature involves using tolerances associated with geometric characteristics of the target feature instead of tolerances associated with geometric characteristics of the mask feature.
In a variation of this embodiment, the set of different masks includes at least one phase-shift mask and at least one trim mask.
In conventional binary photomasks, the geometric mask pattern is usually directly reflected in the intended pattern on the wafer. Therefore, OPC processes based on mask images can give adequate compensation to the proximity effect to achieve a desirable wafer image. As we are dealing with more advanced photomasks, particularly with multiple exposures, the original mask image may not correctly reflect the intended wafer image. In these cases, the conventional OPC strategy, which focuses on mask geometries, will not result in a good wafer image. Therefore, it is necessary to focus on the intended wafer images, which could be significantly different from the mask images. On the other hand, each mask is exposed individually and will still exhibit mask properties (e.g. corner rounding) therefore it is necessary to compensate for single mask effects and obey mask rules.
As shown in
Similarly, neither the phase shift mask nor the trim mask suggests the necking effect at location 428. The necking is caused by the T-shaped target image from the combination of the two masks and the exposure system. One embodiment of the present invention described below in conjunction with
The system next determines the edges that define the printed image in the layout (step 608). This is accomplished by matching the target image and the mask image, determining which edges will be resolved by which exposure, and then which edges will determine the printed image. The system then associates shapes from the printed image with edges for OPC from the layout (step 610). This association is accomplished by matching shapes in the target image with edges in the masks, which define the printing. Note that a target shape can be formed from edges from different masks and not from a single mask. In simple, single exposure masks, shapes are formed from edges form the same mask.
Next, the system associates target specifications with layout edges according to the printed image-based shapes (step 612). This includes edge dissection (coarse dissection for edges, fine dissection for corners), evaluation point placement (at center for edges, biased away from vertex for corners), tolerance (tighter on edges, looser on corners), and threshold (depending on resist properties).
The system then modifies or constrains the dissection and the max/min correction based on design rules or mask rules (Step 614). This modification includes potential serif size and the max/min correction amount for edges and corners. The edge or corner will be determined by the mask, not the target image as before. For example, a shifter outer corner may define an edge on the target image, but OPC will follow the corner design rule or mask rule.
Finally, the system executes an OPC based on mask features and subject to design or mask rules (step 616). This includes the correction type (e.g., bias or serif), minimum spacing, and minimum width (corner-to-corner vs. edge-to-edge).
The foregoing description is presented to enable one to make and use the invention, and is provided in the context of a particular application and its requirements. It is not intended to be exhaustive or to limit the invention to the forms disclosed. Various modifications to the disclosed embodiments will be readily apparent, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the invention. Thus, the invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein. Accordingly, many modifications and variations will be apparent. The scope of the invention is defined by the appended claims.
The data structures and code described in this detailed description can be stored on a computer readable storage medium, which may be any device or medium that can store code and/or data for use by a computer system. This includes, but is not limited to, magnetic and optical storage devices such as disk drives, magnetic tape, CDs (compact discs) and DVDs (digital versatile discs or digital video discs), and computer instruction signals embodied in a transmission medium (with or without a carrier wave upon which the signals are modulated). For example, the transmission medium may include a communications network, such as the Internet. In some embodiments, the electromagnetic wave form includes one or more of the Proteus™ and iN-Tandem™ software programs, both from Synopsys, Inc., Mountain View, Calif., adapted to perform OPC on phase shift masks according to the process of
Note that the invention can be applied to any type of lithographic process for fabricating semiconductor chips, including processes that make use of, deep-ultraviolet (DUV) radiation, extreme ultraviolet (EUV) radiation, X-rays, and electron beams, along with suitably modified masks.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US6653026 *||Dec 20, 2000||Nov 25, 2003||Numerical Technologies, Inc.||Structure and method of correcting proximity effects in a tri-tone attenuated phase-shifting mask|
|US6763514 *||Dec 12, 2001||Jul 13, 2004||Numerical Technologies, Inc.||Method and apparatus for controlling rippling during optical proximity correction|
|US6807663 *||Sep 23, 2002||Oct 19, 2004||Numerical Technologies, Inc.||Accelerated layout processing using OPC pre-processing|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7120882 *||Apr 14, 2005||Oct 10, 2006||Kabushiki Kaisha Toshiba||Method of setting process parameter and method of setting process parameter and/or design rule|
|US7194712 *||May 12, 2004||Mar 20, 2007||Synopsys, Inc.||Method and apparatus for identifying line-end features for lithography verification|
|US7308673 *||Jan 10, 2005||Dec 11, 2007||Synopsys, Inc.||Method and apparatus for correcting 3D mask effects|
|US7585600 *||Apr 30, 2008||Sep 8, 2009||Synopsys, Inc.||Method and apparatus for performing target-image-based optical proximity correction|
|US8856695 *||Mar 14, 2013||Oct 7, 2014||Samsung Electronics Co., Ltd.||Method for generating post-OPC layout in consideration of top loss of etch mask layer|
|US9064085||Sep 19, 2014||Jun 23, 2015||Samsung Electronics Co., Ltd.||Method for adjusting target layout based on intensity of background light in etch mask layer|
|US20050177811 *||Apr 14, 2005||Aug 11, 2005||Kabushiki Kaisha Toshiba||Method of setting process parameter and method of setting process parameter and/or design rule|
|US20050257181 *||May 12, 2004||Nov 17, 2005||James Xiaqing Wu||Method and apparatus for identifying line-end features for lithography verification|
|US20060156270 *||Jan 10, 2005||Jul 13, 2006||Melvin Lawrence S Iii||Method and apparatus for correcting 3D mask effects|
|US20080168419 *||Jan 4, 2007||Jul 10, 2008||International Business Machines Corporation||Optical proximity correction improvement by fracturing after pre-optical proximity correction|
|US20080201686 *||Apr 30, 2008||Aug 21, 2008||Synopsys, Inc.||Method and apparatus for performing target-image-based optical proximity correction|
|US20080320435 *||Jul 10, 2008||Dec 25, 2008||International Business Machines Corporation||Optical proximity correction improvement by fracturing after pre-optical proximity correction|
|U.S. Classification||430/5, 430/30, 716/53|
|International Classification||G03F1/00, G03F1/30, G03F1/36, G03F9/00, G06F17/50, G03B27/42|
|Cooperative Classification||G03F9/00, G03F1/36, G03F1/70, G03F1/30|
|European Classification||G03F1/36, G03F1/14G|
|Apr 29, 2003||AS||Assignment|
Owner name: NUMERICAL TECHNOLOGIES, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZHANG, YOUPING;REEL/FRAME:014025/0080
Effective date: 20030428
|Feb 4, 2005||AS||Assignment|
Owner name: SYNOPSYS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SYNOPSYS MERGER HOLDINGS LLC;REEL/FRAME:015653/0738
Effective date: 20041223
|Mar 10, 2009||FPAY||Fee payment|
Year of fee payment: 4
|Jan 5, 2010||AS||Assignment|
Owner name: SYNOPSYS MERGER HOLDINGS, LLC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NUMERICAL TECHNOLOGIES, INC.;REEL/FRAME:023736/0273
Effective date: 20091216
|Mar 14, 2013||FPAY||Fee payment|
Year of fee payment: 8
|Mar 10, 2016||AS||Assignment|
Owner name: SYNOPSYS MERGER HOLDINGS, LLC., CALIFORNIA
Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR DOCUMENT DATE SHOULD BE 12/20/2004 PREVIOUSLY RECORDED ON REEL 023736 FRAME 0275. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NUMERICAL TECHNOLOGIES, INC.;REEL/FRAME:038060/0911
Effective date: 20041220
|Aug 17, 2017||FPAY||Fee payment|
Year of fee payment: 12