|Publication number||US7039881 B2|
|Application number||US 10/148,527|
|Publication date||May 2, 2006|
|Filing date||Dec 8, 2000|
|Priority date||Dec 8, 1999|
|Also published as||EP1236131A2, US20030084418, WO2001042994A2, WO2001042994A3|
|Publication number||10148527, 148527, PCT/2000/4712, PCT/GB/0/004712, PCT/GB/0/04712, PCT/GB/2000/004712, PCT/GB/2000/04712, PCT/GB0/004712, PCT/GB0/04712, PCT/GB0004712, PCT/GB004712, PCT/GB2000/004712, PCT/GB2000/04712, PCT/GB2000004712, PCT/GB200004712, US 7039881 B2, US 7039881B2, US-B2-7039881, US7039881 B2, US7039881B2|
|Inventors||Timothy James Regan|
|Original Assignee||Timothy James Regan|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (11), Non-Patent Citations (3), Referenced by (97), Classifications (13), Legal Events (2)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to a process by which the physical design or “layout” of an integrated circuit may be modified to use new “cells” containing similar circuit functionality while retaining or modifying the connections between these cells.
A cell is defined as a component within the circuit design that performs a defined electrical function. Cells will typically contain a number of transistors and interconnecting wires and each cell will be replicated many times within the overall design. This level of abstraction is sometimes described as “gate level” and “macro cell” design.
More particularly, this method of “process migration” involves altering the placement and modifying the physical geometric data to accommodate new cells and swapping in the new cells for the old existing cells before making adjustments to the geometries that connect these cells. In this way, the existing physical design or “layout” of an integrated circuit can be modified to use new cells designed to a different manufacturing process while maintaining the functionality, topology and hierarchy of the original device.
This process migration technique may be described as “cell swapping” and is applicable to a computer model of the physical design or layout of any existing integrated circuit made up of sub-cells connected by routing geometries. By using this technique, the layout of a chip may be modified to be manufactured in a new process and at any scale that meets the new design rules. The method is applicable to the physical design of circuits containing the hierarchical placement of cells within other cells which together form the full design of the integrated circuit as an entire chip or circuit block (often referred to as “hard intellectual property” or “hard IP”).
According to the present invention, there is provided a process for modifying the design of integrated circuits, said process including the steps of mapping electrical components of an old circuit against a library of new components, replacing at least some of the old components with new components having the same logical function as the old components while maintaining the electrical connections between those components, and subsequently adjusting the routing geometry of the electrical connections.
The process may include the use of a library of new components, obtained from a manufacturer or other third party or developed from the original library data. Advantageously, the library contains information about the each of the new components, including at least one of: the physical shapes making up the component, a description used for manufacturing, a functional electrical description, a logical description and delay information.
The process may include analysing and comparing the function and timing of the old components and the new components, and selecting the new components used to replace to old components on the basis of that comparison.
The process may include scaling the circuit by a general scaling factor. This scaling process may include comparing the relative sizes of the old components and the new components and selecting the general scaling factor on the basis of that comparison.
The process may include scaling portions of the circuit by different scaling factors, and advantageously includes applying different scaling factors in the directions of two orthogonal axes.
The process may include replacing old circuit components with new components with similar or improved functionality.
The process may include adding feedthrough cells to fills gaps left after replacing components.
The process may include replacing the via cells and/or adding feedthrough points.
The process may include adjusting the positions of the electrical components.
The process may include adding or removing routing layers.
The process may include moving electrical connections from one routing layer to another.
The process may include compacting the circuit.
The process may include verifying the circuit for both layout and timing violations.
According to a preferred embodiment of the present invention, there is provided a method of modifying integrated circuits which comprises the steps of modifying individual cells of the layout of the integrated circuit while maintaining connectivity between the modified cells, and subsequently modifying the routing geometry of said connections.
The method may comprise an initial step of determining a general scaling factor between unmodified and modified cells and an overall circuit layout.
The connections between the modified cells may be maintained by connecting a wire between the unmodified connection point and the modified connection point.
At least part of the routing geometry may be promoted to a higher interconnect layer.
The position of the modified cell may match that vacated be the unmodified cell.
The position of the modified cell may be adjusted with respect to the position of the unmodified cell.
Additional cells, such as feedthrough cells, may be introduced during the modifying step.
During the step of modifying the routing geometries, any via cells may be so moved as to continue to be functional in connecting routing layers.
According to a second aspect of the present invention, there is provided a method of modifying integrated circuits which comprises the steps of modifying individual cells of the layout of the integrated circuit, in which the scaling factor along one axis is determined independently of the scaling factor along the orthogonal axis. In this case, where the two scaling factors are different, extra spaces may be added between rows of cells in one direction.
Embodiments of the present invention will now be more particularly described by way of example and with reference to the accompanying drawings, in which:
A typical circuit hierarchy is shown in
The technique for modifying the circuit involves mapping a library of new cells against the cells already in place for the old circuit. The new cells will have the same logical function as the old but may contain different topologies and combinations of components to achieve these functions. The cell swapping systems treats these cells as “black boxes” and is not concerned with the detail of their construction beyond the outline of the cell and the pins defining the input and output terminals for the cell.
The modification sequence will include some or all of the following processes, which are described in more detail subsequently:
Translation and selection of the new library of circuit components
Functional and timing analysis of old and new components
Mapping of the names of new cells to old cells
Mapping each instantiation of a cell based on its optimum functional and timing replacement
Mapping of the names of connection points on new cells to connection points on old cells
Mapping the names of the interconnect layers
Design analysis and scaling calculations
Standard cell “porosity” calculations
General scaling of the data in the X and Y directions
Cell row adjustment
Insertion of extra “feedthrough” cells in a standard cell design
Addition of extra routing layers
Re-routing of interconnect shapes
First, a new design library must be obtained which contains components with similar functionality to the old cells and which match the new manufacturing process. New cells contained in the libraries must be available to the cell swapping system. These libraries will include the physical shapes making up the component, descriptions used for manufacturing (“the layout”) and the functional electrical description of each component, the logical description for the component and the delay information from the input to the output of each pin of the component (the “timing information”).
An analysis of the function and timing of the old and new components is then cared out. Each component contained in the old library is compared to the components in the new library to determine the best match available. Replacement cells can be defined globally for the entire design or they may be selected on an instance by instance basis.
First, the matching process will examine the logical function of the component and compare the boolean truth table for the component with those available in the new library.
For example, the existing library may contain a cell called AN210, a function boolean AND gate, with input pins named “A” and “B”, and an output pin “Y”, which has the boolean truth table of:
The target library may contain details of a cell called AND2, a function boolean AND gate, with input pins named “C” and “D”, and an output pin “X”, which has the boolean truth table of:
The truth tables for the old and new cells match so it is determined that “AND2” in the new library is a candidate to replace “AN210” in the circuit to be modified. This process will locate all components in the new library that are logical equivalents of the original cell.
The mapping process also examines the functionality of each pin and returns the list of pins that match in the old and new cells. For example, the pins may be matched as follows:
This also shows that certain pins may be swapped without affecting the logical functionality of the circuit. This may be beneficial in modifying the interconnect shapes between the circuit's components.
Pin C or Pin D
Pin D or Pin C
In this example, pins C and D may be swapped but Pin X may not.
In addition to logical functionality, the signal propagation delays from the inputs to the outputs of a cell may be examined to determine the ideal replacement components. These delays are usually available for each cell and defined in units of time (i.e. fractions of a second).
Each cell that matches logically has its timing information analysed and the cells are placed in order with the best timing match at the top and the worst at the bottom.
Circuit simulators can use this information to determine whether the replacement cells will function correctly and at an appropriate speed.
Other information can also be checked when selecting a replacement cell. Electrical parameters such as signal “fan out” (the number of components driven by another) or physical parameters such as the sizes of each cell may be taken into account to determine which replacement cell can be used.
In addition to simple single cell replacements, existing cells can be replaced by a number of target cells (one-to-many replacement) and/or a number of connected existing cells with a netlist for the specific design being passed, can be replaced by a single target cell (many-to-one replacement).
For example, the existing library has a cell with the boolean ‘AND’ function with the logic table:
This can be replaced by a cell with the boolean ‘nand’ function followed by an ‘inverter’ cell which have the logic tables:
A B Y 0 0 1 0 1 1 1 0 1 1 1 0
Combining these two cells gives the same logical functionality as the single cell in the original circuit.
It is also possible to apply the same principle in reverse and replace the ‘nand’ and ‘inverter’ cells with a single ‘and’ cell. Timing comparisons between existing/replacement single cells and existing/replacement multiple cells can be made to locate the best timing match. This process of multiple cell processing can also apply to sequential as well as combination cells.
The names of the old cells and the new cells must be mapped. Once the replacement for each of the logical cells is defined, the name mapping information is made available to the process migration system for use in the subsequent phases of the circuit's modification.
The names of connection points on old cells and new cells also need to be mapped. As illustrated in
The names of these pins are arbitrary and are likely to be different in the cells defined in the old and new libraries. The system must be made aware of the mapping between pin names in the old and new cells. The pin names maps are defined during functional and timing analysis. An example of a mapping table of cells and pins is shown in
Each instantiation of a cell may also be examined by the system to check that its replacement gives optimum performance when used. The Electrical configuration of a particular component, such as the physical distance from its output to the next components input, may dictate that a different replacement is used in that particular instance.
The names of the interconnect layers must also be mapped, since the names of the layers defining the circuit may differ between the old and new libraries. For example, the first layer of interconnect in the old circuit may be called “metal 1” and the new technology may define it as “met1”. The system can process the circuit before, during and after the migration process to update the layer names to the new technology to give compatibility with the new manufacturing rules and naming conventions.
This technique makes it possible for layout data from different manufacturers to be combined on a single chip enabling “system on chip” construction from separate circuit components, often described as “hard intellectual property”.
A series of design and analysis calculations may then be carried out. In many cases, the migration of a chip from an old manufacturing process to a new one is performed to take advantage of smaller geometries which give better performance and lower manufacturing costs per unit. This means that the sizes of the cells being placed into the modified circuit differ from those of the original cells. In order to accommodate the difference in cell sizes the complete chip is scaled by a factor that is defined by the ratio of the sizes of the old cells to the sizes of the new cells. This is illustrated in
Each cell in the layout will be of a defined size and will be replaced by a new cell of another defined size. This makes it possible to work out the ratio of the old cell to the new cell and use this in a scaling calculation. This must be repeated for each cell type that must be swapped and a listing of ratios derived.
Once this information has been calculated, it can be used to analyse the placement of those cells in the complete circuit and, therefore, the total area required to accommodate the new cells in the layout.
By shrinking the entire design by a factor defined by the size ratio of the old cells to the new, the nest cells will fit into the gaps vacated by the old. However, in many cases, the ratios of each old cell to each new cell may not be consistent across the entire library thus giving a different scaling factor for different cells. If this is the case, the optimum derived scaling factor may be used to ensure that all of the new cells will fit in the migrated design. This may leave small gaps when cells with a smaller scaling ratio are introduced to the circuits, but these gaps will not affect the overall functionality of the circuit and extra routing shapes will be used to maintain the integrity of the circuit's connections. They may also be filled with “feedthrough” cells that fill the spaces in the new design and maintain the integrity of circuit shapes in the cell rows. These spaces left after swapping cells and filled with feedthrough cells are illustrated in
The differences in aspect ratios between the cells must also be taken into account when calculating a scaling factor. It is likely that the ratio of the X dimensions of the two cells will differ from the ratio in the Y dimensions. Scaling factors for the X and Y directions can be calculated and defined separately.
It is possible that some components of a cell such as resistors or capacitors may affect the size of the new cell and this too may be factored into the scaling calculations.
In the case of a “macro” (non-standard) cell or block or circuitry, the larger of the two dimensions may be taken as the scaling factor or an offset scale factor in the X and Y axes may be applied to compensate for the differences in the aspect ratios of the new cells.
In a design consisting of standard cells, it is possible to apply different scaling factors in the X and Y axes to give the optimum size for the circuit at the end of the process as the nature of the data in such a design is different in each plane. For example, when cells are placed horizonally in the X axis, the position of the cells and the shapes connecting them are set by the width of the standard cells and these dimensions will be consistent for the entire layout. This enables a scaling calculation in this direction to be used for the entire layout
This may be expressed as:
New co-ordinate=(old co-ordinate*scale)+(height factor*row number)
where the scale is determined by the general scaling calculations; where the height factor is defined by the difference in heights between the old and new cells; and where the row number is counted as the position of a row from the bottom of the layout.
A general scaling process is then carried out. Once the scaling factor has been determined, it is applied to each cell and geometry in the whole chip. Each co-ordinate is multiplied by the scaling factor to modify the size of the chip while keeping the geometries and hierarchy of the chip intact. At this stage, the new chip will be identical to the old in everything but scale, and extra spaces may be added between rows of standard cells.
The scaling geometries and cells may be defined as:
In the general scaling process, each shape within the layout will be adjusted relative to the origin of the chip's axes i.e. x=0 y=0
Examples of scaled cells and shapes are illustrated in
Next, the widths of the interconnects are resized to the widths specified by the new manufacturing process. As is shown in
In order to meet the constraints of the new design rules, these interconnect shapes are resized to values defined by the new manufacturing process. These shapes may be defined as paths which are centre line figures with a defined width or as polygons which are defined by the co-ordinates of their boundaries. They are sized to meet the new design rules and some will be adjusted to other rules such as those for power supplies.
The scaled components are also adapted to the design grid. Integrated circuits are designed to have the co-ordinates of each shape as a multiple of a pre-defined grid. The scaling factor must take the new design grid into account and this can be accomplished in two ways: either by calculating the scaling factor to ensure that the co-ordinates of all shapes in the scaled layout fall on the grid or by snapping the co-ordinates to the grid as they are scaled. All co-ordinates in the final chip must be placed on the defined design grid.
The next step of the process comprises replacing the via cells. The interconnect shapes are defined on various layers in the manufacturing process and these layers are separated by a layer of insulating material called a dielectric to prevent them shorting. Holes in the dielectric allow the layers to connect to form connections within the circuit and these holes, known as “contact” and “via” shapes, have a size defined by the manufacturing process rules. Each of these shapes must be overlapped by the layers they connect by a fixed amount and they are usually placed as instantiated cells that contain the geometries needed to connect the routing shapes.
The migration system replaces each of these cells with another that is designed to match the rules in the new manufacturing process. If the contact and via cells are not defined as instances, the shapes that make them up can be identified and replaced with instances of the new via cell or the existing shapes making up the via adjusted.
As shown in
A set of standard cell porosity calculations are then carried out. Standard cells are common building blocks in electronic circuits that are used in combination to produce a larger and more complex device. These cells conform to regular dimensions that allow them to be placed in an integrated circuit layout in a regular fashion to make the best use of area and give known values of circuit functional performance.
These standard cells are placed in rows and connected by combinations of shapes that form the wiring of the circuit and connect the circuit to the other circuits or the outside world. In order to connect between rows, the cells are designed to have gaps within them that allow the routing geometrics to pass through without short circuiting to the internal circuitry. These gaps are known as feedthrough areas and they are a feature of a standard cell library. Feedthrough points are particularly important in circuits containing two routing layers as the feedthrough points are the only way making circuit connections cross cell rows.
A typical feethrough cell is shown in
All feedthrough points on a layer are equivalent along each row of standard cells. Wires may treat any feedthrough points as valid points to cross a row of cells.
The next step of the process comprises replacing the cells. The cell swapping migration system takes each cell in the existing layout and swaps it for a new cell defined by the user. The old cell will be removed from the layout and the new cell placed in the layout with the same co-ordinates, orientation and magnification. Once it is in place, the routine shapes can be connected to the new cell's pins or wires can be added to retain the connectivity information for use later in the cell swapping and re-routing program.
co-ordinate X=co-ordinate X+delta (cell1X cell2X),
co-ordinate Y=co-ordinate Y+delta (cell1Y cell2Y)
As the new cell is placed, the system examines the connection points within the cells and maps the shapes that are connected to that cell to their new positions. The full adjustment may be done during placement or the relevant information for that adjustment may be stored in the database for adjustment later. One method of storing this information is to place a wire that links the routing shapes between the old connection point and the new connection point, forming a “rat's nest” connection that can be examined by a re-routing program later in the migration process. An example of the rat's nest connections for a swapped cell is shown in
The relative positions for the connection points in the old and new cells need not be the same, as the re-routing procedures will compensate for differences between the connection points.
In some cases, the old cell may need to be replaced with more than one new cell as described in the ‘functional and timing analysis’ section above. In this case, the old cell will be replaced by a composite group of new cells providing the sane logical functionality. Extra information will be required to describe the electrical connections within this group of cells and the connection points of the cells will be linked with “rat's nest” shapes that will be fed to the re-routing system described below.
The functional analysis of the circuit may also generate instances where multiple components may be replaced with one cell. In this case, the group of cells is swapped for the new component and the wires connecting the old cells are adjusted to reflect the new conductivity of the replacement.
A cell row adjustment process may be required. When the cells have been swapped, it is possible that some of the new cells will overlap their neighbours causing short circuits. This may be remedied by using a “shuffling” technique to slide the cells in each row from side to side, pushing the cells apart so they fill in gaps in the cell rows and no longer overlap.
It is beneficial to make the smallest adjustments necessary to remove the overlaps in the cell rows to minimise the extra routing shapes needed to maintain the connectivity of the circuit. This is achieved by finding the closest gap to the left or right of each of the overlapping cells and adjusting the fewest number of cells possible. It may also be possible to move some cells from a fully occupied row to a less dense row above or below to give the extra space required.
In some cases, it may be necessary to increase the width of a row to accommodate the extra area of the new cells and this is addressed through the general scaling calculations and the data scaling operation.
Extra feedthrough cells may then be inserted if required. In standard cell designs, the ratio of old cells and new cells may be different for various components in the libraries and this must be accommodated in the cell swapping process. If some of the new cells are narrower than the cells they are replacing, the system can use feedthrough cells to fill the gaps left by using the narrow cells and keep connections in the power rails and wells that run along the rows of the cells. Alternatively, top level connection shapes may be placed to maintain circuit connectivity. The extra feedthrough cells may be placed on either or both sides of the new cell.
The circuit interconnect is next re-routed. Once some or all of the cells have been swapped, the migration system adjusts the shapes of the circuit's interconnects to establish the correct connectivity between the cells. The re-routing programs examine each of the cells in turn and adjust the routing shapes that are connected to it in sequence until all of the connections have been made. An editing system such as a layout editor may be used to adjust the data within the layout to add or change the routing so as to add new features or functionality. This rerouting of the connections of a macro cell and standard cell is illustrated in
When re-routing the interconnect to the pin positions of the new cells, the migration system may either use the information the migration system stored within the database when swapping the cells or examine each cell and its pins on an instance by instance basis. The re-routing programs take each section of interconnect geometry and adjust its co-ordinates and may add extra shapes to establish a connection between those geometries and the appropriate pin within the new cell. In doing so, the system checks neighbouring geometries including those in the sub-cells of the design to ensure that a short-circuit does not occur and it will make further adjustments to the routing geometries to prevent any such potential short-circuits from being introduced.
The re-routing system may also introduce new geometries on other layers to solve problems when re-routing the connections to particular cells and it may add, move or delete via cells at any time.
In some cells, there may be pins connected to other parts of the circuit that are logically equivalent to each other. Examples of these equivalent pins include the input to cells with core logical functions such as “nand” or “nor” gates. When re-routing these pins, the system has the flexibility to swap the connections to groups of logically equivalent pins to reduce congestion and give a better overall routing result. The definition of these pins would be controlled by the user of the system or defined in the cell and pin naming tables.
The process may include the addition of extra routing layers. Advances in manufacturing processes have enabled extra routing layers to be added to a chip giving advantages of greater density in the final layout. When re-routing an older chip, it is possible to take advantage of these layers by moving some of the existing interconnect data to new routing layers so that it may overlap on the circuit's cells or other routing shapes. This may be achieved by promoting all of the data on one layer up to a higher layer or by making extra routing layers available to the re-routing algorithms that complete the connections to the newly swapped cells. In some cases, it may be possible to use fewer routing layers in the migrated design and the circuit's interconnect may be modified to use as few routing layers as possible.
An example is shown in
A compaction process may then be applied. Once the cells have been swapped, and the re-routing process completed, it is possible to apply a compaction program to the circuit to push the components together and remove any gaps between them. There are a variety of commercial and public compaction algorithms available for this and the techniques they employ are beyond the scope of this patent application. Their application on the circuit after cell swapping may be useful for removing extra space in the final layout. An example in
A verification process is then applied. Once the entire circuit or a portion of the circuit is migrated, it is verified using industry standard design tools. These will include a design rule checking (DRC) system and layout-versus-schematic system (LVS). These will ensure that the newly migrated chip conforms to the new design rules and has retained the integrity of the connections within the circuit
A timing verification process may then be applied. As integrated circuits become smaller and faster, the performance of the devices may become limited by the delays inherent in the connections between components rather than delays in switching transistors. In order to address this problem systems have been developed that analyse and highlight problems in circuit timing.
Timing problems may be fixed by making certain modifications in the circuit to improve signal integrity, particularly in clock signals. The system can implement these changes by swapping components that do not meet requirements for those that do. An example of this would be a buffer that does not have sufficient output strength to drive the signals to which it connects. This could be swapped for a more powerful buffer using the system described above. The problem cell would be identified, swapped for a new cell and the neighbouring cells moved to provide any extra space required. Once this was done, the routing would be modified to connect the new component and the circuit verified as above.
The system gives the ability to swap individual cells at any part of the circuit after problems are identified through timing simulation and to fix these problems accordingly.
The finished circuit is finally delivered to the manufacturer. When the layout migration is completed and the new chip has passed verification, it may be delivered in an industry standard format such as GDSII or CIF.
The steps of the process for modifying an integrated circuit are illustrated in
Next, the X and Y scaling factors are calculated 140, taking into account the old design rules 142 and the new design rules 144, and using the old and new libraries of cells 146, 148. The cells and interconnects are then scaled 150 according to the determined general scaling factor and the contacts are replaced 152, with new contact, feedthrough and via cells being added if required 154.
The cells are then swapped 156, each cell of the old circuit being replaced with a new cell having the same function.
The circuit is then examined for cell overlaps 158. If any overlaps are found, the rows are adjusted 160 to remove those overlaps. An assessment is also made as to whether any new routing layers are required 162 and, if so, those layers are added 164. The interconnect is then re-routed 168.
A verification process is then applied 170, in which the circuit is examined for compliance with physical and timing design rules for the new technology. If any violations of those rules are detected 172, the offending cells are swapped 156 and the subsequent steps 158 to 172 are repeated until the circuit complies with the design rules, resulting in the final migrated chip 174.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4703435 *||Jul 16, 1984||Oct 27, 1987||International Business Machines Corporation||Logic Synthesizer|
|US5018074||Nov 4, 1988||May 21, 1991||United Technologies Corporation||Method of making gate array masks|
|US5438524 *||Aug 3, 1993||Aug 1, 1995||Mitsubishi Denki Kabushiki Kaisha||Logic synthesizer|
|US5682320 *||Jun 2, 1995||Oct 28, 1997||Synopsys, Inc.||Method for electronic memory management during estimation of average power consumption of an electronic circuit|
|US5751596 *||Jul 27, 1995||May 12, 1998||Vlsi Technology, Inc.||Automated system and method for identifying critical timing paths in integrated circuit layouts for use with automated circuit layout system|
|US5822214 *||Aug 21, 1995||Oct 13, 1998||Lsi Logic Corporation||CAD for hexagonal architecture|
|US5867395 *||Jun 19, 1996||Feb 2, 1999||Lsi Logic Corporation||Gate netlist to register transfer level conversion tool|
|US5936868 *||Mar 6, 1997||Aug 10, 1999||Harris Corporation||Method for converting an integrated circuit design for an upgraded process|
|US5987086 *||Nov 1, 1996||Nov 16, 1999||Motorola Inc.||Automatic layout standard cell routing|
|US6446239 *||Jan 7, 1999||Sep 3, 2002||Monterey Design Systems, Inc.||Method and apparatus for optimizing electronic design|
|EP0742527A2||Apr 30, 1996||Nov 13, 1996||Aspec Technology Inc||Method and system for producing a technology-independent integrated circuit design|
|1||"Migratable Library Generation", IBM Technical Disclosure Bulletin, IBM Corp., New York, US, vol. 40, No. 1, Jan. 1997, pp. 229-230, XP000686159, ISSN: 0018-8689, the whole document.|
|2||Copy of PCT International Search Report for PCT/GB 00/04712, dated Mar. 21 2002.|
|3||*||Nakamura et al, "Lores-Logic Reorganization System", Proceedings of the Fifteenth Design Automation Conference, Las Vegas, NV, 1978, pp. 250-260.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7257783 *||Dec 9, 2004||Aug 14, 2007||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US7302651 *||Oct 29, 2004||Nov 27, 2007||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US7340697 *||Dec 22, 2004||Mar 4, 2008||Agere Systems Inc.||Integrated computer-aided circuit design kit facilitating verification of designs across different process technologies|
|US7363601 *||Oct 15, 2004||Apr 22, 2008||International Business Machines Corporation||Integrated circuit selective scaling|
|US7412670 *||Apr 1, 2005||Aug 12, 2008||Sonics, Inc.||Method and apparatus for optimizing distributed multiplexed bus interconnects|
|US7475375 *||Feb 16, 2006||Jan 6, 2009||Panasonic Corporation||Layout structure allowing independent supply of substrate/power supply potential of standard cell|
|US7484193 *||Aug 28, 2003||Jan 27, 2009||Sun Microsystems, Inc.||Method and software for predicting the timing delay of a circuit path using two different timing models|
|US7584440 *||Oct 12, 2006||Sep 1, 2009||Cadence Design Systems, Inc.||Method and system for tuning a circuit|
|US7610565 *||Apr 9, 2007||Oct 27, 2009||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US7676772 *||Jul 13, 2006||Mar 9, 2010||Tela Innovations, Inc.||Layout description having enhanced fill annotation|
|US7761821||Aug 13, 2007||Jul 20, 2010||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US7810051 *||Aug 16, 2006||Oct 5, 2010||Fujitsu Semiconductor Limited||Layout method, CAD apparatus, computer-readable program and computer-readable storage medium|
|US7882463||Feb 22, 2008||Feb 1, 2011||International Business Machines Corporation||Integrated circuit selective scaling|
|US8400219||Mar 24, 2011||Mar 19, 2013||Suvolta, Inc.||Analog circuits having improved transistors, and methods therefor|
|US8404551||Dec 3, 2010||Mar 26, 2013||Suvolta, Inc.||Source/drain extension control for advanced transistors|
|US8421162||Apr 16, 2013||Suvolta, Inc.||Advanced transistors with punch through suppression|
|US8461875||Feb 18, 2011||Jun 11, 2013||Suvolta, Inc.||Digital circuits having improved transistors, and methods therefor|
|US8464189||Mar 18, 2010||Jun 11, 2013||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US8484600 *||Aug 30, 2011||Jul 9, 2013||Fujitsu Limited||Apparatus, design method and recording medium|
|US8525271||Mar 3, 2011||Sep 3, 2013||Suvolta, Inc.||Semiconductor structure with improved channel stack and method for fabrication thereof|
|US8530286||Dec 17, 2010||Sep 10, 2013||Suvolta, Inc.||Low power semiconductor transistor structure and method of fabrication thereof|
|US8563384||Feb 19, 2013||Oct 22, 2013||Suvolta, Inc.||Source/drain extension control for advanced transistors|
|US8569128||Dec 3, 2010||Oct 29, 2013||Suvolta, Inc.||Semiconductor structure and method of fabrication thereof with mixed metal types|
|US8569156||May 16, 2012||Oct 29, 2013||Suvolta, Inc.||Reducing or eliminating pre-amorphization in transistor manufacture|
|US8599623||Dec 23, 2011||Dec 3, 2013||Suvolta, Inc.||Circuits and methods for measuring circuit elements in an integrated circuit device|
|US8612914 *||Mar 23, 2011||Dec 17, 2013||Synopsys, Inc.||Pin routing in standard cells|
|US8614128||Aug 22, 2012||Dec 24, 2013||Suvolta, Inc.||CMOS structures and processes based on selective thinning|
|US8621408 *||Apr 3, 2012||Dec 31, 2013||Synopsys, Inc.||Progressive circuit evaluation for circuit optimization|
|US8627247 *||Jul 11, 2012||Jan 7, 2014||International Business Machines Corporation||Systems and methods for fixing pin mismatch in layout migration|
|US8629016||Apr 30, 2012||Jan 14, 2014||Suvolta, Inc.||Multiple transistor types formed in a common epitaxial layer by differential out-diffusion from a doped underlayer|
|US8637955||Aug 31, 2012||Jan 28, 2014||Suvolta, Inc.||Semiconductor structure with reduced junction leakage and method of fabrication thereof|
|US8645878||Aug 22, 2012||Feb 4, 2014||Suvolta, Inc.||Porting a circuit design from a first semiconductor process to a second semiconductor process|
|US8653604||Sep 21, 2012||Feb 18, 2014||Suvolta, Inc.||Multiple transistor types formed in a common epitaxial layer by differential out-diffusion from a doped underlayer|
|US8686511||Sep 18, 2013||Apr 1, 2014||Suvolta, Inc.||Source/drain extension control for advanced transistors|
|US8713511||Sep 17, 2012||Apr 29, 2014||Suvolta, Inc.||Tools and methods for yield-aware semiconductor manufacturing process target generation|
|US8735987||Jun 6, 2012||May 27, 2014||Suvolta, Inc.||CMOS gate stack structures and processes|
|US8742464||Mar 3, 2011||Jun 3, 2014||Synopsys, Inc.||Power routing in standard cells|
|US8748270||Jul 20, 2012||Jun 10, 2014||Suvolta, Inc.||Process for manufacturing an improved analog transistor|
|US8748986||Jul 26, 2012||Jun 10, 2014||Suvolta, Inc.||Electronic device with controlled threshold voltage|
|US8759872||Dec 17, 2010||Jun 24, 2014||Suvolta, Inc.||Transistor with threshold voltage set notch and method of fabrication thereof|
|US8796048||May 11, 2012||Aug 5, 2014||Suvolta, Inc.||Monitoring and measurement of thin film layers|
|US8806395||Feb 3, 2014||Aug 12, 2014||Suvolta, Inc.||Porting a circuit design from a first semiconductor process to a second semiconductor process|
|US8811068||May 14, 2012||Aug 19, 2014||Suvolta, Inc.||Integrated circuit devices and methods|
|US8816754||Nov 2, 2012||Aug 26, 2014||Suvolta, Inc.||Body bias circuits and methods|
|US8819603||Dec 14, 2012||Aug 26, 2014||Suvolta, Inc.||Memory circuits and methods of making and designing the same|
|US8847684||Feb 19, 2013||Sep 30, 2014||Suvolta, Inc.||Analog circuits having improved transistors, and methods therefor|
|US8863064||Feb 26, 2013||Oct 14, 2014||Suvolta, Inc.||SRAM cell layout structure and devices therefrom|
|US8877619||Jan 23, 2013||Nov 4, 2014||Suvolta, Inc.||Process for manufacture of integrated circuits with different channel doping transistor architectures and devices therefrom|
|US8883600||Dec 21, 2012||Nov 11, 2014||Suvolta, Inc.||Transistor having reduced junction leakage and methods of forming thereof|
|US8895327||Dec 8, 2012||Nov 25, 2014||Suvolta, Inc.||Tipless transistors, short-tip transistors, and methods and circuits therefor|
|US8916937||Feb 14, 2014||Dec 23, 2014||Suvolta, Inc.||Multiple transistor types formed in a common epitaxial layer by differential out-diffusion from a doped underlayer|
|US8930863||Mar 14, 2013||Jan 6, 2015||Atrenta, Inc.||System and method for altering circuit design hierarchy to optimize routing and power distribution using initial RTL-level circuit description netlist|
|US8937005||Oct 4, 2013||Jan 20, 2015||Suvolta, Inc.||Reducing or eliminating pre-amorphization in transistor manufacture|
|US8941150||Apr 22, 2014||Jan 27, 2015||Synopsys, Inc.||Power routing in standard cells|
|US8963249||May 30, 2014||Feb 24, 2015||Suvolta, Inc.||Electronic device with controlled threshold voltage|
|US8970289||Jan 22, 2013||Mar 3, 2015||Suvolta, Inc.||Circuits and devices for generating bi-directional body bias voltages, and methods therefor|
|US8984465||Jun 28, 2013||Mar 17, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for automatically assigning track patterns to regions for physical implementation of an electronic design|
|US8995204||Jun 23, 2011||Mar 31, 2015||Suvolta, Inc.||Circuit devices and methods having adjustable transistor body bias|
|US8999861||May 11, 2012||Apr 7, 2015||Suvolta, Inc.||Semiconductor structure with substitutional boron and method for fabrication thereof|
|US9003349||Jun 28, 2013||Apr 7, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for implementing a physical electronic design with area-bounded tracks|
|US9006843||Feb 24, 2014||Apr 14, 2015||Suvolta, Inc.||Source/drain extension control for advanced transistors|
|US9041126||Sep 5, 2013||May 26, 2015||Mie Fujitsu Semiconductor Limited||Deeply depleted MOS transistors having a screening layer and methods thereof|
|US9054219||Feb 5, 2014||Jun 9, 2015||Mie Fujitsu Semiconductor Limited||Semiconductor devices having fin structures and fabrication methods thereof|
|US9070477||Dec 12, 2013||Jun 30, 2015||Mie Fujitsu Semiconductor Limited||Bit interleaved low voltage static random access memory (SRAM) and related methods|
|US9093469||May 9, 2014||Jul 28, 2015||Mie Fujitsu Semiconductor Limited||Analog transistor|
|US9093550||Jan 31, 2013||Jul 28, 2015||Mie Fujitsu Semiconductor Limited||Integrated circuits having a plurality of high-K metal gate FETs with various combinations of channel foundation structure and gate stack structure and methods of making same|
|US9093997||Nov 15, 2013||Jul 28, 2015||Mie Fujitsu Semiconductor Limited||Slew based process and bias monitors and related methods|
|US9104830||Jun 28, 2013||Aug 11, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for assigning track patterns to regions of an electronic design|
|US9105711||Dec 19, 2013||Aug 11, 2015||Mie Fujitsu Semiconductor Limited||Semiconductor structure with reduced junction leakage and method of fabrication thereof|
|US9111785||Jul 31, 2013||Aug 18, 2015||Mie Fujitsu Semiconductor Limited||Semiconductor structure with improved channel stack and method for fabrication thereof|
|US9112057||Sep 18, 2012||Aug 18, 2015||Mie Fujitsu Semiconductor Limited||Semiconductor devices with dopant migration suppression and method of fabrication thereof|
|US9112484||Dec 20, 2013||Aug 18, 2015||Mie Fujitsu Semiconductor Limited||Integrated circuit process and bias monitors and related methods|
|US9117052 *||Jun 28, 2013||Aug 25, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for interactively implementing physical electronic designs with track patterns|
|US9117746||Jul 21, 2014||Aug 25, 2015||Mie Fujitsu Semiconductor Limited||Porting a circuit design from a first semiconductor process to a second semiconductor process|
|US9154123||Aug 19, 2014||Oct 6, 2015||Mie Fujitsu Semiconductor Limited||Body bias circuits and methods|
|US9165103||Jun 27, 2014||Oct 20, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for tessellating and labeling routing space for routing electronic designs|
|US9184750||May 10, 2013||Nov 10, 2015||Mie Fujitsu Semiconductor Limited||Digital circuits having improved transistors, and methods therefor|
|US9196727||Nov 6, 2014||Nov 24, 2015||Mie Fujitsu Semiconductor Limited||High uniformity screen and epitaxial layers for CMOS devices|
|US9213793||Oct 2, 2013||Dec 15, 2015||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for implementing electronic designs using flexible routing tracks|
|US9224733||Oct 4, 2013||Dec 29, 2015||Mie Fujitsu Semiconductor Limited||Semiconductor structure and method of fabrication thereof with mixed metal types|
|US9231541||Sep 29, 2014||Jan 5, 2016||Mie Fujitsu Semiconductor Limited||Analog circuits having improved transistors, and methods therefor|
|US9236466||Oct 5, 2012||Jan 12, 2016||Mie Fujitsu Semiconductor Limited||Analog circuits having improved insulated gate transistors, and methods therefor|
|US9251299||Jun 28, 2013||Feb 2, 2016||Cadence Design Systems, Inc.||Methods, systems, and articles of manufacture for associating track patterns with rules for electronic designs|
|US20050050405 *||Aug 28, 2003||Mar 3, 2005||Sun Microsystems, Inc.||Method and software for improved circuit path timing predictions, and circuit design produced therewith|
|US20050172244 *||Apr 1, 2005||Aug 4, 2005||Meyer Michael J.||Method and apparatus for optimizing distributed multiplexed bus interconnects|
|US20060085768 *||Oct 15, 2004||Apr 20, 2006||International Business Machines Corporation||Integrated circuit selective scaling|
|US20060101357 *||Dec 9, 2004||May 11, 2006||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US20060181309 *||Feb 16, 2006||Aug 17, 2006||Kazuyuki Nakanishi||Semiconductor device and layout design method for the same|
|US20070162881 *||Aug 16, 2006||Jul 12, 2007||Fujitsu Limited||Layout method, CAD apparatus, computer-readable program and computer-readable storage medium|
|US20070198961 *||Apr 9, 2007||Aug 23, 2007||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US20070277129 *||Aug 13, 2007||Nov 29, 2007||Allen Robert J||Technology migration for integrated circuits with radical design restrictions|
|US20080072205 *||Sep 18, 2006||Mar 20, 2008||Harris Edward B||Method and apparatus for designing a logic circuit using one or more circuit elements having a substantially continuous range of values|
|US20080104548 *||Oct 12, 2006||May 1, 2008||Cadence Design Systems, Inc.||Method and system for tuning a circuit|
|US20080148210 *||Feb 22, 2008||Jun 19, 2008||Fook-Luen Heng||Integrated circuit selective scaling|
|US20100185997 *||Jul 22, 2010||International Business Machines Corporation||Technology migration for integrated circuits with radical design restrictions|
|US20120117529 *||May 10, 2012||Fujitsu Limited||Apparatus, design method and recording medium|
|US20120241986 *||Mar 23, 2011||Sep 27, 2012||Synopsys, Inc.||Pin Routing in Standard Cells|
|U.S. Classification||716/103, 716/139, 716/106, 716/108, 716/135, 716/107|
|International Classification||H01L27/02, H01L21/82, G06F17/50|
|Cooperative Classification||H01L27/0207, G06F17/5068|
|European Classification||H01L27/02B2, G06F17/50L|
|Sep 30, 2009||FPAY||Fee payment|
Year of fee payment: 4
|Oct 30, 2013||FPAY||Fee payment|
Year of fee payment: 8