|Publication number||US7071909 B2|
|Application number||US 09/803,249|
|Publication date||Jul 4, 2006|
|Filing date||Mar 9, 2001|
|Priority date||Mar 9, 2001|
|Also published as||CN1278299C, CN1375813A, DE60204496D1, DE60204496T2, EP1239449A2, EP1239449A3, EP1239449B1, US20020126080|
|Publication number||09803249, 803249, US 7071909 B2, US 7071909B2, US-B2-7071909, US7071909 B2, US7071909B2|
|Inventors||Donald Henry Willis, John Alan Hague|
|Original Assignee||Thomson Licensing|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (22), Non-Patent Citations (2), Referenced by (2), Classifications (25), Legal Events (3)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
This invention relates to the field of video systems utilizing a liquid crystal display (LCD), and in particular, to video systems utilizing normally white liquid crystal on silicon imagers.
2. Description of Related Art
Liquid crystal on silicon (LCOS) can be thought of as one large liquid crystal formed on a silicon wafer. The silicon wafer is divided into an incremental array of tiny plate electrodes. A tiny incremental region of the liquid crystal is influenced by the electric field generated by each tiny plate and the common plate. Each such tiny plate and corresponding liquid crystal region are together referred to as a cell of the imager. Each cell corresponds to an individually controllable pixel. A common plate electrode is disposed on the other side of the liquid crystal. Each cell, or pixel, remains lighted with the same intensity until the input signal is changed, thus acting as a sample and hold. The pixel does not decay, as is the case with the phosphors in a cathode ray tube. Each set of common and variable plate electrodes forms an imager. One imager is provided for each color, in this case, one imager each for red, green and blue.
It is typical to drive the imager of an LCOS display with a frame-doubled signal to avoid 30 Hz flicker, by sending first a normal frame (positive picture) and then an inverted frame (negative picture) in response to a given input picture. The generation of positive and negative pictures ensures that each pixel will be written with a positive electric field followed by a negative electric field. The resulting drive field has a zero DC component, which is necessary to avoid the image sticking, and ultimately, permanent degradation of the imager. It has been determined that the human eye responds to the average value of the brightness of the pixels produced by these positive and negative pictures.
The drive voltages are supplied to plate electrodes on each side of the LCOS array. In the presently preferred LCOS system to which the inventive arrangements pertain, the common plate is always at a potential of about 8 volts. This voltage can be adjustable. Each of the other plates in the array of tiny plates is operated in two voltage ranges. For positive pictures, the voltage varies between 0 volts and 8 volts. For negative pictures the voltage varies between 8 volts and 16 volts.
The light supplied to the imager, and therefore supplied to each cell of the imager, is field polarized. Each liquid crystal cell rotates the polarization of the input light responsive to the root mean square (RMS) value of the electric field applied to the cell by the plate electrodes. Generally speaking, the cells are not responsive to the polarity (positive or negative) of the applied electric field. Rather, the brightness of each pixel's cell is generally only a function of the rotation of the polarization of the light incident on the cell. As a practical matter, however, it has been found that the brightness can vary somewhat between the positive and negative field polarities for the same polarization rotation of the light. Such variation of the brightness can cause an undesirable flicker in the displayed picture.
In this embodiment, in the case of either positive or negative pictures, as the field driving the cells approaches a zero electric field strength, corresponding to 8 volts, the closer each cell comes to white, corresponding to a full on condition. Other systems are possible, for example where the common voltage is set to 0 volts. It will be appreciated that the inventive arrangements taught herein are applicable to all such positive and negative field LCOS imager driving systems.
Pictures are defined as positive pictures when the variable voltage applied to the tiny plate electrodes is less than the voltage applied to the common plate electrode, because the higher the tiny plate electrode voltage, the brighter the pixels. Conversely, pictures are defined as negative pictures when the variable voltage applied to the tiny plate electrodes is greater than the voltage applied to the common plate electrode, because the higher the tiny plate electrode voltage, the darker the pixels. The designations of pictures as positive or negative should not be confused with terms used to distinguish field types in interlaced video formats.
The present state of the art in LCOS requires the adjustment of the common-mode electrode voltage, denoted VITO, to be precisely between the positive and negative field drive for the LCOS. The subscript ITO refers to the material indium tin oxide. The average balance is necessary in order to minimize flicker, as well as to prevent a phenomenon known as image sticking.
A light engine having an LCOS imager has a severe non-linearity in the display transfer function, which can be corrected by a digital lookup table, referred to as a gamma table. The gamma table corrects for the differences in gain in the transfer function. Notwithstanding this correction, the strong non-linearity of the LCOS imaging transfer function for a normally white LCOS imager means that dark areas have a very low light-versus-voltage gain. Thus, at lower brightness levels, adjacent pixels that are only moderately different in brightness need to be driven by very different voltage levels. This produces a fringing electrical field having a component orthogonal to the desired field. This orthogonal field produces a brighter than desired pixel, which in turn can produce undesired bright edges on objects. The presence of such orthogonal fields is denoted disclination. The image artifact caused by disclination and perceived by the viewer is denoted sparkle. The areas of the picture in which disclination occurs appear to have sparkles of light over the underlying image. In effect, dark pixels affected by disclination are too bright, often five times as bright as they should be. Sparkle comes in red, green and blue colors, for each color produced by the imagers. However, the green sparkle is the most evident when the problem occurs. Accordingly, the image artifact caused by disclination-is also referred to as the green sparkle problem.
LCOS imaging is a new technology and green sparkle caused by disclination is a new kind of problem. Various proposed solutions by others include signal processing the entire luminance component of the picture, and in so doing, degrade the quality of the entire picture. The trade-off for reducing disclination and the resulting sparkle is a picture with virtually no horizontal sharpness at all. Picture detail and sharpness simply cannot be sacrificed in that fashion.
One skilled in the art would expect the sparkle artifact problem attributed to disclination to be addressed and ultimately solved in the imager as that is where the disclination occurs. However, in an emerging technology such as LCOS, there simply isn't an opportunity for parties other than the manufacturer of the LCOS imagers to fix the problem in the imagers. Moreover, there is no indication that an imager-based solution would be applicable to all LCOS imagers. Accordingly, there is an urgent need to provide a solution to this problem that can be implemented without modifying the LCOS imagers.
The inventive arrangements taught herein solve the problem of sparkle in liquid crystal imagers attributed to disclination without degrading the high definition sharpness of the resulting display. Moreover, and absent an opportunity to address the problem by modification of imagers, the inventive arrangements advantageously solve the sparkle problem by modifying the video signal to be displayed, thus advantageously presenting a solution that can be applied to all liquid crystal imagers, including LCOS imagers. Any reduction in detail is advantageously and adjustably limited to dark scenes, even very dark scenes. The video signal is signal processed in such a way that higher brightness level information is advantageously unchanged, thus retaining high definition detail. At the same time, the lower brightness levels of the video signal that directly result in sparkle are processed in such a way that the sparkle is advantageously prevented altogether, or at least, is reduced to a level that cannot be perceived by a viewer. The signal processing of the lower brightness level information advantageously does not unacceptably degrade the detail of the high definition display. Moreover, signal processing in the form of slew rate limiting can advantageously be adjusted or calibrated in accordance with the non-linear gain of any gamma table, and thus, can be used with and adjustably fine tuned for different imagers in different video systems.
In a presently preferred embodiment, the luminance signal of a picture is decomposed twice into a higher brightness level signal and a lower brightness level signal. The demarcation between higher and lower brightness levels is adjustable and preferably related to the transition between the lower and higher gain portions of the gamma table. The lower brightness levels of the luminance signal are both low pass filtered and slew rate limited.
The lower brightness level signal is low pass filtered after the first decomposing to reduce the difference in brightness levels between adjacent pixels. The higher brightness level signal is delayed in time to match the processing delay through the low pass filter. The delay matched higher brightness level signal and the low pass filtered lower brightness level signal are then combined to form an intermediate luminance signal.
The intermediate luminance signal is decomposed into a higher brightness level signal and a lower brightness level signal. The demarcation between higher and lower brightness levels is also adjustable and also preferably related to the transition between the lower and higher gain portions of the gamma table. The lower brightness level signal is slew rate limited after the second decomposing to limit the difference in brightness levels between adjacent pixels. The higher brightness level signal is delayed in time to match the processing delay through the slew rate limiter. The delay matched higher brightness level signal and the slew rate limited lower brightness level signal are then combined to form a modified output luminance signal.
In a video display system the modified output luminance signal can be supplied to a color space converter, also referred to as a matrix, together with the R-Y and B-Y chrominance signals. The chrominance signals are also delayed to match the delay through the sparkle reduction circuit. The outputs of the color space converter are video drive signals, for example, R G B, supplied to the LCOS imager. The sparkle reduction processing changes the brightness levels of the pixels in the lowest brightness levels, corresponding to the highest gain portions of the gamma table, in such a way as to reduce the occurrence of declination in the LCOS imager.
A threshold for the luminance signal decomposer, for example, can be expressed as a digital fraction, for example a digital value of 60 out of a range of 255 digital steps (60/255), as would be present in an 8-bit signal. The threshold can also be expressed in IRE, which ranges from 0 to 100 in value, 100 IRE representing maximum brightness. The IRE level can be calculated by multiplying the digital fraction by 100. The IRE scale is a convenient way to normalize and compare brightness levels between signals having different numbers of bits.
The threshold values for the first and second decomposers, the frequency characteristic of the low pass filter and the positive negative slew rate limits can advantageously be selected independently of one another. This enables each one of the constituent components to be related to a different sub-portion of the higher gain portion of the gamma table. In this respect, the different values can nevertheless advantageously be selected with regard to one another to enable the constituent components to act together to provide an optimal result. The following values have been selected for the presently preferred embodiment: the threshold value for the first luminance decomposer is 60, corresponding to approximately 24 IRE for an 8-bit signal; the low pass filter has the frequency characteristic of a normalized 1:2:1 Z-transform; the threshold value for the second luminance decomposer is 10, corresponding to approximately 3.9 IRE for an 8-bit signal; and, the positive and negative slew rates are each limited to one digital value, corresponding to approximately 0.39 IRE for an 8-bit signal. In the presently preferred embodiment the frequency characteristic of the low pass filter is fixed and is not thereafter adjustable. Nevertheless, the frequency characteristic can advantageously be designed for optimized operation within the expected ranges of the selectable threshold values and the selectable slew rate limits.
A method for reducing sparkle artifacts in a liquid crystal imager, in accordance with the inventive arrangements, comprises the steps of: low pass filtering only a first lower brightness level signal component of a video signal; and, slew rate limiting only a second lower brightness level signal component of the video signal having the low pass filtered signal component, the video signal having the low pass filtered and the slew rate limited signal components being less likely to result in sparkle artifacts in the imager.
An apparatus for reducing sparkle artifacts in a liquid crystal imager, in accordance with the inventive arrangements, comprises: means for low pass filtering only a first lower brightness level signal component of a video signal; and, means for slew rate limiting only a second lower brightness level signal component of the video signal having the low pass filtered signal component, the video signal having the low pass filtered and the slew rate limited signal components being less likely to result in sparkle artifacts in the imager.
The inventive arrangements are presently embodied in a two-stage or tandem sparkle reduction process and in a two-stage or tandem sparkle reduction processor, as well as video display processing and a video display system. In each of these inventive arrangements, the low pass filtering preferably occurs in the first stage and the slew rate limiting occurs in the second stage. The low pass filtering preferably precedes the slew rate limiting. The use of the noted presently preferred values in the sparkle reduction processing of the video signal taught herein has been found to reduce the sparkle problem for specific, associated LCOS imagers by more than approximately 95%. It will be appreciated by those skilled in the art that other values would likely be selected to achieve optimum results with other liquid crystal imagers in other liquid crystal video display systems. At present, there is no formula for predicting or calculating optimum values in advance.
A circuit for reducing sparkle artifacts attributed to disclination errors in liquid crystal video systems, for example LCOS video systems, is shown in
With reference to
A block 16 has a second set of rules for generating the lower brightness level signal. If X is greater than T, then the brightness level L of the lower brightness level signal is equal to the threshold T. If X is less than T, then the brightness level L of the lower brightness level signal is equal to X. The output of block 16 is denoted LOW1 to distinguish from an output of the second decomposer 30.
It may be noted that when X=T, the output of block 14 will be the same whether X is defined as less than or equal to T, or X is defined as greater than or equal to T. In each case, H is equal to 0. It may also be noted that when X=T the output of block 16 will be the same whether X is defined as less than or equal to T, or X is defined as greater than or equal to T. In each case, L is equal to X.
Referring again to
The low pass filtering incurs a one clock period delay, and accordingly, the delay match circuit 24 provides a one-clock-period delay for the higher brightness level signal. The low pass filtered lower brightness level signal LOWf, and the delayed higher brightness level signal HIGH1d are combined in summing algebraic unit 26, which generates the intermediate signal X′.
The second stage 10B comprises the second decomposer 30, a slew rate limiter 36, a second delay match circuit 38 and a second algebraic unit 40. The input signal X′ is the intermediate signal generated by the first stage 10A. The output is a modified luminance signal X″. The decomposer 30 generates a higher brightness level signal 34 and a lower brightness level signal 32. The operation of decomposer 30 is the same as explained in connection with decomposer 12 illustrated in
Referring again to
The most significant bit (MSB) of the difference signal 362 is the control input to a multiplexer (MUX) 368. The most significant bit of the difference indicates the polarity of the difference and selects the output 366 of comparator 364 or the output 367 of comparator 365. The output of the MIN comparator is selected when the difference is positive and the output of the MAX comparator is selected when the difference is negative. The output of the multiplexer on line 369 is a slew rate limited difference that is added to the brightness level of the previous slew rate limited output pixel in algebraic unit 370, in order to generate the next new pixel. The output of the algebraic unit 370 on line 371 is stored in the latch 372. The LOWs output of the latch 372 is a stream of slew rate limited pixels. The embodiment of the slew rate limiter shown in
Although the positive and negative slew rates in the example shown in
The one pixel delay of the slew rate limiter corresponds to a one clock period delay, and accordingly, the delay match circuit 38 provides a one-clock-period delay for the higher brightness level signal. It is possible under some circumstances that the delay incurred by the slew rate limiter can exceed a one-clock-period delay, but the delay match circuit need not be adjusted accordingly. The slew rate limited lower brightness level signal LOWs and the delayed higher brightness level signal HIGH2d are combined in the algebraic unit 40, which generates the output signal X″.
The first and second lower brightness level signal components can advantageously be defined by selecting different brightness thresholds in accordance with transitions between lower and higher level gain portions of a gamma table associated with the LCOS imager. Slew rate limits can advantageously be selected in accordance with the lower and higher level gain portions of the gamma table. The response of different stages of the sparkle reduction processing, and processor, can therefore advantageously be adjusted in accordance with different sub-portions of the higher gain portion of the gamma table.
A video system 50 shown in
Two sets of inputs to the color space converter 52 are denoted 54A and 54B. In set 54A the LUMA signal input is modified by sparkle reduction processor (SRP) 10 to generate LUMA″. The CHROMA signals are delayed by delay match (DM) circuits 56. The delay match is two clock periods, one for the first stage 10A and one for the second stage 10B. In set 54B the LUMA signal is not modified and the CHROMA signals are not delay matched.
Four sets of outputs from the color space converter 52 are denoted 60A, 60B, 60C and 60D. In set 60A the video drive signals RGB are not modified. In set 40B, each one of the RGB video drive signals is modified by a sparkle reduction processor 10 to generate R″, G″ and B″. No delay matching is necessary. In set 60C only one of the video drive signals, for example G, is modified by sparkle reduction processor 10 to generate G″. The remaining video drive signals are delayed by delay matching circuits 56. This delay match is also two-clock-periods. In set 60D only two of the video drive signals, for example R and G, are modified by sparkle reduction processors 10 to generate R″ and G″. The remaining video drive signal is delayed by delay matching circuit 56. Input set 54A can be used with any one of output sets 60A, 60B, 60C or 60D. Input set 54B can be used with any one of output sets 60B, 60C or 60D. The combination of input set 54B and output set 60A does not include sparkle reduction processing.
It has been found that using the combination of input set 54A and output set 60A reduces the sparkle artifact attributed to declination by more than approximately 95%. It should be remembered that the threshold values for each of the decomposers, the frequency characteristic of the filter and the slew rate limits can advantageously be independently selected. This enables the sparkle reduction processing to be fine tuned to different LCOS imagers in different video display systems.
The response of the first stage of circuit 10 in
It should be noted that the vertical scales for
The first two values of X are 0. In accordance with block 14, the value of the delay matched higher brightness level signal HIGH1d in
With reference to
The response of the second stage 10B of circuit 10 in
With reference to
The methods and apparatus illustrated herein teach how the brightness levels of adjacent pixels can be restricted or limited in the horizontal direction, and indeed, these methods and apparatus solve the sparkle problem. Nevertheless, these methods and apparatus can also be extended to restricting or limiting brightness levels of adjacent pixels in the vertical direction, or in both the horizontal and vertical directions.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4499497||Dec 27, 1982||Feb 12, 1985||Rca Corporation||CCD Imager with improved low light level response|
|US4523230 *||Oct 22, 1984||Jun 11, 1985||Rca Corporation||System for coring an image-representing signal|
|US4799105||Sep 16, 1987||Jan 17, 1989||International Business Machines Corporation||Modified technique for suppression of flicker in interlaced video images|
|US4855831 *||Oct 29, 1987||Aug 8, 1989||Victor Co. Of Japan||Video signal processing apparatus|
|US5019904||Dec 4, 1989||May 28, 1991||Campbell Jack J||Scan converter with adaptive vertical filter for single bit computer graphics systems|
|US5247169||Sep 8, 1992||Sep 21, 1993||Ikegami Tsushinki Co., Ltd.||Method of and an apparatus for picking up an image of the surface of an object to be inspected|
|US5361094||Sep 14, 1993||Nov 1, 1994||Samsung Electronics Co., Ltd.||CCD-type color video camera with gamma correction|
|US5417221 *||May 7, 1993||May 23, 1995||Psytech, Inc.||Method and apparatus for distinguishing electric signal waveforms|
|US5442407||Mar 22, 1994||Aug 15, 1995||Matsushita Electric Corporation Of America||Video signal noise reduction system using time-varying filter coefficients|
|US5589880||Jan 25, 1995||Dec 31, 1996||Hitachi Denshi Kabushiki Kaisha||Television camera using two image pickup devices with different sensitivity|
|US5936621 *||Jun 28, 1996||Aug 10, 1999||Innovision Labs||System and method for reducing flicker on a display|
|US5978047||Aug 21, 1996||Nov 2, 1999||The British Broadcasting Corporation||Blemish concealment in video signals|
|US6181368||Dec 2, 1997||Jan 30, 2001||Asahi Kogaku Kogyo Kabushiki Kaisha||Electronic endoscope|
|US6208327 *||Jul 31, 1998||Mar 27, 2001||International Business Machines Corporation||Camouflage of imaged post spacers and compensation of pixels that depart from nominal operating conditions by luminance diffusion|
|US6219101 *||May 15, 1998||Apr 17, 2001||Fairchild Semiconductor Corporation||Method and apparatus for video flicker filter|
|US6246389 *||Jun 3, 1997||Jun 12, 2001||Agilent Technologies, Inc.||Simulating analog display slew rate intensity variations in a digital graphics display|
|US6347161 *||Jun 22, 2000||Feb 12, 2002||Stmicroelectronics, Inc.||Non-linear image filter for filtering noise|
|US6359663 *||Dec 14, 1999||Mar 19, 2002||Barco N.V.||Conversion of a video signal for driving a liquid crystal display|
|US6429904 *||Feb 13, 2001||Aug 6, 2002||Fairchild Semiconductor Corporation||Method for converting analog video signal to digital video signal|
|US6483447 *||Jul 7, 1999||Nov 19, 2002||Genesis Microchip (Delaware) Inc.||Digital display unit which adjusts the sampling phase dynamically for accurate recovery of pixel data encoded in an analog display signal|
|EP0457497A2 *||May 9, 1991||Nov 21, 1991||Matsushita Electric Industrial Co., Ltd.||Waveform displaying device|
|JPH088870A||Title not available|
|1||*||Anil C. Kokaram, Detection of Missing Data in Image Sequences, IEEE Transactions on Image Processing, vol. 4, No. 11, Nov. 1995, 1496-1508.|
|2||*||Anil C. Kokaram, Interpolation of Missing Data in Image Sequences, IEEE Transactions on Image Processing, vol. 4, No. 11, Nov. 1995, 1509-1519.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7495640||Jun 27, 2001||Feb 24, 2009||Thomson Licensing||Reducing sparkle artifacts with post gamma correction slew rate limiting|
|US20020126075 *||Jun 27, 2001||Sep 12, 2002||Willis Donald Henry||Reducing sparkle artifacts with post gamma correction slew rate limiting|
|U.S. Classification||345/89, 348/E05.077, 345/690, 348/E09.024, 348/E09.042, 345/213, 348/E05.073|
|International Classification||G09G3/36, H04N9/64, H04N5/20, H04N9/30, G09G3/28, H04N5/66, H04N5/21, G02F1/13|
|Cooperative Classification||G09G2320/0606, H04N9/646, H04N9/30, H04N5/21, G09G3/3611, G09G2320/0247, G09G2320/0626, H04N5/20|
|European Classification||G09G3/36C, H04N9/64E|
|Nov 14, 2005||AS||Assignment|
Owner name: THOMSON LICENSING, FRANCE
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:THOMSON LICENSING S.A.;REEL/FRAME:017017/0176
Effective date: 20051011
|Dec 9, 2009||FPAY||Fee payment|
Year of fee payment: 4
|Dec 17, 2013||FPAY||Fee payment|
Year of fee payment: 8