|Publication number||US7099325 B1|
|Application number||US 09/851,934|
|Publication date||Aug 29, 2006|
|Filing date||May 10, 2001|
|Priority date||May 10, 2001|
|Publication number||09851934, 851934, US 7099325 B1, US 7099325B1, US-B1-7099325, US7099325 B1, US7099325B1|
|Inventors||Marufa Kaniz, Somnath Viswanath|
|Original Assignee||Advanced Micro Devices, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (22), Non-Patent Citations (1), Referenced by (28), Classifications (15), Legal Events (3)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is related to the following commonly assigned, copending application, Ser. No. 09/851,938 filed May, 10, 2001, and entitled: “PARALLEL LOOKUP TABLES FOR LOCATING INFORMATION IN A PACKET SWITCHED NETWORK”.
1. Technical Field
The present invention relates generally to switches in a packet switched network, and more specifically, to address lookup tables for locating information relating to packets in a packet switched network.
2. Background Art
In computer networks, a plurality of network stations are interconnected via a communications medium. For example, Ethernet is a commonly used local area network scheme in which multiple stations are connected to a single shared serial data path. These stations often communicate with a switch located between the shared data path and the stations connected to that path. Typically, the switch controls the communication of data packets on the network.
The network switch includes switching logic for receiving and forwarding frames of information to the appropriate destinations. One arrangement for generating a frame forwarding decision uses a direct addressing scheme, where the network switch includes an address table storing switching information for the destination addresses.
For example, a frame may be received by the network switch with header information indicating the source address and destination address of the frame. The switching logic accesses the address table using the source address and destination address as lookups to find the appropriate frame forwarding information. The switch then uses this information to send the frame to the appropriate destination.
When all of the stations connected to the network are simultaneously operating, packet traffic on the shared serial path can be heavy with little time between packets. Accordingly, it is desirable to look up the frame forwarding information in the address lookup table as quickly as possible. By increasing the size of the lookup table, more information can be stored, thus increasing the chances that the frame forwarding information will be found in the lookup table, and thus potentially decreasing the average time to determine the frame forwarding information. Increasing the size of the lookup table, however, also has the undesirable property of increasing the average time to perform each lookup.
Thus, there is a need in the art to improve the functionality of the lookup table in network switches, such as an Ethernet switch.
The above-discussed needs and other needs are met by the present invention, wherein, as embodied and broadly described herein, a first aspect of the present invention is directed to a multiport switch. The switch comprises a plurality of elements, including: receive ports, transmit ports, and an internal rules checking circuit. The internal rules checking circuit is connected to the receive ports and determines frame forwarding information for received frames. The internal rules checking circuit includes a plurality of address lookup tables, each of the address lookup tables including a plurality of addressable table entries for holding information relating to the frames. Additionally, each of the addressable table entries includes a port vector field that identifies ports corresponding to frames of the addressable table entries and an address field that identifies network addresses of the frames. The internal rules checker writes to the addressable entries of the plurality of address lookup tables such that multiple entries written to the same address in the address tables are alternately written to different ones of the plurality of address lookup tables.
A second aspect of the present invention relates to a method of using a lookup table implemented with a first lookup sub-table and a second lookup sub-table. The method comprises: calculating a row address of the lookup table based on a hash value of a network address associated with an entry in the lookup table;
storing the entry in one of the first sub-table and the second sub-table at the calculated row address by alternately storing multiple entries having identical calculated row addresses in the first and second sub-tables; and accessing the entries stored in the lookup table by simultaneously reading entries stored at a desired address in the first and second sub-tables.
Another aspect of the present invention is directed to a method of storing information in a lookup table implemented as first and second sub-tables. The method comprises: calculating a first row address that the information is to be stored at; determining whether the information is to be stored in the first, or the second sub-table based on where the previous entry at the first row address was stored; and storing the information in the determined sub-table in the first available entry at the first row address as a table entry.
Other advantages and features of the present invention will become readily apparent to those skilled in the art from the following detailed description. The embodiments shown and described provide illustration of the best mode contemplated for carrying out the invention. The invention is capable of modifications in various obvious respects, all without departing from the invention.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate an embodiment of the invention and, together with the description, explain the invention. In the drawings,
The following detailed description of the invention refers to the accompanying drawings. The detailed description does not limit the invention. Instead, the scope of the invention is defined by the appended claims and equivalents.
The present invention will be described with the example of a switch in a packet switched network, such as an Ethernet (IEEE 802.3) network. It will become apparent, however, that the present invention is also applicable to other packet switched systems, as described in detail below, as well as to other types of systems in general.
Each 10/100 Mb/s network station 110 may send and receive data to and from a multiport switch 180 according to either a half-duplex or full duplex Ethernet protocol. The Ethernet protocol ISO/IEC 8802-3 (ANSI/IEEE Std. 802.3, 1993 Ed.) defines a half-duplex media access mechanism that permits all stations 110 to access the network channel with equality. Traffic in a half-duplex environment may not be distinguished over the transmission medium. Rather, each half-duplex station 110 may include an Ethernet interface card that uses carrier-sense multiple access with collision detection (CSMA/CD) to listen for traffic on the transmission medium. The absence of network traffic is detected by sensing deassertion of a receive carrier on the transmission medium.
Any station 110 having data to send may attempt to access the channel by waiting a predetermined amount of time, known as the interpacket gap interval (IPG), after deassertion of the receive carrier on the transmission medium. If multiple stations 110 are connected to the same link, each of the stations 110 may attempt to transmit data in response to the sensed deassertion of the receive carrier and after the IPG interval, possibly resulting in a collision. Hence, the transmitting station 110 may monitor the transmission medium to determine if there has been a collision due to another station 110 sending data on the same link at the same time. If a collision is detected, both stations 110 cease transmitting, wait a random amount of time, and then retry the transmission.
The 10/100 Mb/s network stations 110 that operate in full duplex mode may send and receive data packets according to the Ethernet standard IEEE 802.3u. The full duplex environment provides a two-way, point-to-point communication link enabling simultaneous transmission and reception of data packets between each link partner (i.e., the 10/100 Mb/s network station 110 and the corresponding multiport switch 180).
The transformers 120 may include magnetic transformers that provide AC coupling between the network stations 110 and the transceivers 130. The transceivers 130 may include 10/100 Mb/s physical layer transceivers that communicate with the multiport switches 180 via respective serial media independent interfaces (SMIIs) or reduced media independent interfaces (RMIIs). Each of the transceivers 130 may be configured to send and receive data packets between the multiport switch 180 and up to four network stations 110 via the SMII/RMII. The SMII/RMII may operate at a data rate sufficient to enable simultaneous transmission and reception of data packets by each of the network stations 110 and the corresponding transceiver 130.
The transceiver 140 may include one or more 1000 Mb/s (i.e., 1 Gb/s) physical layer transceivers that provide communication with nodes, such as the network node 150, via, for example, a high speed network transmission medium. The network node 150 may include one or more 1 Gb/s network nodes that send and receive data packets at a network speed of 1 Gb/s. The network node 150 may include, for example, a server or a gateway to a high-speed backbone network.
The host 160 may include a computer device that provides external management functions to control the overall operation of the multiport switches 180. The external memories 170 may include synchronous static random access memories (SSRAMs) that provide external storage for the multiport switches 180. Each of the external memories 170 may include a Joint Electron Device Engineering Council (JEDEC) pipelined burst or Zero Bus Turnaround (ZBT) SSRAM having a 64-bit wide data path and a 17-bit wide address path. The external memories 170 may be addressable as upper and lower banks of 128K in 64-bit words. The size of the external memories 170 is preferably at least 1 Mbyte with data transfers possible on every clock cycle through pipelining.
The multiport switches 180 selectively forward data packets received from the network stations 110 or the network node 150 to the appropriate destination according to the appropriate transmission protocol, such as the Ethernet protocol. The multiport switches 180 may be cascaded together (via lines 190) to expand the capabilities of the multiport switches 180.
The receiver 205 may include media access control (MAC) modules and receive buffers, such as first-in, first-out (FIFO) buffers. The receive modules may include input ports that support SMIIs, RMIIs, gigabit media independent interfaces (GMIIs), ten bit interfaces (TBIs), and proprietary interfaces for expansion with other multiport switches 180 (
The transmitter 210 may include MAC modules and transmit buffers, such as FIFO buffers. The transmit modules may include output ports that support SMIIs, GMIIs, TBIs, and proprietary interfaces for expansion with other multiport switches 180. Each of the transmit modules may include dequeuing logic that obtains packets from the external memory 170 and stores the packets in the corresponding transmit FIFOs. The transmit modules may read the data packets from the corresponding transmit FIFOs and transmit the packets to the network stations 110 and/or network node 150. In an alternative implementation consistent with the present invention, the functions of the receiver 205 and transmitter 210 may be performed by a transceiver that manages both the receiving and transmitting of data packets.
The data bus 215 may include one or more conductors that connect the receiver 205, the transmitter 210, the IRC 245, and the external memory interface 265. The scheduler 220 may include logic that controls access to the external memory 170 by the queuing and dequeuing logic of the receiver 205 and transmitter 210, respectively. The multiport switch 180 is configured to operate as a non-blocking switch, where network data is received and transmitted from the switch ports at the respective wire rates of 10, 100, or 1000 Mb/s. Hence, the scheduler 220 may control the access by different ports to optimize use of the bandwidth of the external memory 170.
The flow control logic 225 may include logic that operates in conjunction with the buffer management logic 230, the PVQ 235, and the output control queues 240 to control the transmission of packets by the transmitter 210. The flow control logic 225 may control the transmitter 210 so that the transmitter 210 outputs packets in an efficient manner based on the volume of data traffic. The buffer management logic 230 may include logic that oversees the use of memory within the multiport switch 180. For example, the buffer management logic 230 may manage the use of frame pointers and the reuse of frame pointers once the data packet has been transmitted to its designated output port(s). Frame pointers identify the location of data frames stored in the external memory 170 that require transmission.
The PVQ 235 may include logic that obtains a frame pointer to the appropriate output queue(s) in output control queues 240 that correspond to the output ports to receive the data frame transmission. For multicopy frames, the PVQ 235 may supply multiple copies of the same frame pointer to more than one output queue. The output control queues 240 may include a FIFO-type output queue corresponding to each of the transmit modules in the transmitter 210. Each of the output queues may include multiple priority queues for frames having different levels of priority. For example, a high priority queue may be used for frames that require a lower access latency (e.g., frames for multimedia applications or management frames). The frame pointers stored in the FIFO-type output queues may be processed by the dequeuing logic for the respective transmit modules. The dequeuing logic uses the frame pointers to access the external memory 170 to read data frames at the memory locations specified by the frame pointers.
The IRC 245 may include an internal decision making engine that makes frame forwarding decisions for data packets that are received by the receiver 205. The IRC 245 may monitor (i.e., “snoop”) the data bus 215 to determine the frame pointer value and a part of the data frame, for example, the header information of a received packet, including the source, destination, and virtual local area network (VLAN) address information. The IRC 245 may use the header information to determine which output port will output the data frame stored at the location specified by the frame pointer. The IRC 245 may, thus, determine that a given data frame should be output by either a single port (i.e., unicast), multiple ports (i.e., multicast), all ports (i.e., broadcast), or no port (i.e., discarded).
For example, each data frame may include a header that identifies the source and destination addresses. The IRC 245 may use the destination address to identify the appropriate output port to output the data frame. The frame header may also include VLAN address information that identifies the frame as information destined to one or more members of a group of network stations 110. The IRC 245 may alternatively determine that a data frame should be transferred to another multiport switch 180 via the expansion port. Therefore, the IRC 245 determines whether a frame temporarily stored in the external memory 170 should be output to a single output port, multiple output ports, no output port, or another multiport switch 180.
The IRC 245 may output its forwarding decision to the PVQ 235 in the form of a forwarding descriptor. The forwarding descriptor may include, for example, a priority class identifying whether the data frame is high priority or low priority, a port vector identifying each output port that should transmit the frame, the input port number, or VLAN information. The PVQ 235 may decode the forwarding descriptor to obtain the frame pointer. The PVQ 235 may then supply the frame pointer to the appropriate output queues within the output control queues 240.
The IRC 245 may also perform layer 3 filtering. For example, the IRC 245 may examine each received data packet for up to 128 programmable patterns and process the packet based on the result. The result may dictate that the IRC 245 drop the packet, forward the packet to the host 160, or assign a user priority or a Differentiated Services Code Point (DSCP) to the packet. User priorities and the DSCP may be independently mapped into output priority classes.
The registers 250 may include configuration and status registers used by the host interface 260. The MIB counters 255 may provide statistical network information in the form of MIB objects for use by the host 160. The host interface 260 may include a standard interface that permits an external management entity, such as the host 160, to control the overall operation of the multiport switch 180. The host interface 260 may decode host accesses within a prescribed register space and read and write configuration and status information to and from the registers 250.
The external memory interface 265 may include a standard interface that permits access to the external memory 170. The external memory interface 265 may permit external storage of packet data in the external memory 170 in a direct memory access (DMA) transaction during an assigned time slot determined by the scheduler 220. In an implementation consistent with the present invention, the external memory interface 265 operates at a clock frequency of at least 66 MHz and, preferably, at a frequency of 100 MHz or above.
The EEPROM interface 270 may include a standard interface to another external memory, such as an EEPROM. The LED interface 275 may include a standard interface to external LED logic. The LED interface 275 may send the status of conditions of the input and output ports to the external LED logic. The LED logic may drive LED display elements that are human-readable. The JTAG interface 280 may include a standard interface to external testing equipment to permit, for example, a boundary scan test to be performed on the multiport switch 180.
As shown in
Protocol field 403 is a two byte field that represents the protocol that the Ethernet header 400 is framing. In the example shown, the value of the protocol field 403 is hex 08 00, which represents the IPv4 protocol.
The foregoing description of the switch architecture provides an overview of the switch operations in a packet switched network. A more detailed description of the features of the present invention as embodied, for example, in the multiport switch 180, is provided below.
As previously discussed, one of the functions performed by IRC (internal rules checker) 245 is determining the correct frame forwarding information for a received frame. This determination is made with the aid of an address lookup table.
More specifically, IRC 245 uses the destination address field 402 of header 400 to generate a frame forwarding descriptor that identifies each transmission port 311–314 that should receive the frame. The structure of a frame forwarding descriptor is shown in more detail in
The untagged set field 503 is a 13 bit field that indicates which ports should remove VLAN tag headers before transmitting frames. The untagged set is obtained from an untagged set table. The Rx port field 504 is a four-bit field that indicates the port from which the frame was received.
The VLAN ID field 505 is a 12-bit field that includes the VLAN identifier associated with the frame. The opcode 506 is an 11-bit field that contains instructions about how the frame should be modified before transmission and information that the host CPU 160 can use for processing frames from the management queue. The frame pointer 507 is a 13-bit field that contains the location of the frame stored in external memory 170.
Sub-tables 601 and 602 each contain an array of 4096 entries. The first “n” entries 603 are referred to as “bin entries” and have addresses from “0” to “n–1”. The remaining entries 604 are referred to as “heap entries” and have addresses from “n” to “4095”. Each of the table entries includes a 76-bit address entry field and a 12-bit “next pointer” field, for a total of 88 bits per table entry. As illustrated, each sub-table 601 and 602 may include 1024 bin entries and 3072 heap entries (i.e., n=1024).
The VLAN index field 704 is a 6-bit field used to reference a 12-bit VLAN identifier (ID). A separate table (not shown) stored in IRC 245 maps the 6-bit value in the VLAN index field 704 to its corresponding 12-bit VLAN identification.
The port vector 705 is a 15-bit field that references port(s) to which the frame should be forwarded. The MAC address field 706 is a 48-bit field that stores the MAC address corresponding to the source or destination address of the frame. The next pointer 707 references the next 88-bit table entry in a chain (described in more detail below).
IRC 245 uses address table 600 for source address (SA) and destination address (DA) checking. SA entries in table 600 are 88-bit table entries based on the source address 401 in the MAC address field 706. DA entries are 88-bit table entries based on the destination address 402 in the MAC address field 706.
IRC 245 uses the SA table entries to keep track of active source addresses. When a frame from an address is received, that source address is entered into the address table 600 as being an active source address. If no new frames are received from the address for a predetermined period, the SA entry may be removed.
IRC 245 uses the DA table entry to pre-store the port vector fields 705 that correspond to the destination address. In this manner, the port vector field 705 corresponding to a particular address can be quickly accessed. If the destination address is not present in table 600, IRC 245 “learns” the appropriate port vector 705 by flooding the frame to all possible ports. This is a relatively computationally burdensome and time-intensive process.
IRC 245 determines in which row to place each 88-bit table entry based on a hash using the 48-bit MAC address. For SA table entries, the hash is based on the MAC source address field 401; for DA table entries, the hash is based on the MAC destination address field 402. A hash function, in general, generates an output value within a certain range based on an input value. For example, a hash function consistent with the present invention generates a 10 bit output value (i.e., a value between 0 and 1023) based on an input 48 bit value (i.e., the MAC address). The output hash value is then directly used to address one of the 1023 bin entries in tables 601 and 602. Other information, such as the VLAN index, may be concatenated with the 48-bit MAC address and used as the input to the hash function.
Because the possible output range of hash values (10 bit) is less than the range of possible hash input values (48 bits), multiple input values may produce the same output hash value. This is called a collision. Collisions are handled using the next pointer field 707. When a collision occurs, the value that was to be stored in the bin entry at which there is a collision is stored instead in the next open heap entry 604. The next pointer field 707 of the table entry is set by IRC 245 to be the address of the heap entry in the table. In this manner, multiple colliding entries in tables 601 or 602 may be “chained” together through the next pointer field. The resultant chain defines a linked list of entries.
If a bin such as bin 1, 800 b, contains a single table entry, the bin entry will store the switching logic data for that single address in its address entry field, and store the value “zero” in the next pointer field, indicating there are no further address entries in the chain. Bin 0, 800 a however, references three addresses 810 a–810 c by using the next pointer field to identify the location of the next entry in the chain. Bins 810 b and 810 c are linked in a linear list, as shown in
As previously mentioned, IRC 245 stores SA and DA entries in address table 600. When IRC 245 first encounters a frame with a source or destination address that is not in the address table, the IRC 245 may learn the correct table entry for that frame. Learning the port vector field for a DA table entry, for example, involves flooding the frame to all possible ports to determine the correct port. Learning the correct values for the SA and DA entries is known in the art, and thus will not be discussed in further detail herein.
The IRC 245 performs hash searches of the IRC address tables 601 and 602 to find entries associated with the source MAC address and the destination MAC address. More particularly, when searching for a particular entry in table 601 or 602, the IRC 245 performs a hash using the same information used when writing the table entry (e.g., a value including the source or destination MAC address). The address entry 700 corresponding to the resultant hash value is then examined in both tables 601 and 602. If the examined address entry is a hit (i.e., if the MAC address and the VLAN field match that of the input frame), the search is complete. If it is not a hit, and the next pointer field indicates that there is another entry 700 in the chain, IRC 245 checks the entry referenced by the next pointer field. In this manner, chains of entries are searched serially, starting with the first bin in the chain.
Because two address tables 601 and 602 are used to store the table entries, the longest chain length and the average chain will tend to decrease, as compared to using just one table. IRC 245 may also use two search circuits, one dedicated to each of tables 601 and 602, to simultaneously search address tables 601 and 602. Advantageously, the average time to find an entry will decrease, while the total memory devoted to the address table 600 has increased.
As discussed above, the average chain length and thus the average time to access address table 600 is decreased by splitting address table 600 into two sub-tables and alternating the writing of entries to the address table at any particular bin address.
An alternative implementation for writing address table entries will next be described with reference to the flow chart of
Internal rules checker 245 may search the address sub-tables 601 and 602, which were filled using the method of
Although the technique described above uses the LSB of an incoming MAC address to determine which table to write to, other information could be used to determine the table to write to, such as, for example, a bit from the VLAN index, or a bit from a second hash value based on a concatenation of the MAC address and the VLAN index.
The foregoing description of preferred embodiments of the present invention provides illustration and description, but is not intended to be exhaustive or to limit the invention to the precise form disclosed. Modifications and variations are possible in light of the above teachings or may be acquired from practice of the invention. For example, although the preceding description generally discussed an address table composed of two sub-tables, one of ordinary skill in the art will recognize that three or more address tables could be used to even further increase the parallelism of the table search procedure. In addition, the particular size of the address table may be modified in other implementations consistent with the present invention.
The scope of the invention is defined by the claims and their equivalents.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US6161144||Oct 5, 1998||Dec 12, 2000||Alcatel Internetworking (Pe), Inc.||Network switching device with concurrent key lookups|
|US6259699||Dec 30, 1997||Jul 10, 2001||Nexabit Networks, Llc||System architecture for and method of processing packets and/or cells in a common switch|
|US6266705 *||Sep 29, 1998||Jul 24, 2001||Cisco Systems, Inc.||Look up mechanism and associated hash table for a network switch|
|US6278714||Feb 6, 1998||Aug 21, 2001||Sun Microsystems, Inc.||Efficient hardware implementation of virtual circuit bunching|
|US6335935||Jun 30, 1999||Jan 1, 2002||Broadcom Corporation||Network switching architecture with fast filtering processor|
|US6453358||Sep 6, 2000||Sep 17, 2002||Alcatel Internetworking (Pe), Inc.||Network switching device with concurrent key lookups|
|US6480490||May 5, 1999||Nov 12, 2002||Advanced Micro Devices, Inc.||Interleaved access to address table in network switching system|
|US6553000||Oct 5, 1998||Apr 22, 2003||Alcatel Internetworking (Pe), Inc.||Method and apparatus for forwarding network traffic|
|US6553029||Jul 9, 1999||Apr 22, 2003||Pmc-Sierra, Inc.||Link aggregation in ethernet frame switches|
|US6580712||Oct 12, 1999||Jun 17, 2003||3Com Technologies||System for controlling look-ups in a data table in a network switch|
|US6618760 *||Apr 14, 2000||Sep 9, 2003||Nec Corporation||Forwarding information retrieval technique|
|US6678269 *||Oct 5, 1998||Jan 13, 2004||Alcatel||Network switching device with disparate database formats|
|US6697873 *||Aug 22, 2000||Feb 24, 2004||Zarlink Semiconductor V.N., Inc.||High speed MAC address search engine|
|US6732184 *||Jun 26, 2000||May 4, 2004||Advanced Micro Devices, Inc.||Address table overflow management in a network switch|
|US6751225 *||Mar 19, 1999||Jun 15, 2004||Sony Corporation||Port within a multi-port bridge including a buffer for storing routing information for data packets received in the port|
|US6804234||Mar 16, 2001||Oct 12, 2004||Advanced Micro Devices, Inc.||External CPU assist when peforming a network address lookup|
|US6810037 *||Mar 17, 2000||Oct 26, 2004||Broadcom Corporation||Apparatus and method for sorted table binary search acceleration|
|US6813266||May 21, 1999||Nov 2, 2004||Advanced Micro Devices, Inc.||Pipelined access to address table in a network switch|
|US20020118690 *||Feb 23, 2001||Aug 29, 2002||International Business Machines Corporation||Assignment of packet descriptor field positions in a network processor|
|US20020138648||Feb 16, 2001||Sep 26, 2002||Kuang-Chih Liu||Hash compensation architecture and method for network address lookup|
|US20030026259 *||Jun 28, 2002||Feb 6, 2003||Mosaid Technologies, Inc.||Method and apparatus for a four-way hash table|
|US20040202184 *||May 3, 2004||Oct 14, 2004||Hitachi, Ltd.||Packet forwarding apparatus with a flow detection table|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7305458 *||Apr 22, 2003||Dec 4, 2007||Accton Technology Corporation||System and method for auto-configuring stackable network devices|
|US7366092 *||Oct 14, 2003||Apr 29, 2008||Broadcom Corporation||Hash and route hardware with parallel routing scheme|
|US7460539 *||Apr 1, 2004||Dec 2, 2008||Broadcom Corporation||Individually programmable most significant bits of VLAN ID|
|US8205028||Apr 22, 2011||Jun 19, 2012||Marvell International Ltd.||Adaptive bus profiler|
|US8218557 *||Jul 10, 2012||Telefonaktiebolaget L M Ericsson (Publ)||Scalable distributed user plane partitioned two-stage forwarding information base lookup for subscriber internet protocol host routes|
|US8234425||Jun 27, 2008||Jul 31, 2012||Marvell International Ltd.||Arbiter module|
|US8335878 *||Jun 29, 2009||Dec 18, 2012||Marvell World Trade Ltd.||Multiport memory architecture, devices and systems including the same, and methods of using the same|
|US8683085||May 1, 2009||Mar 25, 2014||Marvell International Ltd.||USB interface configurable for host or device mode|
|US8688877||Dec 17, 2012||Apr 1, 2014||Marvell World Trade Ltd.||Multiport memory architecture|
|US8688922||Mar 10, 2011||Apr 1, 2014||Marvell International Ltd||Hardware-supported memory management|
|US8719312 *||Mar 27, 2012||May 6, 2014||International Business Machines Corporation||Input/output efficiency for online analysis processing in a relational database|
|US8843723||Mar 6, 2014||Sep 23, 2014||Marvell International Ltd.||Multi-dimension memory timing tuner|
|US8874833||Apr 10, 2013||Oct 28, 2014||Marvell International Ltd.||Sequential writes to flash memory|
|US8908517 *||Mar 10, 2011||Dec 9, 2014||Cisco Technology, Inc.||Traffic distribution across a plurality of attachment circuits of a multihome site with a computer network using hashing algorithm|
|US8924598||Feb 3, 2014||Dec 30, 2014||Marvell International Ltd.||USB interface configurable for host or device mode|
|US9070451||Sep 9, 2013||Jun 30, 2015||Marvell International Ltd.||Modifying data stored in a multiple-write flash memory cell|
|US9070454||Jan 23, 2014||Jun 30, 2015||Marvell International Ltd.||Flash memory|
|US9105319||Mar 31, 2014||Aug 11, 2015||Marvell World Trade Ltd.||Multiport memory architecture|
|US20050021684 *||Apr 22, 2003||Jan 27, 2005||Hong-June Hsue||System and method for auto-configuring stackable network devices|
|US20050078601 *||Oct 14, 2003||Apr 14, 2005||Broadcom Corporation||Hash and route hardware with parallel routing scheme|
|US20050220105 *||Apr 1, 2004||Oct 6, 2005||Broadcom Corporation||Individually programmable most significant bits of VLAN ID|
|US20080198867 *||Apr 25, 2008||Aug 21, 2008||Broadcom Corporation||Hash and Route Hardware with Parallel Routing Scheme|
|US20090307437 *||Jun 29, 2009||Dec 10, 2009||Marvell World Trade Ltd.||Multiport Memory Architecture, Devices and Systems Including the Same, and Methods of Using the Same|
|US20110249682 *||Oct 13, 2011||Kean Brian R||Scalable distributed user plane partitioned two-stage forwarding information base lookup for subscriber internet protocol host routes|
|US20120230335 *||Sep 13, 2012||Cisco Technology, Inc.||Traffic distribution across a plurality of attachment circuits of a multihomed site|
|US20120254252 *||Oct 4, 2012||International Business Machines Corporation||Input/output efficiency for online analysis processing in a relational database|
|US20140294010 *||Mar 27, 2014||Oct 2, 2014||International Business Machines Corporation||Asymmetrical link aggregation|
|WO2008074368A1 *||Dec 21, 2006||Jun 26, 2008||Telefonaktiebolaget Lm Ericsson (Publ)||Processing of unicast ethernet frames|
|U.S. Classification||370/392, 370/400|
|Cooperative Classification||H04L69/22, H04L45/745, H04L61/00, H04L49/3009, H04L49/351, H04L29/12009, H04L49/15|
|European Classification||H04L49/35A, H04L45/745, H04L61/00, H04L29/12A, H04L29/06N|
|May 10, 2001||AS||Assignment|
Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KANIZ, MARUFA;VISWANATH, SOMNATH;REEL/FRAME:011781/0603;SIGNING DATES FROM 20010502 TO 20010507
|Jan 22, 2010||FPAY||Fee payment|
Year of fee payment: 4
|Jan 29, 2014||FPAY||Fee payment|
Year of fee payment: 8