|Publication number||US7116126 B2|
|Application number||US 09/978,495|
|Publication date||Oct 3, 2006|
|Filing date||Oct 16, 2001|
|Priority date||Oct 16, 2001|
|Also published as||US20030072332|
|Publication number||09978495, 978495, US 7116126 B2, US 7116126B2, US-B2-7116126, US7116126 B2, US7116126B2|
|Inventors||Nayon Tomsio, Harsh D. Sharma|
|Original Assignee||Sun Microsystems, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (16), Referenced by (6), Classifications (27), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
This invention relates to a method and system using delay signals to reduce or eliminate interference between paths in a communication network, in particular an electronic circuit.
2. Description of the Related Art
Communication networks, in particular communication networks on integrated circuits, have numerous paths carrying signals from one device to other devices. Multiple paths that are placed near one another can lead to problems related to coupling and capacitative interference. The situation becomes most problematic when multiple paths carrying signals that transition or switch at the same time, run parallel to a single path switching in the opposite direction.
Coupling effects do not have a noticeable effect upon signals that are switching in the same direction. In a digital signal transmission, the rise of the signal from a driver connected to a path is not affected by signals from the other paths switching in the same direction. Coupling effects, however, can have an effect upon the paths whose signals switch in the opposite direction. In particular coupling effects lead to slower rise times of path signals. To compensate for slower rise times, path driver power is increased. Path drivers are required to provide additional power to compensate for a slower rise time in order to get signals out and to achieve proper signal level and timing requirements.
In certain designs, neutral paths such as ground paths, also known as shield lines, are available and placed between aggressors and victim paths, effectively shielding the opposite switching paths from one another. Shield lines typically serve no function but are merely used to shield the victim path. The use of neutral paths or shield lines also leads to design considerations and network architecture constraints in laying out paths. Adding shield lines further adds to an increase in the space of the network. In an integrated circuit, minimizing size is highly desirable, and adding non-functional shield lines becomes counter productive to meeting the goal of minimizing size.
In one embodiment, a method of transmitting a signal is disclosed. The method includes sensing adjacent signals and delaying certain adjacent signals until switching or transition takes place with the other adjacent signal or signals.
In certain embodiments, various number signal groups including two-signal, three-signal, and five-signal groups sense and delay for particular signals. Signals that are adjacent to more than one signal are delayed in the event that any or all of the adjacent signals simultaneously switch with the particular signals.
In certain embodiments, a separate sensing and delay circuit is provided. Along with buffers, the sensing and delay circuit provides a delay signal to the buffers in the event that adjacent signals switch simultaneously, thus delaying an adjacent signal.
In other embodiments, the method assigns priorities to transmitted signals. Signals that have a lower priority compared to signals with a higher priority are delayed until the higher priority signals are switched. In certain embodiments, a delay pulse is sent to by the higher priority signal or signals to the lower priority signal or signals.
The foregoing is a summary and thus contains, by necessity, simplifications, generalizations and omissions of detail; consequently, those skilled in the art will appreciate that the summary is illustrative only and is not intended to be in any way limiting. Other aspects, inventive features, and advantages of the present invention, as defined solely by the claims, will become apparent in the non-limiting detailed description set forth below.
The present invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art by referencing the accompanying drawings. The use of the same reference number throughout the figures designates a like or similar element.
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail, it should be understood, however, that the drawings and detailed description thereto are not intended to limit the invention to the particular form disclosed but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the scope of the present invention as defined by the appended claims.
The following is intended to provide a detailed description of an example of the invention and should not be taken to be limiting of the invention itself. Rather, any number of variations may fall within the scope of the invention which is defined in the claims following the description.
The present invention provides a method and apparatus for avoiding or minimizing coupling interference in adjacent paths in a communication network by sensing transitioning (switching) instances of adjacent paths and delaying a signal from transitioning while adjacent signal(s) transitions. Coupling interference is avoided between the adjacent signal paths by assuring sufficient time differences exist between the transitioning of the adjacent signals. A signal transitions (switches) without coupling interference from a simultaneously switching adjacent signal.
Sensing and Delay Logic
Although the present invention has been described in connection with several embodiments, the invention is not intended to be limited to the specific forms set forth herein, but on the contrary, it is intended to cover such alternatives, modifications, and equivalents as can be reasonably included with in the scope of the invention as defined by the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4404663||Feb 13, 1981||Sep 13, 1983||Tokyo Shibaura Denki Kabushiki Kaisha||Integrated circuit|
|US5306967||May 29, 1992||Apr 26, 1994||Integrated Device Technology, Inc.||Apparatus for improving signal transmission along parallel lines|
|US5313501||Jun 15, 1992||May 17, 1994||Digital Equipment Corporation||Method and apparatus for deskewing digital data|
|US5362996 *||Jun 10, 1992||Nov 8, 1994||Intel Corporation||Staggered output circuit for noise reduction|
|US5646543 *||Oct 12, 1995||Jul 8, 1997||Lucent Technologies Inc.||Integrated circuit having reduced inductive noise|
|US5994946||Oct 31, 1996||Nov 30, 1999||Metaflow Technologies, Inc.||Alternating inverters for capacitive coupling reduction in transmission lines|
|US6008705||Feb 26, 1998||Dec 28, 1999||International Business Machines Corporation||Crosstalk suppression in wide, high-speed buses|
|US6414542||Mar 17, 1999||Jul 2, 2002||Koninklijke Philips Electronics N.V.||Integrated circuit with relative sense inversion of signals along adjacent parallel signal paths|
|US6532574||Aug 17, 2000||Mar 11, 2003||International Business Machines Corporation||Post-manufacture signal delay adjustment to solve noise-induced delay variations|
|US6570931||Dec 31, 1999||May 27, 2003||Intel Corporation||Switched voltage adaptive slew rate control and spectrum shaping transmitter for high speed digital transmission|
|US20010046205||Jun 26, 2001||Nov 29, 2001||Easton Kenneth D.||Multipath search processor for a spread spectrum multiple access communication system|
|US20020124230||Jan 4, 2001||Sep 5, 2002||Zhen Cai||Timing optimization for integrated circuit design|
|US20030031194||Aug 9, 2001||Feb 13, 2003||Sharma Harsh D.||Priority delay insertion circuit|
|US20030108109||Dec 10, 2001||Jun 12, 2003||Khieu Cong Q.||Routing miller factor cancelling technique|
|US20030120982 *||Dec 21, 2001||Jun 26, 2003||Levy Howard L.||Zero-skew transition detection circuit|
|US20050094709||Nov 9, 2004||May 5, 2005||Ismail Lakkis||Ultra-wideband communication apparatus and methods|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7400276 *||Jan 27, 2003||Jul 15, 2008||Massachusetts Institute Of Technology||Method and apparatus for reducing delay in a bus provided from parallel, capacitively coupled transmission lines|
|US7521967 *||Jul 26, 2007||Apr 21, 2009||Micron Technology, Inc.||Methods of reducing data dependent noise|
|US7739643 *||Dec 26, 2007||Jun 15, 2010||Stmicroelectronics, Inc.||Crosstalk noise reduction circuit and method|
|US20060181437 *||Nov 1, 2005||Aug 17, 2006||Infineon Technologies Ag||Bus system|
|US20080036491 *||Jul 26, 2007||Feb 14, 2008||Kwon Chang K||Methods of reducing data dependent noise|
|US20080100367 *||Dec 26, 2007||May 1, 2008||Stmicroelectronics, Inc.||Crosstalk Noise Reduction Circuit and Method|
|U.S. Classification||326/26, 326/24, 327/277, 326/21, 326/25, 327/276, 326/30, 326/22, 326/29, 327/263, 326/27, 326/28, 326/23|
|International Classification||H04L7/02, H04L25/14, H03K17/16, H03K19/003, H03K5/00, H03H11/26|
|Cooperative Classification||H04L7/02, H04L7/0041, H04L25/14, H03K2005/00156, H03K19/00346|
|European Classification||H04L7/02, H03K19/003J, H04L25/14|
|Oct 16, 2001||AS||Assignment|
Owner name: SUN MICROSYSTEMS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHARMA, HARSH D.;TOMSIO, NAYON;REEL/FRAME:012266/0892
Effective date: 20011015
|Mar 18, 2010||FPAY||Fee payment|
Year of fee payment: 4
|Mar 5, 2014||FPAY||Fee payment|
Year of fee payment: 8
|Dec 16, 2015||AS||Assignment|
Owner name: ORACLE AMERICA, INC., CALIFORNIA
Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:ORACLE USA, INC.;SUN MICROSYSTEMS, INC.;ORACLE AMERICA, INC.;REEL/FRAME:037302/0616
Effective date: 20100212