|Publication number||US7220641 B2|
|Application number||US 11/147,249|
|Publication date||May 22, 2007|
|Filing date||Jun 8, 2005|
|Priority date||Jun 8, 2004|
|Also published as||US20050272234|
|Publication number||11147249, 147249, US 7220641 B2, US 7220641B2, US-B2-7220641, US7220641 B2, US7220641B2|
|Inventors||Ki Won Nam|
|Original Assignee||Hynix Semiconductor, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (7), Referenced by (1), Classifications (20), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
The present invention relates to method for fabricating storage electrode of semiconductor device, and in particular to an improved method for fabricating storage electrode semiconductor device wherein a barrier layer is formed by thermally treating a hard mask polysilicon layer for protecting the sacrificial oxide film and the hard mask polysilicon film from damages.
2. Description of the Background Art
Accordingly, it is an object of the present invention to provide a method for fabricating of storage electrode of semiconductor device, wherein the barrier layer is formed by thermally treating the hard mask polysilicon layer for protecting the sacrificial oxide film and the hard mask polysilicon film from damages, thereby preventing bridge between adjacent storage electrodes.
In order to achieve the above-described object of the invention, there is provided a method for fabricating of storage electrode of semiconductor device, the method comprising the steps of:
forming a sacrificial oxide film on a semiconductor substrate including a storage node contact plug;
forming a hard mask polysilicon film on the sacrificial oxide film;
performing a thermal treatment under a gas atmosphere containing nitrogen to form a barrier layer on a surface of the hard mask polysilicon film;
etching the barrier layer, the hard mask polysilicon film and the sacrificial oxide film to form a storage electrode region; and
forming a storage electrode in the storage electrode region.
The present invention will become better understood with reference to the accompanying drawings which are given only by way of illustration and thus are not limitative of the present invention, wherein:
A method for fabricating a storage electrode of semiconductor device will now be described in detail with reference to the accompanying drawings.
Generally, a polysilicon includes a Si—Si lattice bond. When a polysilicon layer is subjected to a thermal treatment under the gas atmosphere containing nitrogen includes NH3 gas, N2O gas or a mixture gas of NH2 and O2, the surface of the polysilicon film is converted to include a lattice bond of Si—O—N, Si—N or Si—O. Therefore, the surface of the hard mask polysilicon film 130 is converted to include a lattice bond of Si—O—N, Si—N or Si—O which provides a similar film characteristic as that of a nitride film, thereby protecting the hard mask polysilicon film 130 during the etching process of the sacrificial oxide film 120.
As discussed earlier, in accordance with the present invention, the barrier layer is formed by thermally treating the hard mask polysilicon layer for protecting the sacrificial oxide film and the hard mask polysilicon film from damages, thereby preventing bridge between adjacent storage electrodes.
As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the above-described embodiment is not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims, and therefore all changes and modifications that fall within the metes and bounds of the claims, or equivalences of such metes and bounds are therefore intended to be embraced by the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5352623 *||Feb 15, 1994||Oct 4, 1994||Nec Corporation||Method for manufacturing a semiconductor device|
|US5661056 *||Sep 25, 1995||Aug 26, 1997||Nkk Corporation||Non-volatile semiconductor memory device and method of manufacturing the same|
|US5747357 *||Sep 27, 1995||May 5, 1998||Mosel Vitelic, Inc.||Modified poly-buffered isolation|
|US6509244 *||Jun 25, 2001||Jan 21, 2003||Hynix Semiconductor Inc.||Method for forming storage node electrode using a polysilicon hard mask on a sacrificial insulation film|
|US6562679 *||Aug 22, 2001||May 13, 2003||Hynix Semiconductor, Inc.||Method for forming a storage node of a capacitor|
|KR20000007541A||Title not available|
|KR20030049942A||Title not available|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US9159729||Sep 17, 2013||Oct 13, 2015||Samsung Electronics Co., Ltd.||Capacitor of semiconductor device and method of fabricating the same|
|U.S. Classification||438/253, 438/584, 257/E21.257, 257/E21.02, 438/396, 257/E21.209, 257/E21.035|
|International Classification||H01L21/768, H01L27/108, H01L21/8242, H01L21/20, H01L21/311, H01L21/02, H01L21/033|
|Cooperative Classification||H01L28/92, H01L21/31144, H01L21/0332|
|European Classification||H01L28/92, H01L21/033D, H01L21/311D|
|Jun 8, 2005||AS||Assignment|
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NAM, KI WON;REEL/FRAME:016675/0715
Effective date: 20050516
|Oct 20, 2010||FPAY||Fee payment|
Year of fee payment: 4
|Jan 2, 2015||REMI||Maintenance fee reminder mailed|
|May 22, 2015||LAPS||Lapse for failure to pay maintenance fees|
|Jul 14, 2015||FP||Expired due to failure to pay maintenance fee|
Effective date: 20150522