|Publication number||US7460593 B2|
|Application number||US 10/709,462|
|Publication date||Dec 2, 2008|
|Filing date||May 7, 2004|
|Priority date||Oct 14, 2003|
|Also published as||US20050078746|
|Publication number||10709462, 709462, US 7460593 B2, US 7460593B2, US-B2-7460593, US7460593 B2, US7460593B2|
|Inventors||Hou-Wei Lin, Shieh-Hsing Kuo, Yi-Lin Li, Kuang-Yu Yen|
|Original Assignee||Realtek Semiconductor Corp.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (8), Non-Patent Citations (2), Referenced by (2), Classifications (19), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Invention
The invention relates to a signal processing device, and more particularly, to a signal processing device for processing a passband signal.
2. Description of the Prior Art
Digital data transmission becomes important day by day in modern electronic communication systems. In conventional digital data transmission systems, digital transmission signals generally include a series of encoded symbols, and each of them represents a specific quantity of data bits in the digital transmission signals. Quadrature amplitude modulation (QAM) is a typical encoding method, wherein several continuous bits (e.g. 6 bits or 7 bits) are encoded into corresponding encoded symbols, and each of the symbols is represented in form of a complex signal, including an in-phase component I and a quadrature-phase component Q. The value of the complex signal is located on one of the predetermined points (a.k.a. constellation) in a specific number on a complex plane. The complex signal is then modulated on a radio frequency (RF) carrier. There are still several types of modulation, such as vestigial sideband modulation (VSBM), staggered QAM, etc.
In a typical communication system, since the characters of the communication channel are not always perfect (such as multi-path), an equalizer is required for a receiving end to resolve inter-symbol interference (ISI) problem. However, a typical equalizer requires a training sequence to train the equalizer before the communication is started. In such a manner, although inter-symbol interference (ISI) problem is resolved, after the training sequence is applied, the throughput of the system decreases accordingly. Therefore, various types of blind equalization (i.e. a training method without any advance training sequence) have been introduced. Besides, the ISI problem is also due to “carrier not synchronization” between a transmitter and a receiver. The blind equalization can be divided into passband blind equalization (cf. U.S. Pat. No. 5,799,037) and baseband blind equalization (cf. U.S. Pat. No. 5,754,591). In a circuit, baseband blind equalization is easier to implement than passband blind equalization, but due to the interaction between the equalizer and a carrier synchronization circuit, there is a serious problem on convergence. Therefore, various types of passband blind equalization are introduced to solve the problem on convergence.
Please refer to
In the structure shown in
It is therefore one of the objects of the claimed invention to provide a signal processing device capable of enhancing correctness of feedback signals to solve the problems mentioned above.
Briefly, a signal processing device for processing a passband signal to generate an equalized signal includes a passband adaptive equalizer for generating the equalized signal according to the passband signal, including at least one feedforward equalizer (FFE) and one feedback equalizer (FBE), and a multilevel quantizer coupled with the passband adaptive equalizer for selectively utilizing a single predetermined threshold or a plurality of multiple predetermined thresholds to quantize the equalized signal in order to generate a sliced signal.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
Compared with normal slice mode, when the multilevel quantizer 240 applies multiple slice mode, the multilevel quantizer 240 uses a plurality of predetermined thresholds for data slicing; that is, the multilevel quantizer 240 uses more bits to represent the SS. Take a one-dimensional signal for example. In normal slice mode, there is only one predetermined threshold, i.e. 0. This means that when the received signal is larger than 0, the sliced signal is 1, and when the received signal is less than 0, the sliced signal is −1 (this can be regarded as the multilevel quantizer 240 using a single bit to represent the SS).
In the present embodiment, there are three thresholds 0.66, 0, −0.66 in the multiple slice mode. When the received signal is larger than 0.66, the sliced signal is 1, when the received signal is between 0.66 and 0, the sliced signal is 0.33, when the received signal is between 0 and −0.66, the sliced signal is −0.33, and when the received signal is less than −0.66, the sliced signal is −1 (this can be regarded as the multilevel quantizer 240 using two bits to represent the SS). The description above is a simplified example. The operation of the multilevel quantizer 240 can be much more complicated than the example because in a practical communication system, the signal is a two-dimensional signal on a complex plane with numerous predetermined points. However, people skilled in the art would easily implement the multilevel quantizer 240 for quantizing a two-dimensional signal base on the description of the specification.
In the present embodiment, the control logic determines whether the multilevel quantizer 240 is in a reliable or unreliable status by error decision and stop-and-go decision. When the multilevel quantizer 240 is determined to be in reliable status by both error decision and stop-and-go decision or by at least one of those decisions, normal slice mode is applied. Otherwise, multiple slice mode is applied.
The error decision is hereby described. The control logic compares the signals received by the multilevel quantizer 240 with a predetermined level in normal slice mode. If the difference is less than a predetermined threshold, the multilevel quantizer 240 is in reliable status. Take a one-dimensional signal for example. Assume that the predetermined levels are 1 and −1 in normal slice mode (i.e. the sliced signal can be 1 or −1), and the predetermined threshold is 0.5; when the received signal is 0.3, the sliced signal will be 1. However, the difference between 1 and 0.3 is 0.7, which is over the threshold 0.5, meaning that the multilevel quantizer 240 will be determined to be in an unreliable status according to error decision, and the multilevel quantizer 240 will use more predetermined levels for data slicing (i.e. sliced signals can be 1, 0.33, −0.33, −1). In this case, the received signal being 0.3 will be sliced into 0.33 by the multilevel quantizer 240 in the multiple slice mode. In such a manner, the correctness of the feedback signal to the FBE 260 can be enhanced, and the convergence of the system can be improved.
The stop-and-go decision is hereby described. The stop-and-go decision calculates a series of possible signal values (i.e. possible points on the complex plane) according to a constant modulus algorithm. In the present embodiment, the stop-and-go decision means comparing the signals received by the multilevel quantizer 240 with a predetermined level and comparing the signals received by the multilevel quantizer 240 with a value resulting from the constant modulus algorithm. If the differences from the two comparisons have the same sign (positive/negative), the multilevel quantizer 240 is in a reliable status. Take a one-dimensional signal for example. Assume that the predetermined levels are 1 and −1 in normal slice mode. If the values resulting from the constant modulus algorithm are 0.7 and −0.7, and the received signal is 0.8, then the difference between 1 and 0.8 is 0.2, and the difference between 0.7 and 0.8 is −0.1. The two differences have different signs so that the multilevel quantizer 240 will be determined to be in an unreliable status, and the multilevel quantizer 240 will use more predetermined levels for data slicing. In the case that the two differences have the same sign, the multilevel quantizer 240 will be determined to be in a reliable status. For the detail of the stop-and-go decision, please refer to “Blind Equalization and Carrier Recovery Using a “Stop-and-go” Decision-directed Algorithm”, PICCHI and PRATI, IEEE Transactions on Communications, VOL. COM-35, NO. 9, September, 1987, which is cooperated by reference herein.
Additionally, the present embodiment installs the derotator 220 and the rotator 250 respectively in the front set and the rear set of the multilevel quantizer 240. In such a manner, the multilevel quantizer 240 can output multi-bit sliced signal without a more complicated circuit. Thus, the present invention utilizes this structure to output multi-bit sliced signals when the multilevel quantizer 240 is in multiple slice mode. The multi-bit sliced signals can be rotated by the rotator 250 to generate multi-bit passband signals and feed them back to the FBE 260. Furthermore, the input signal of the FBE is a passband signal instead of a bassband signal as in the prior art.
The signal processing device according to the embodiment of the present invention utilizes a multilevel quantizer having a normal slice mode and multiple slice mode for data slicing. Since the system determines different slice modes according to the status of the multilevel quantizer, the correctness of the feedback signal can be enhanced, and the convergence of the whole system is improved.
Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5754591||Aug 3, 1994||May 19, 1998||Broadcom Corporation||System for, and method of, processing quadrature amplitude modulated signals|
|US5799037 *||Sep 27, 1996||Aug 25, 1998||David Sarnoff Research Center Inc.||Receiver capable of demodulating multiple digital modulation formats|
|US6668014 *||Dec 9, 1999||Dec 23, 2003||Ati Technologies Inc.||Equalizer method and apparatus using constant modulus algorithm blind equalization and partial decoding|
|US6680971 *||Dec 7, 1998||Jan 20, 2004||Sarnoff Corporation||Passband equalizer for a vestigial sideband signal receiver|
|US6873279 *||Jun 18, 2003||Mar 29, 2005||Mindspeed Technologies, Inc.||Adaptive decision slicer|
|US7046726 *||Jul 18, 2002||May 16, 2006||Qualcomm, Inc.||Method and apparatus for hybrid decision feedback equalization|
|US7145968 *||May 13, 2002||Dec 5, 2006||Mediatek Inc.||Viterbi decoder of partial response maximum likelihood channel|
|US20010024479 *||Mar 22, 2001||Sep 27, 2001||Samarasooriya Vajira N. S.||Method and system for carrier recovery|
|1||*||"amount." Merriam-Webster Online Dictionary. 2008. Merriam-Webster Online. May 2, 2008 <http://www.merriam-webster.com/dictionary/amount>.|
|2||Giorgio Picchi, Giancarlo Prati; Blind Equalization and Carrier Recovery Using a "Stop-and-Go" Decision-Directed Algorithm; IEEE transactions on communications; Sep. 1987; p. 877-p. 887; vol. COM-35, No. 9.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7529296 *||Sep 21, 2005||May 5, 2009||Intel Corporation||Adaptive equalization method and circuit for continuous run-time adaptation|
|US20070064787 *||Sep 21, 2005||Mar 22, 2007||Jaussi James E||Adaptive equalization method and circuit for continuous run-time adaptation|
|U.S. Classification||375/233, 375/229, 375/232, 714/774, 375/341, 708/322, 708/323|
|International Classification||H04L27/10, H04B1/38, H04L25/03, H04L25/06, H03K5/159, H04L27/18, H04L5/16|
|Cooperative Classification||H04L2025/0349, H04L25/03057, H04L25/061|
|European Classification||H04L25/03B1A7, H04L25/06A|
|May 7, 2004||AS||Assignment|
Owner name: REALTEK SEMICONDUCTOR CORP., TAIWAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, HOU-WEI;KUO, SHIEH-HSING;LI, YI-LIN;AND OTHERS;REEL/FRAME:014579/0758
Effective date: 20040503
|Oct 22, 2008||AS||Assignment|
Owner name: REALTEK SEMICONDUCTOR CORP., TAIWAN
Free format text: CHANGE OF THE ADDRESS OF THE ASSIGNEE;ASSIGNOR:REALTEK SEMICONDUCTOR CORP.;REEL/FRAME:021724/0531
Effective date: 20081017
|May 25, 2012||FPAY||Fee payment|
Year of fee payment: 4
|Mar 2, 2016||FPAY||Fee payment|
Year of fee payment: 8