|Publication number||US7535830 B2|
|Application number||US 10/320,885|
|Publication date||May 19, 2009|
|Filing date||Dec 17, 2002|
|Priority date||Dec 17, 2002|
|Also published as||US7864670, US20040153848, US20070237166|
|Publication number||10320885, 320885, US 7535830 B2, US 7535830B2, US-B2-7535830, US7535830 B2, US7535830B2|
|Inventors||Daryl Carvis Cromer, Howard Jeffrey Locker, Marc Richard Pamley|
|Original Assignee||International Business Machines Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (16), Non-Patent Citations (3), Referenced by (4), Classifications (13), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
1. Field of the Present Invention
The present invention generally relates to the field of data processing networks and more particularly to Ethernet networks employing twisted pair cabling such as CAT 5, CAT 5e, and CAT 6 cabling.
2. History of Related Art
In the field of data processing local area networks (LANs), the transistor from 10/100 Megabits/second (Mbps) systems to 1000 Mbps (Gigabit) systems is well underway. The installed base of 10/100 Ethernet systems was largely implemented with Category 5 (CAT 5), twisted pair cabling as specified by ANSI/EIA (American National Standards Institute/Electronic Industries Association) Standard 568. Standard 568 specifies the cable material as well as the types of connectors and junction blocks to be used in order to guarantee the data rate associated with the category. Originally, 100 Mbps Ethernet systems used 4 twisted pairs (8 wires) of which 4 wires were terminated to ground. More recently, 100 Mbps Ethernet typically employ improved drivers that eliminate the need for the 4 ground wires. Gigabit Ethernet can also be installed on CAT 5 systems having 4 twisted-pairs although all 8 wires are needed. Thus, at the physical layer, there is substantially no difference between Gigabit Ethernet systems employing CAT 5 cabling and many 100 Mbps systems. It would be desirable to implement an Ethernet system that took advantage of this hardware commonality to improve the availability or reliability of Gigabit installations.
The problems identified above are in large part addressed by a method and corresponding network interface device for communicating between devices connected to a LAN. The novel method includes attempting to communicate between the network devices over an initial subset of the network media wires. If the communication fails, a subsequent subset of media wires is selected. The wires of this subsequent subset differ from the wires of initial subset. If the attempted communication succeeds, the current subset of network media wires is used as the media over which subsequent network data is transmitted. Attempting to communicate over the media may include sending an initialization sequence such as an Ethernet Auto-negotiate sequence. In one embodiment, the network media is implemented as 8 wires of CAT 5 cabling suitable for use with a Gigabit Ethernet LAN. In this embodiment, any subsequent subsets of the network media wires may consists of 4 of the 8 wires over which 100 Mbps Ethernet operation may occur.
A network interface device according to the present invention may include a processor having access to random access memory (RAM) and read only storage (ROS) and configured to produce a set of processor signals. A host interface unit (HIFU) of the network interface device includes buffers and logic enabling communication with the host device. A media interface unit (MIFU) receives the set of processor signals and produces a resulting set of output signals that are provided to a LAN media. The network interface device is enabled to reroute at least a portion of the processor signals upon determining that communication over the media has failed. The rerouting causes a subset of the MIFU output signals to be provided to a functional subset of media wires. In one embodiment, the network interface device is a Gigabit Ethernet network device configured to use 8 wires of a CAT 5 media. In this embodiment, the network interface device is configured, upon determining that the communication has failed, to reroute the processor signals to a subset of 4 functional wires and to operate as a 100 Mbps network interface device using these 4 wires thereby providing network communication functionality in the face of a partial network media failure.
Other objects and advantages of the invention will become apparent upon reading the following detailed description and upon reference to the accompanying drawings in which:
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description presented herein are not intended to limit the invention to the particular embodiment disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present invention as defined by the appended claims.
Generally speaking, the present invention contemplates the ability to improve reliability and availability of a network such as an Ethernet LAN by detecting when one or more of the signal cables within the network's physical media is defective and rerouting signals to take advantage of unused signals. If the system suspects that a signal wire is defective, the signal corresponding to the defective wire is re-routed to an available wire. In this manner, the invention contemplates a network interface device employing the concept of a logical signal that is not necessarily tied to a particular physical wire within the media. If the system incorporates the ability to operate in an environment that does not require all of the media's signal wires, the system can maintain availability if one or more of the wires becomes defective by using available and functioning wires within the media to implement the physical media. If, for example, a particular LAN is a CAT 5, Gigabit enabled system employing 4 twisted-pairs of signal cables and one of the signal cables becomes defective, the system could transition to a 2 twisted pair compatible environment, such as a 100 Mbps system, by logically routing one of the 100 Mbps signals to one of the four wires that represent “spares” in a 100 Mbps system. In this manner, the invention facilitates communication between devices on a network by attempting initially to communicate over a first subset of wires within the media. If the initial communication fails, a subsequent subset of wires (different than the initial subset of wires) is selected to implement the media and a subsequent communication is attempted. If this subsequent communication succeeds, the currently selected subset of wires is then used as the network media over which network data can be transmitted between the network devices. If the subsequent communication fails, a new subset of wires is chosen and tried. This process is repeated until the communication is successful or until there are no more suitable subsets of wires over which the communication can be attempted, in which case an interrupt is issued.
Turning now to the drawings,
Network 100 employs a physical medium 103 to connect device(s) 102 to switch 104. In the preferred embodiment of the invention, physical medium 103 includes 4-pair (8 wire) CAT 5 cabling suitable for use in 1000, 100, and 10 Mbps Ethernet systems as specified in IEEE 802.3. Such systems include 10BaseT4, 100BaseT4, and Gigabit Ethernet systems.
The depicted embodiment of network 100 includes a gateway and firewall unit 106 that connected to switch 104. Unit 106 is suitable for connecting network 100 to an external network 108 such as the Internet. Although unit 106 is illustrated as a single unit, it will be appreciated that unit 106 may include two or more physically distinct devices.
Device 102 and switch 104 are both depicted as including a network interface device (referred to herein as a NIC) 120. NIC 120 may be implemented as an adapter card that connects to a processing board or motherboard. Alternatively, NIC 120 may be integrated onto the motherboard or integrated within a processor itself. NIC 120 is configured to enable a processor on the corresponding device to communicate with external devices over the physical medium 103.
Referring now to
In the depicted embodiment, NIC 120 includes a processor 130, random access memory (RAM) 132, Read-only storage (ROS) 134, a host interface unit (HIFU) 136, and a media interface unit (MIFU) 138. Processor 130 is likely implemented with an embedded controller such as a Series 403 PowerPC® embedded controller from IBM Corporation. Alternatively, processor 130 could be implemented with a general purpose CISC or RISC processor or DSP processor. It is also possible that NIC 120 could be embedded within a single chip that integrates any or all of processor 130, RAM 132, ROS 134, HIFU 136, and MIFU 138. RAM 132 is connected to processor 130 and provides a scratch memory area for the processor. ROS 134 is typically programmed or manufactured to store a sequence or sequences of instructions executable by processor 130. The HIFU 136 typically includes buffers and associated logic that enables NIC 120 to communicate with its host, whether it is device 102, switch 104, or another host.
The depicted embodiment of MIFU 138 is configured to receive digital information provided by processor 130 and to convert or format the corresponding information for transmission over the network media 103. In an Ethernet embodiment of network 100, the physical layer includes various sublayers that are implemented within NIC 120 and MIFU 138. Eight bit data chunks referred to as frames are transmitted from a media access control (MAC) layer, to a physical coding sublayer (PCS) through a Gigabit Media Independent Interface (GMII). MIFU 138 converts the information received from the GMII into signals suitable for transmission over media 103. In one implementation, MIFU 138 employs a Pulse Amplitude Modulation 5 (PAM 5) to encode the frames. PAM 5 encoding resolves each of the media wires into one of five data levels (−1.0, −0.5, 0, 0.5, and 1.0) enabling the encoding of a large number of signals. In a four wire media, for example, PAM 5 encoding enables the generation of 54 or 625 potential codes, which is more than sufficient to encode 8-bit frames.
In one embodiment, processor 130 generates processor signals that are provided to the wires in media 103 through the intervening MIFU 138. The signals produced on media 103 reflect the correspondence between the processor signals, the signals output from MIFU 138, and physical media signal wires. If a device 102 within the system determines that its connection is non-functional, NIC 120 may logically re-route its outputs by altering the correspondence between the processor signals and physical media wires. If NIC 120 is able to find a minimum number of functional signal wires in media 103, NIC 120 may reroute the signals it produces to the functional signal wires thereby enabling the system to continue operation, even if at a reduced data rate.
Referring now to
Portions of the invention may be implemented as a set of computer executable instructions (software). The software may be stored on a computer readable medium, including, in this example, ROS 134 and RAM 132 of NIC 120. ROS 134 may be implemented with a ROM, flash memory device, or any other suitable non-volatile storage device. RAM 132 is typically implemented with one or more DRAM modules.
Referring now to
One embodiment of the present invention leverages the Auto-negotiation functionality of the large installed base of Ethernet adapters to determine if network media 103 is functional. If media 103 is determined to be non-functional, the invention attempts to maintain network functionality by re-routing signals to a functional set of wires. More specifically, one embodiment of the invention relies on the Fast Link Pulse (FLP) generated by Ethernet adapters at the start of the Auto-negotiation process to verify the integrity of the media.
Fast Link Pulse (FLP) signals are a modified version of the Normal Link Pulse (NLP) signals used for verifying link integrity, as defined in the original 10BaseT specifications. FLP signals are generated automatically at power-up, or may be selected manually through a management interface to an Auto-negotiation device such as NIC 120. Like the original NLP, FLP signals take place during idle times on the network link and do not interfere with normal traffic. FLP signals are conventionally used to send information about device capabilities. The Auto-negotiation protocol contains rules for device configuration based on this information that enables the NICs 120 in switch 104 and device 102 to automatically negotiate and configure themselves to use the highest level of service.
Because Auto-negotiation was originally specified for 100 Mbps adapters that may have been installed on 2 pair cabling systems, the FLP signals are restricted to 2-pairs of wires even on systems (such as Gigabit systems) employing 4 pair cabling. If one of the four wires in the 2 pairs used to send the FLP signals is non-functional (open, shorted to ground, shorted to Vdd, and so forth), the Auto-negotiation will not complete successfully. To detect and respond to this condition, the depicted embodiment of the present invention monitors for a timeout condition (block 174) after initiating the Auto-negotiation sequence.
If a time out is detected in block 174, the present invention assumes that one of the four original FLP wires is non-functional. In response to this determination, the depicted embodiment of method 170 then sequences through the set of possible logical/physical pin permutations until a setting is detected that results in the successful transmission of the FLP signals. More specifically, upon detecting a timeout condition in block 174, method 170 then determines (block 176) whether all of the possible media configurations or subsets have been exhausted. If not, NIC 120 reroutes (block 178) its logical-to-physical pin assignments to the next logically sequential combination and re-initiates the Auto-negotiation process (block 178). If a timeout occurs using the newest combination, the next logically sequential combination is attempted and so forth until all combinations have been attempted. If all combinations of logical/physical pin assignments have used without successfully resulting in the transmission of an FLP, an interrupt is issued (block 180) and the process terminates with a fatal error condition. If a timeout does not occur, implying that the Auto-negotiation sequence completed successfully, the network link is established at the negotiated level of service using the physical signal wires that were determined to be functional. In this manner, the invention enables any connection employing 4-pair CAT 5 wiring to continue operation at speeds of up to 100 Mbps even if 50% of the media's signal wires are non-functional. This elegant solution thus provides a significant level of fault tolerance into the network at a minimal cost.
The process of using different logical/physical pin combinations as described above effectively re-routes the FLP signals onto different combinations of wires within media 103. If any four of the wires in media 103 are functional, the FLP handshake sequence will eventually complete normally. In one embodiment, the switch 104 is configured as the receiver of the FLP signals while the device 102 is the sender. Switch 104 may be configured to read all 8 wires. In a typical implementation, the wires in media 103 are tied to a voltage source (Vss or Vdd) through a high impedance element such as a suitable resistor. In such an implementation, an open or otherwise floating wire in media 103 will be tied to a static voltage level. Since the FLP signals “wiggle” each of the corresponding signal wires, it will be apparent to switch 104 which wire(s) are bad. Upon discovering 4 functional wires, the switch can re-route the 4 active bits onto the four functional wires. All subsequent packet transfers can then occur over the 4 functioning wires.
It will be apparent to those skilled in the art having the benefit of this disclosure that the present invention contemplates a method and system for using and configuring a network media. It is understood that the form of the invention shown and described in the detailed description and the drawings are to be taken merely as presently preferred examples. It is intended that the following claims be interpreted broadly to embrace all the variations of the preferred embodiments disclosed.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4551671||Jun 23, 1983||Nov 5, 1985||International Business Machines Corp.||Terminal disconnect and media wire fault detect mechanism|
|US5315597||May 8, 1992||May 24, 1994||Digital Equipment Corporation||Method and means for automatically detecting and correcting a polarlity error in twisted-pair media|
|US5412652 *||Sep 24, 1993||May 2, 1995||Nec America, Inc.||Sonet ring subnetwork management method|
|US5485465 *||May 20, 1992||Jan 16, 1996||The Whitaker Corporation||Redundancy control for a broadcast data transmission system|
|US5488306||May 31, 1994||Jan 30, 1996||International Business Machines Corp.||Open and short fault detector for a differential interface|
|US5768301||May 20, 1997||Jun 16, 1998||Seeq Technology, Incorporated||Apparatus and method for detecting and correcting pair swap, and implementing a link integrity function in a packet-based data communications system|
|US6169475||Mar 30, 1998||Jan 2, 2001||Xircom, Inc.||System and method for active detection of connection to a network|
|US6411506 *||Jul 20, 2000||Jun 25, 2002||Rlx Technologies, Inc.||High density web server chassis system and method|
|US6654923 *||Sep 9, 1999||Nov 25, 2003||Nortel Networks Limited||ATM group protection switching method and apparatus|
|US6950414 *||Oct 17, 2000||Sep 27, 2005||Ericsson Inc.||Cable carrying communications data and timing data to radio heads|
|US7072407 *||Dec 27, 2000||Jul 4, 2006||Brookline Flolmstead Llc||Combination power and full duplex data cable|
|US7197548 *||Jul 19, 2000||Mar 27, 2007||Broadcom Corporation||Method and apparatus for verifying connectivity among nodes in a communications network|
|US20020046357||Dec 29, 2000||Apr 18, 2002||Jiandong Huang||Software-based fault tolerant networking using a single LAN|
|US20020114332 *||Feb 16, 2001||Aug 22, 2002||Apostolopoulos John G.||Method and system for packet communication employing path diversity|
|US20030137933 *||Jan 4, 1999||Jul 24, 2003||Hiroshi Yamada||Line backup method and system|
|US20040267980 *||Jun 26, 2003||Dec 30, 2004||International Business Machines Corporation||Method, system, and program for maintaining and swapping paths in an MPIO environment|
|1||Dr Cecchi, Rl Donze; Driver With In-Situ Variable Compensation For Cable Attenuation; IBM Dossier ROC919980215; 09829/1998; pp. 1-5.|
|2||Kamran Azadet, Gigabit Ethernet over Unshielded Twisted Pair Cables, International Symposium on VLSI Technology, Systems, and Applications, 1999, Jun. 8-10, 1999, pp. 167-170, DSP and VLSI Systems Research Department, Bell Laboratories, Lucent Technologies, Holmdel, NJ 07733, USA.|
|3||T. Dung, et al.; A Circuit And Method Capable Of Automatically Detecting And Switching For Transmitting And Receiving Data On Network Twist-Pair Wire Without Using MDI Adapter Or Switch And Thus Reduce Manufacturing And Assembly Cost; Thomson Derwent; 2002; Page 1.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US8762619 *||Jan 20, 2011||Jun 24, 2014||Ati Technologies Ulc||Display with multiple video inputs and peripheral attachments|
|US9209981 *||Jan 8, 2014||Dec 8, 2015||Linear Technology Corporation||Power over Ethernet on data pairs and spare pairs|
|US20120191894 *||Jan 20, 2011||Jul 26, 2012||Ati Technologies Ulc||Display with multiple video inputs and peripheral attachments|
|US20140372773 *||Jan 8, 2014||Dec 18, 2014||Linear Technology Corporation||Power over ethernet on data pairs and spare pairs|
|U.S. Classification||370/227, 709/239, 370/228, 714/4.1|
|International Classification||G06F11/00, H04B1/74, H04L12/413, G01R31/08, H04L12/28, G06F15/173|
|Cooperative Classification||H04L12/5692, H04L12/40182|
|Dec 17, 2002||AS||Assignment|
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CROMER, DARYL CARVIS;LOCKER, HOWARD JEFFREY;PAMLEY, MARCRICHARD;REEL/FRAME:013592/0700;SIGNING DATES FROM 20021209 TO 20021216
|Aug 16, 2012||AS||Assignment|
Owner name: MICROSOFT CORPORATION, WASHINGTON
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:028797/0475
Effective date: 20120626
|Oct 4, 2012||FPAY||Fee payment|
Year of fee payment: 4
|Dec 9, 2014||AS||Assignment|
Owner name: MICROSOFT TECHNOLOGY LICENSING, LLC, WASHINGTON
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICROSOFT CORPORATION;REEL/FRAME:034541/0477
Effective date: 20141014
|Nov 3, 2016||FPAY||Fee payment|
Year of fee payment: 8