|Publication number||US7582555 B1|
|Application number||US 11/323,812|
|Publication date||Sep 1, 2009|
|Filing date||Dec 29, 2005|
|Priority date||Dec 29, 2005|
|Also published as||US7915139, US8580697|
|Publication number||11323812, 323812, US 7582555 B1, US 7582555B1, US-B1-7582555, US7582555 B1, US7582555B1|
|Inventors||Chi-I Lang, Judy H. Huang, Michael Barnes, Sunil Shanker|
|Original Assignee||Novellus Systems, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (35), Non-Patent Citations (13), Referenced by (40), Classifications (26), Legal Events (2)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This invention relates to electronic device fabrication processes. More specifically, the invention relates to chemical vapor deposition processes for forming dielectric layers in high aspect ratio, narrow width recessed features.
It is often necessary in semiconductor processing to fill a high aspect ratio gaps with insulating material. This is the case for shallow trench isolation, inter-metal dielectric layers, passivation layers, etc. As device geometries shrink and thermal budgets are reduced, void-free filling of high aspect ratio spaces (e.g., AR>3:1) becomes increasingly difficult due to limitations of existing deposition processes.
Most deposition methods deposit more material on the upper region than on the lower region of a sidewall and/or form top-hats at the entry of the gap. As a result the top part of a high aspect ratio structure sometimes closes prematurely leaving voids within the gap's lower portions. This problem is exacerbated in small features. Furthermore, as aspect ratios increase, the shape of the gap itself can contribute to the problem. High aspect ratio gaps often exhibit reentrant features, which make gap filling even more difficult. One such problematic reentrant feature is a narrowing at the top of the gap. The etched sidewalls slope inward near the top of the gap. For a given aspect ratio feature, this increases the ratio of gap volume to gap access area seen by the precursor species during deposition. Voids and seams formation is more likely under these conditions. If the top of the gap prematurely closes off, a chemical etch is required to re-open the gap before more film can be deposited in the gap.
One approach to gap fill is high-density plasma chemical vapor deposition (HDP CVD). HDP CVD is a directional (bottom-up) CVD process that is used for high aspect ratio gap-fill. The method deposits more material at the bottom of a high aspect ratio structure than on its sidewalls. It accomplishes this by directing charged dielectric precursor species downward, to the bottom of the gap. Nevertheless, some overhang or top-hat formation still results at the entry region of the gap to be filled. This results from the non-directional deposition reactions of neutral species in the plasma reactor and from sputtering/redeposition processes. The directional aspect of the deposition process produces some high momentum charged species that sputter away bottom fill. The sputtered material tends to redeposit on the sidewalls. Limitations due to overhang formation become ever more severe as the width of the gap to be filled decreases and the aspect ratio increases.
HDP CVD processes rely on plasma etch steps to remove sidewall deposits and top-hats. Typically a fluorine species, such as NF3, is used between dielectric film deposition steps to etch the film. After a layer of dielectric partially fills gaps on a substrate, the fluorine-containing plasma etches the layer to remove top-hats and open the gap for further deposition. However, these etch steps may be inappropriate in some applications.
Alternative dielectric deposition processes that can fill high aspect ratio features of narrow width, reduce sidewall and top-hat formation and eliminate the need for etch steps during dielectric deposition would be desirable.
The present invention meets these needs by providing new methods of filling gaps. In certain embodiments, the methods involve placing a substrate into a reaction chamber and introducing a vapor phase silicon-containing compound and oxidant into the chamber. Reactor conditions are controlled so that the silicon-containing compound and the oxidant are made to react and condense onto the substrate. The chemical reaction causes the formation of a flowable film, in some instances containing Si—OH, Si—H and Si—O bonds. The flowable film fills gaps on the substrates. The flowable film is then converted into a final silicon oxide film, for example by plasma or thermal annealing. The methods of this invention may be used to fill high aspect ratio gaps, including gaps having aspect ratios ranging from 3:1 to 10:1.
One aspect of the invention relates to a method of depositing a dielectric film on a substrate, the method involving the steps of a) placing the substrate in a reaction chamber; b) introducing a process gas comprising a silicon-containing compound and an oxidant; and c) exposing the substrate to the process gas under conditions such that the silicon-containing compound and the oxidant react to form a flowable film on the substrate surface. In certain embodiments, the method further involves converting the flowable film into a solid dielectric material (e.g., a silicon oxide film). In certain embodiments, conversion of the film may be accomplished by annealing the as-deposited film by a thermal or plasma anneal.
Another aspect of the invention relates to a method of filling gaps on a substrate with dielectric material. The method involves the steps of a) placing the substrate in a reaction chamber; b) introducing a process gas comprising a silicon-containing compound and an oxidant; c) exposing the substrate to the process gas under conditions such that the silicon-containing compound and the oxidant react to form a flowable film in the gap; and d) converting the flowable film to a dielectric material.
Another aspect of the invention relates to a method of filling gaps on a substrate with dielectric material that involves the operations of a) placing the substrate in a reaction chamber; b) introducing a process gas comprising a silicon-containing compound into the reaction chamber; c) exposing the substrate to the process gas under conditions such that a silicon-containing film is deposited in the gaps via a plasma-assisted reaction; d) introducing an oxidant into the reaction chamber; e) exposing the silicon-containing film to the oxidant such that a flowable film comprising Si—H, Si—O and Si—OH bonds is formed in the gaps; and e) converting the as-deposited film to a dielectric material.
The present invention relates to deposition processes that provide complete gap of fill high aspect ratio (typically at least 3:1), narrow width gaps.
Most deposition methods either deposit more material on the upper region than on the lower region of a sidewall or form cusps (also called top-hats) at the entry of the gap. To remove sidewall and top-hat deposits and keep the gap open for further deposition, conventional HDP CVD processes typically use a multi-cycle deposition process—etch process. Each cycle includes a deposition step followed by an etch step Typically, fluorine species are used in the etch step. These fluorine etch steps are costly and time-consuming, in some cases requiring multiple reactors.
Other known methods of gap-fill also rely on multi-cycle deposition methods and are susceptible to pinch-off at the top of the gap, and void and seam formation in the gap.
The present invention provides single-cycle gap-fill methods that result in good, seamless and void-free gap fill. The methods involve depositing a soft jelly-like liquid or flowable film and then converting the flowable film into a solid silicon oxide film. The methods of the present invention eliminate the need for etch steps.
After the substrate is provided to the reaction chamber, a process gas is introduced at operation 203. The process gas includes a silicon-containing compound and an oxidant. The gas may also include one or more dopant precursors. Sometimes, though not necessarily, an inert carrier gas is present. In certain embodiments, the gases are introduced using a liquid injection system. Typically the silicon-containing compound and the oxidant are introduced via separate inlets. In certain embodiments the oxidant is doped with a compound that contributes to reducing the reaction rate at the wafer surface. Examples of dopant compounds that reduce the reaction rate include alcohols, e.g., ethanol and isopropyl alcohol. Reducing the reaction rate at the wafer surface may be desirable to facilitate continuous film propagation and growth. Also, in certain embodiments, the reactants may be provided in manner that increases residence time over the wafer surface. For example, in some embodiments, an inert gas (e.g., He, Ar or N2) ballast is provided to increase reactant utilization. The ballast is provided below a baffle plate assembly. This constricts the flow of reactants thereby increasing their resident time over the wafer substrate.
The substrate is then exposed to the process gas at operation 205. Conditions in the reactor are such that the silicon-containing compound and the oxidant react and condense. As shown in operation 207, a flowable film is thereby deposited on the substrate surface. The substrate is exposed to the process gas for a period sufficient to deposit a flowable film to fill the gap. The deposition process typically forms soft jelly-like film with good flow characteristics, providing consistent fill. The deposited film may also be described herein for the purposes of discussion as a gel having liquid flow characteristics, a liquid film or a flowable film.
Process conditions in the reactor are such that the reaction product condenses on the surface. In many embodiments, this involves bringing the substrate into the chamber under “dark”, i.e., non-plasma conditions. The substrate is not exposed to a plasma during the deposition phase (steps 205 and 207) of the process. Although not indicated on the flow sheet, gaseous byproducts may be continuously pumped from the reaction chamber.
After the flowable film has been deposited in the gap, the as-deposited flowable film is converted to a silicon oxide dielectric film in operation 209. In some embodiments, the film is converted by exposure to a plasma containing, for example, one or more of oxygen, helium, argon and water.
The process gas contains a silicon-containing compound and an oxidant. Suitable silicon-containing compounds include organo-silanes and organo-siloxanes. In certain embodiments, the silicon-containing compound is a commonly available liquid phase silicon source. In some embodiments, a silicon-containing compound having one or more mono, di, or tri-ethoxy, methoxy or butoxy functional groups is used. Examples include, but are not limited to, TOMCAT, OMCAT, TEOS, tri-ethoxy silane (TES), TMS, MTEOS, TMOS, MTMOS, DMDMOS Diethoxy silane (DES), triphenylethoxysilane, 1-(triethoxysilyl)-2-(diethoxymethylsilyl)ethane, tri-t-butoxylsilanol and tetramethoxy silane. Examples of suitable oxidants include ozone, hydrogen peroxide and water.
In some embodiments, the silicon-containing compound and the oxidant are delivered to the reaction chamber via liquid injection system that vaporizes the liquid for introduction to the chamber. The reactants are typically delivered separately to the chamber. Typical flow rates of the liquid introduced into a liquid injection system range from 0.1-5.0 mL/min per reactant. Of course, one of skill in the art will understand that optimal flow rates depend on the particular reactants, desired deposition rate, reaction rate and other process conditions.
Acceptable silicon-containing compound/oxidant flow ratios are very variable, as there is typically only a single reaction. Examples of suitable ratios include 3:1-1:100.
The flowable film deposited on the substrate typically contains some combination of Si—O, Si—H and Si—OH bonds. As discussed above, in many embodiments, the reaction of the silicon-containing compound and the oxidant takes place in non-plasma conditions. The absence of RF power (or other plasma source) prevents the incorporation of organic groups in the film. For example, in reaction between TES and steam, the chemical reaction causes formation of a flowable film containing Si—OH, Si—H and Si—O bonds, while the ethoxy group is removed as a gaseous ethanol byproduct. As discussed above with respect to
As indicated above, in certain embodiments a chemical reagent that acts as an inhibitor to slow down the reaction between the silicon and oxidant precursors is used. Examples of such reagents include alcohols such as ethanol, isopropyl alcohol, etc. Ethanol is a by-product of the original chemical reaction as shown in the equation below between the silicon-containing precursor H—Si—(O—C2H5)3 and the oxidant H2O:
While not being bound by any particular theory, it is believed that the providing ethanol along with the oxidant precursor causes the reaction to be slowed down due to only two of the ethoxy groups on the silicon-containing precursor being converted. It is believed that the remaining ethoxy groups serves to network the film by acting as a link. Depicted below is one embodiment of this method using a 25-90% molar solution of ethanol:
Film composition depends in part on the oxidant chosen, with a weaker oxidant (e.g., water) resulting in more Si—H bonds than a stronger oxidant (e.g., ozone). Using ozone will result in conversion of most of the Si—H bonds to Si—OH bonds. An exemplary reaction according to one embodiment of the invention between an organo-silane precursor (R4-x—SiHx) and peroxide (H2O2) produces a silanol gel (R—Si(OH)x as well as other byproducts that may be pumped out.
Deposition Reaction Conditions
Reactions conditions are such that the silicon-containing compound and oxidant, undergo a condensation reaction, condensing on the substrate surface to form a flowable film.
As discussed above, the reaction typically takes place in dark or non-plasma conditions. Chamber pressure may be between about 1-100 Torr, in certain embodiments, it is between 5 and 20 Torr, or 10 and 20 Torr. In a particular embodiment, chamber pressure is about 10 Torr.
Substrate temperature is typically between about −20 and 100 C. In certain embodiments, temperature is between about 0 and 35 C. Pressure and temperature may be varied to adjust deposition time; high pressure and low temperature are generally favorable for quick deposition. High temperature and low pressure will result in slower deposition time. Thus, increasing temperature may require increased pressure. In one embodiment, the temperature is about 5 C and the pressure about 10 Torr.
Exposure time depends on reaction conditions as well as the desired film thickness. Deposition rates are typically from about 100 angstroms/min to 1 micrometer/min.
Showerhead (or other gas inlet) to pedestal distance should also be small to facilitate deposition. Showerhead-pedestal distance is typically ranges from about 300 mil-5 inches. In some embodiments, it ranges from about 300 mil-1 inch.
A baffle plate assembly is utilized in certain embodiments to constrict reactant flow, thereby increasing the residence time of the silicon and oxidant precursors above the wafer substrate. The baffle plate assembly is mechanically attached to the chamber body and tends to be at the same temperature of the chamber walls (i.e >30 C) to prevent deposition from occurring on the baffle plates. The change in conductance is achieved by providing an inert gas ballast below the baffle plates. Examples of inert gases that may be used include He, Ar and N2. Typical flow rates for the ballast vary from 100 sccm to 5 slm for the inert gases. In one embodiment a flow of 2 slm of He is used to create a ballast. A schematic of a deposition using baffle is depicted in
Converting the Flowable Film to a Solid Oxide Film
After the flowable film is deposited on the substrate, it is converted to a solid silicon dioxide film. According to various embodiments, the film may be converted to a solid oxide film by exposure to a plasma. This results in a top-down conversion of the flowable film to a solid film.
Oxygen, helium, argon and steam plasmas are examples of plasmas that may be used. The plasma may also contain one or more of these compounds. Nitrogen-containing plasmas should be avoided if the incorporation of nitrogen in the resulting dielectric film is undesirable. Temperatures during plasma exposure are typically about 200 C or higher.
In certain embodiments, an oxygen or oxygen-containing plasma is used to facilitate conversion of the Si—H bonds into Si—O bonds. An oxygen-containing plasma may be particularly useful for flowable films that have a high number of Si—H bonds, e.g., for films formed by the reaction of TEOS and steam.
Pressure is typically low, e.g., less than about 6 Torr. In certain embodiments, ultra-low pressures, on the order of about 0-10 mTorr are used during the conversion step. Using low pressure allows top-down conversion of the flowable film without leaving voids in the film. Without being bound by a particular theory, it is believed that low pressure causes sites left vacant by the removal of —H and —OH groups to be filled only by available oxygen radicals in the plasma. Also in certain embodiments, inductively coupled (high density) plasmas are used to facilitate conversion.
The plasma source may be any known plasma source, including RF and microwave sources. In a RF plasma, plasma power is typically at least about 3000 W. Also the plasma-assisted conversion is preferably performed with a high frequency substrate bias.
In some embodiments, a thermal anneal may be used instead of or in addition to a plasma to convert the film into a solid oxide. Thermal annealing may be performed in any suitable ambient, such as a water, oxygen or nitrogen ambient. Temperatures are typically at least about 250 C, i.e. high enough to break the Si—OH bond. For example, thermally annealing a silanol gel R—Si(OH)x results in a silicon dioxide SiO2 film and water vapor.
In another embodiment, the flowable film is formed by first depositing the silicon-containing precursor and then flowing steam to convert the film to the flowable liquid. An example of a process according to this embodiment is shown in
After the silicon-containing layer is deposited, a process gas containing an oxidant is introduced to the reaction chamber in operation 307. In specific example, the oxidant is H2O (steam). The process gas may be introduced with or without RF power. Substrate temperature is typically the same as for operation 305. The water or other oxidant oxidizes the solid film and converts it to a flowable film such as that described above with respect to operation 207 of
The methods of the present invention may be performed on a wide-range of reaction chambers. The methods may be implemented on any chamber equipped for deposition of dielectric film, including HDP-CVD reactors, PECVD reactors, any chamber equipped for CVD reactions, and chambers used for PDL (pulsed deposition layers).
Such a reactor may take many different forms. Generally, the apparatus will include one or more chambers or “reactors” (sometimes including multiple stations) that house one or more wafers and are suitable for wafer processing. Each chamber may house one or more wafers for processing. The one or more chambers maintain the wafer in a defined position or positions (with or without motion within that position, e.g. rotation, vibration, or other agitation). While in process, each wafer is held in place by a pedestal, wafer chuck and/or other wafer holding apparatus. For certain operations in which the wafer is to be heated, the apparatus may include a heater such as a heating plate.
In certain embodiments, the present invention may be implemented in a HDP CVD reactor. An example of a suitable reactor is the Speed™ reactor, available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a PECVD reactor. Examples of suitable reactors are the Sequel™ reactor and the Vector™ reactor, both available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a CVD chamber equipped for metal and/or dielectric deposition. An example of a suitable reactor is the Altus™ reactor available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a chamber equipped for atomic layer deposition (ALD), pulsed deposition layer (PDL), or pulsed nucleation layer (PNL) reactions. An example of such a reactor is the Altus™ with PNL reactor available from Novellus Systems of San Jose, Calif.
In certain embodiments, the deposition and conversion operations are performed in the same reaction chamber. In other embodiments, the deposition may be performed in a first chamber and then transferred to a second chamber for a thermal or plasma anneal. For example, reactors that are configured for plasma reactions may be used for both the deposition and plasma anneal operations. Other reactors may be used for deposition and thermal anneal operations.
Within the reactor, a wafer pedestal 418 supports a substrate 416. The pedestal typically includes a chuck, a fork, or lift pins to hold and transfer the substrate during and between the deposition and/or plasma treatment reactions. The chuck may be an electrostatic chuck, a mechanical chuck or various other types of chuck as are available for use in the industry and/or research.
The process gases are introduced via inlet 412. Multiple source gas lines 410 are connected to manifold 408. The gases may be premixed or not. The temperature of the mixing bowl/manifold lines should be maintained at levels above the reaction temperature. Temperatures at or above about 80 C at pressures at or less than about 20 Torr usually suffice. Appropriate valving and mass flow control mechanisms are employed to ensure that the correct gases are delivered during the deposition and plasma treatment phases of the process. In case the chemical precursor(s) is delivered in the liquid form, liquid flow control mechanisms are employed. The liquid is then vaporized and mixed with other process gases during its transportation in a manifold heated above its vaporization point before reaching the deposition chamber.
Process gases exit chamber 400 via an outlet 422. A vacuum pump 426 (e.g., a one or two stage mechanical dry pump and/or a turbomolecular pump) typically draws process gases out and maintains a suitably low pressure within the reactor by a close loop controlled flow restriction device, such as a throttle valve or a pendulum valve.
It should be noted that the apparatus depicted in
Within the reactor, a wafer pedestal 509 supports a substrate 511. The pedestal typically includes a chuck (sometimes referred to as a clamp) to hold the substrate in place during the deposition reaction. The chuck may be an electrostatic chuck, a mechanical chuck or various other types of chuck as are available for use in the industry and/or research. A heat transfer subsystem including a line 513 for supplying heat transfer fluid controls the temperature of substrate 511. The wafer chuck and heat transfer fluid system can facilitate maintaining the appropriate wafer temperatures.
A high frequency RF of HFRF source 515 serves to electrically bias substrate 511 and draw charged precursor species onto the substrate for the deposition reaction. Electrical energy from source 515 is coupled to substrate 511 via an electrode or capacitive coupling, for example. Note that the bias applied to the substrate need not be an RF bias. Other frequencies and DC bias may be used as well.
The process gases are introduced via one or more inlets 517. The gases may be premixed or not. Preferably, the process gas is introduced through a gas supply inlet mechanism including orifices. In some embodiments, at least some of the orifices orient the process gas along an axis of injection intersecting an exposed surface of the substrate at an acute angle. Further, the gas or gas mixtures may be introduced from a primary gas ring 521, which may or may not direct the gases toward the substrate surface. Injectors may be connected to the primary gas ring 521 to direct at least some of the gases or gas mixtures into the chamber and toward substrate. Note that injectors, gas rings or other mechanisms for directing process gas toward the wafer are not critical to this invention. The sonic front caused by a process gas entering the chamber will itself cause the gas to rapidly disperse in all directions—including toward the substrate. Process gases exit chamber 503 via an outlet 522. A vacuum pump (e.g., a turbomolecular pump) typically draws process gases out and maintains a suitably low pressure within the reactor.
In certain embodiments, high-cost features of the Speed™ or other HDP-CVD tool may be eliminated. For example, the present invention may be implemented on a HDP-CVD reactor without a dome and/or turbo-molecular pumps.
As indicated above, in certain embodiments, a CVD reactor may include a baffle assembly.
The following examples provide details illustrating aspects of the present invention. These examples are provided to exemplify and more clearly illustrate these aspects of the invention and are in no way intended to be limiting.
A flowable film was deposited in gaps on a substrate under dark conditions as described above with reference to
After deposition, the film was exposed to an oxygen plasma for 270 seconds. Oxygen flow rate was 500 sccm and RF power was 9000 W. The wafer substrate temperature during the plasma treatment was ˜500 C.
A similarly deposited film was exposed to helium plasma for 60 seconds. The helium plasma treatment was observed to remove the Si—OH bonds. No changes were observed in the Si—H bonds. A similarly deposited film was exposed to a steam plasma for 180 seconds. The steam plasma treatment was observed to remove the Si—OH bonds and cause a slight decrease in Si—H bonds. A slight increase in Si—O bonds was also observed.
A film was deposited with isopropyl alcohol added to steam oxidant.
While this invention has been described in terms of a few preferred embodiments, it should not be limited to the specifics presented above. Many variations on the above-described preferred embodiments, may be employed. Therefore, the invention should be broadly interpreted with reference to the following claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4740480||Sep 11, 1987||Apr 26, 1988||Nec Corporation||Method for forming a semiconductor device with trench isolation structure|
|US5320983||Feb 6, 1991||Jun 14, 1994||Mitel Corporation||Spin-on glass processing technique for the fabrication of semiconductor devices|
|US5516721||Feb 23, 1995||May 14, 1996||International Business Machines Corporation||Isolation structure using liquid phase oxide deposition|
|US5858880||May 10, 1995||Jan 12, 1999||Trikon Equipment Limited||Method of treating a semi-conductor wafer|
|US5874367||Jun 30, 1993||Feb 23, 1999||Trikon Technologies Limited||Method of treating a semi-conductor wafer|
|US5899751||Dec 29, 1997||May 4, 1999||United Microelectronics Corp.||Method for forming a planarized dielectric layer|
|US5902127||Oct 31, 1996||May 11, 1999||Samsung Electronics Co., Ltd.||Methods for forming isolation trenches including doped silicon oxide|
|US5932289||Apr 10, 1997||Aug 3, 1999||Trikon Technologies Limited||Method for filling substrate recesses using pressure and heat treatment|
|US6054379 *||Feb 11, 1998||Apr 25, 2000||Applied Materials, Inc.||Method of depositing a low k dielectric with organo silane|
|US6072227 *||Jul 13, 1998||Jun 6, 2000||Applied Materials, Inc.||Low power method of depositing a low k dielectric with organo silane|
|US6143626||Jun 11, 1999||Nov 7, 2000||Matsushita Electric Industrial Co., Ltd.||Method of manufacturing a semiconductor device using a trench isolation technique|
|US6218268||May 5, 1998||Apr 17, 2001||Applied Materials, Inc.||Two-step borophosphosilicate glass deposition process and related devices and apparatus|
|US6242366||Feb 17, 1999||Jun 5, 2001||Trikon Equipments Limited||Methods and apparatus for treating a semiconductor substrate|
|US6287989||Oct 19, 1998||Sep 11, 2001||Trikon Technologies Limited||Method of treating a semiconductor wafer in a chamber using hydrogen peroxide and silicon containing gas or vapor|
|US6300219||Aug 30, 1999||Oct 9, 2001||Micron Technology, Inc.||Method of forming trench isolation regions|
|US6383951 *||Sep 3, 1998||May 7, 2002||Micron Technology, Inc.||Low dielectric constant material for integrated circuit fabrication|
|US6413583 *||Jun 22, 1999||Jul 2, 2002||Applied Materials, Inc.||Formation of a liquid-like silica layer by reaction of an organosilicon compound and a hydroxyl forming compound|
|US6448187 *||Feb 21, 2001||Sep 10, 2002||Applied Materials, Inc.||Method of improving moisture resistance of low dielectric constant films|
|US6475564||Jan 20, 1999||Nov 5, 2002||Trikon Equipment Limited||Deposition of a siloxane containing polymer|
|US6544858||Jan 27, 1999||Apr 8, 2003||Trikon Equipments Limited||Method for treating silicon-containing polymer layers with plasma or electromagnetic radiation|
|US6640840||Sep 21, 2000||Nov 4, 2003||Trikon Holdings Limited||Delivery of liquid precursors to semiconductor processing reactors|
|US6653247||Aug 31, 2001||Nov 25, 2003||Trikon Holdings Limited||Dielectric layer for a semiconductor device and method of producing the same|
|US6660663 *||May 25, 2000||Dec 9, 2003||Applied Materials Inc.||Computer readable medium for holding a program for performing plasma-assisted CVD of low dielectric constant films formed from organosilane compounds|
|US6790737||Mar 17, 2003||Sep 14, 2004||Infineon Technologies Ag||Method for fabricating thin metal layers from the liquid phase|
|US6828162||Jun 28, 2001||Dec 7, 2004||Advanced Micro Devices, Inc.||System and method for active control of BPSG deposition|
|US6846757||Aug 12, 2003||Jan 25, 2005||Trikon Holdings Limited||Dielectric layer for a semiconductor device and method of producing the same|
|US6858195 *||Feb 23, 2001||Feb 22, 2005||Lsi Logic Corporation||Process for forming a low dielectric constant fluorine and carbon-containing silicon oxide dielectric material|
|US6984561 *||May 26, 2004||Jan 10, 2006||Matrix Semiconductor, Inc.||Method for making high density nonvolatile memory|
|US7074690||Mar 25, 2004||Jul 11, 2006||Novellus Systems, Inc.||Selective gap-fill process|
|US7074727 *||Jul 9, 2003||Jul 11, 2006||Taiwan Semiconductor Manufacturing Company, Ltd.||Process for improving dielectric properties in low-k organosilicate dielectric material|
|US7498273 *||Oct 16, 2006||Mar 3, 2009||Applied Materials, Inc.||Formation of high quality dielectric films of silicon dioxide for STI: usage of different siloxane-based precursors for harp II—remote plasma enhanced deposition processes|
|US20020006729||Mar 30, 2001||Jan 17, 2002||Fabrice Geiger||Low thermal budget solution for PMD application using sacvd layer|
|US20040048455 *||Oct 30, 2001||Mar 11, 2004||Junichi Karasawa||Method of making layered superlattice material with improved microstructure|
|US20040152342||Feb 4, 2003||Aug 5, 2004||Micron Technology, Inc.||Method of eliminating residual carbon from flowable oxide fill|
|US20070281495||Oct 16, 2006||Dec 6, 2007||Applied Materials, Inc.||Formation of high quality dielectric films of silicon dioxide for sti: usage of different siloxane-based precursors for harp ii - remote plasma enhanced deposition processes|
|1||Allowed Claims from U.S. Appl. No. 10/810,066.|
|2||Allowed Claims from U.S. Appl. No. 11/447,594, filed Jun. 5, 2006.|
|3||Antonelli et al., "PECVD Flowable Dielectric Gap Fill," Novellus Systems, Inc., U.S. Appl. No. 12/334,726, filed Dec. 15, 2008.|
|4||Gauri et al., "Flowable Film Dielectric Gap Fill Process," Novellus Systems, Inc., U.S. Appl. No. 11/447,594, filed Jun. 5, 2006.|
|5||Gauri et al., "Selective Gap-Fill Process", Novellus Systems, Inc., U.S. Appl. No. 10/810,066, filed Mar. 25, 2004, 27 pages.|
|6||Notice of Allowance and Fee Due mailed Feb. 15, 2006 from U.S. Appl. No. 10/810,066.|
|7||Notice of Allowance and Fee Due mailed Feb. 15, 2006 from U.S. Appl. No. 11/447,594.|
|8||U.S. Office Action mailed Aug. 23, 2005, from U.S. Appl. No. 10/810,066.|
|9||U.S. Office Action mailed Jun. 27, 2008, from U.S. Appl. No. 11/447,594.|
|10||U.S. Office Action mailed Nov. 12, 2008, from U.S. Appl. No. 11/834,581.|
|11||U.S. Office Action mailed Nov. 4, 2008, from U.S. Appl. No. 11/925,514.|
|12||Wang, et al., "CVD Flowable Gap Fill," Novellus Systems, Inc., U.S. Appl. No. 11/925,514, filed Oct. 26, 2007.|
|13||Wang, et al., "Density Gradient-Free Gap Fill," Novellus Systems, Inc., U.S. Appl. No. 11/834,581, filed Aug. 6, 2007.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7888233||Mar 25, 2009||Feb 15, 2011||Novellus Systems, Inc.||Flowable film dielectric gap fill process|
|US7888273||Feb 15, 2011||Novellus Systems, Inc.||Density gradient-free gap fill|
|US7915139||Jul 23, 2009||Mar 29, 2011||Novellus Systems, Inc.||CVD flowable gap fill|
|US8187951||May 29, 2012||Novellus Systems, Inc.||CVD flowable gap fill|
|US8278224||Oct 2, 2012||Novellus Systems, Inc.||Flowable oxide deposition using rapid delivery of process gases|
|US8329587||Dec 11, 2012||Applied Materials, Inc.||Post-planarization densification|
|US8466067||Jun 18, 2013||Applied Materials, Inc.||Post-planarization densification|
|US8481403||Jan 4, 2011||Jul 9, 2013||Novellus Systems, Inc.||Flowable film dielectric gap fill process|
|US8557712||Dec 15, 2008||Oct 15, 2013||Novellus Systems, Inc.||PECVD flowable dielectric gap fill|
|US8580649||Apr 25, 2012||Nov 12, 2013||Elpida Memory, Inc.||Method for manufacturing semiconductor device|
|US8580697||Feb 18, 2011||Nov 12, 2013||Novellus Systems, Inc.||CVD flowable gap fill|
|US8685867||Dec 8, 2011||Apr 1, 2014||Novellus Systems, Inc.||Premetal dielectric integration process|
|US8728958||Dec 9, 2010||May 20, 2014||Novellus Systems, Inc.||Gap fill integration|
|US8765573||Sep 10, 2011||Jul 1, 2014||Applied Materials, Inc.||Air gap formation|
|US8809161||Jul 3, 2013||Aug 19, 2014||Novellus Systems, Inc.||Flowable film dielectric gap fill process|
|US8846536||Jun 11, 2012||Sep 30, 2014||Novellus Systems, Inc.||Flowable oxide film with tunable wet etch rate|
|US8921235||Mar 15, 2013||Dec 30, 2014||Applied Materials, Inc.||Controlled air gap formation|
|US8993072||Sep 18, 2012||Mar 31, 2015||Air Products And Chemicals, Inc.||Halogenated organoaminosilane precursors and methods for depositing films comprising same|
|US9018108||Mar 15, 2013||Apr 28, 2015||Applied Materials, Inc.||Low shrinkage dielectric films|
|US9064684||Sep 7, 2012||Jun 23, 2015||Novellus Systems, Inc.||Flowable oxide deposition using rapid delivery of process gases|
|US9117657||Jun 7, 2013||Aug 25, 2015||Asm Ip Holding B.V.||Method for filling recesses using pre-treatment with hydrocarbon-containing gas|
|US9190263||Aug 22, 2013||Nov 17, 2015||Asm Ip Holding B.V.||Method for forming SiOCH film using organoaminosilane annealing|
|US9200167||Jan 18, 2013||Dec 1, 2015||Air Products And Chemicals, Inc.||Alkoxyaminosilane compounds and applications thereof|
|US9245739||Aug 20, 2014||Jan 26, 2016||Lam Research Corporation||Low-K oxide deposition by hydrolysis and condensation|
|US9257302||May 1, 2012||Feb 9, 2016||Novellus Systems, Inc.||CVD flowable gap fill|
|US9299559||Aug 22, 2014||Mar 29, 2016||Novellus Systems, Inc.||Flowable oxide film with tunable wet etch rate|
|US9324811||Sep 4, 2013||Apr 26, 2016||Asm Ip Holding B.V.||Structures and devices including a tensile-stressed silicon arsenic layer and methods of forming same|
|US20110081782 *||Apr 7, 2011||Applied Materials, Inc.||Post-planarization densification|
|US20110212620 *||Sep 1, 2011||Applied Materials, Inc.||Post-planarization densification|
|US20150236022 *||Sep 20, 2013||Aug 20, 2015||Ps4 Luxco S.A.R.L.||Semiconductor device and manufacturing method thereof|
|CN103224510A *||Jan 28, 2013||Jul 31, 2013||气体产品与化学公司||Alkoxyaminosilane compounds and applications thereof|
|CN103864837A *||Dec 11, 2013||Jun 18, 2014||气体产品与化学公司||Alkoxysilylamine compounds and applications thereof|
|EP2620440A1||Jan 25, 2013||Jul 31, 2013||Air Products And Chemicals, Inc.||Volatile monoamino-dialkoxysilanes and their use for creating silicon-containing films|
|EP2639331A2||Mar 18, 2013||Sep 18, 2013||Air Products And Chemicals, Inc.||Catalyst synthesis for organosilane sol-gel reactions|
|EP2743272A1 *||Dec 11, 2013||Jun 18, 2014||Air Products And Chemicals, Inc.||Alkoxysilylamine compounds and applications thereof|
|EP2840164A1||Aug 20, 2014||Feb 25, 2015||Air Products And Chemicals, Inc.||Compositions and methods using same for flowable oxide deposition|
|WO2011049800A3 *||Oct 13, 2010||Jul 14, 2011||Applied Materials, Inc.||Stress management for tensile films|
|WO2012039982A2 *||Sep 12, 2011||Mar 29, 2012||Applied Materials, Inc.||Air gap formation|
|WO2012039982A3 *||Sep 12, 2011||Jun 14, 2012||Applied Materials, Inc.||Air gap formation|
|WO2016065219A1||Oct 23, 2015||Apr 28, 2016||Air Products And Chemicals, Inc.||Compositions and methods using same for deposition of silicon-containing film|
|U.S. Classification||438/623, 438/789, 438/780, 438/763, 257/E21.576, 438/758, 257/E21.263, 438/638, 257/E21.277, 257/E21.579, 257/E21.279|
|Cooperative Classification||H01L21/0234, H01L21/31612, H01L21/02164, H01L21/76826, H01L21/76837, H01L21/02271, H01L21/02216|
|European Classification||H01L21/02K2C1L5, H01L21/02K2E3B6, H01L21/02K2T8H2, H01L21/02K2C7C4B, H01L21/316B2B, H01L21/768B8P, H01L21/768B14|
|Jun 12, 2006||AS||Assignment|
Owner name: NOVELLUS SYSTEMS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LANG, CHI-I;HUANG, JUDY H.;BARNES, MICHAEL;AND OTHERS;REEL/FRAME:017778/0593;SIGNING DATES FROM 20060208 TO 20060509
|Mar 1, 2013||FPAY||Fee payment|
Year of fee payment: 4