|Publication number||US7652337 B2|
|Application number||US 11/542,524|
|Publication date||Jan 26, 2010|
|Filing date||Oct 3, 2006|
|Priority date||Aug 13, 2003|
|Also published as||US7115960, US20050035367, US20080290423|
|Publication number||11542524, 542524, US 7652337 B2, US 7652337B2, US-B2-7652337, US7652337 B2, US7652337B2|
|Inventors||Claude L. Bertin, Thomas Rueckes, Brent M. Segal|
|Original Assignee||Nantero, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (38), Non-Patent Citations (25), Referenced by (2), Classifications (34), Legal Events (2)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is a continuation of and claims priority under 35 U.S.C. § 120 to U.S. patent application Ser. No. 10/917,794, filed Aug. 13, 2004 and entitled Nanotube-Based Switching Elements, the entire contents of which are incorporated herein by reference, which claims priority under 35 U.S.C. § 119(e) to U.S. Provisional Pat. Apl., Ser. No. 60/494,889, filed on Aug. 13, 2003, entitled Nanoelectromechanical Nanotube-Based Logic, which is incorporated herein by reference in its entirety.
This application is related to the following references:
1. Technical Field
The present application generally relates to nanotube switching circuits and in particular to nanotube switching circuits that use nanotubes to form a conductive channel of the switch and that may be interconnected into larger circuits, such as Boolean logic circuits.
2. Discussion of Related Art
Digital logic circuits are used in personal computers, portable electronic devices such as personal organizers and calculators, electronic entertainment devices, and in control circuits for appliances, telephone switching systems, automobiles, aircraft and other items of manufacture. Early digital logic was constructed out of discrete switching elements composed of individual bipolar transistors. With the invention of the bipolar integrated circuit, large numbers of individual switching elements could be combined on a single silicon substrate to create complete digital logic circuits such as inverters, NAND gates, NOR gates, flip-flops, adders, etc. However, the density of bipolar digital integrated circuits is limited by their high power consumption and the ability of packaging technology to dissipate the heat produced while the circuits are operating. The availability of metal oxide semiconductor (“MOS”) integrated circuits using field effect transistor (“FET”) switching elements significantly reduces the power consumption of digital logic and enables the construction of the high density, complex digital circuits used in current technology. The density and operating speed of MOS digital circuits are still limited by the need to dissipate the heat produced when the device is operating.
Digital logic integrated circuits constructed from bipolar or MOS devices do not function correctly under conditions of high heat or extreme environments. Current digital integrated circuits are normally designed to operate at temperatures less than 100 degrees centigrade and few operate at temperatures over 200 degrees centigrade. In conventional integrated circuits, the leakage current of the individual switching elements in the “off” state increases rapidly with temperature. As leakage current increases, the operating temperature of the device rises, the power consumed by the circuit increases, and the difficulty of discriminating the off state from the on state reduces circuit reliability. Conventional digital logic circuits also short internally when subjected to extreme environments they may generate electrical currents inside the semiconductor material. It is possible to manufacture integrated circuits with special devices and isolation techniques so that they remain operational when exposed to extreme environments, but the high cost of these devices limits their availability and practicality. In addition, such digital circuits exhibit timing differences from their normal counterparts, requiring additional design verification to add protection to an existing design.
Integrated circuits constructed from either bipolar or FET switching elements are volatile. They only maintain their internal logical state while power is applied to the device. When power is removed, the internal state is lost unless some type of non-volatile memory circuit, such as EEPROM (electrically erasable programmable read-only memory), is added internal or external to the device to maintain the logical state. Even if non-volatile memory is utilized to maintain the logical state, additional circuitry is necessary to transfer the digital logic state to the memory before power is lost, and to restore the state of the individual logic circuits when power is restored to the device. Alternative solutions to avoid losing information in volatile digital circuits, such as battery backup, also add cost and complexity to digital designs.
Important characteristics for logic circuits in an electronic device are low cost, high density, low power, and high speed. Conventional logic solutions are limited to silicon substrates, but logic circuits built on other substrates would allow logic devices to be integrated directly into many manufactured products in a single step, further reducing cost.
Devices have been proposed which use nanoscopic wires, such as single-walled carbon nanotubes, to form crossbar junctions to serve as memory cells. (See WO 01/03208, Nanoscopic Wire-Based Devices, Arrays, and Methods of Their Manufacture; and Thomas Rueckes et al., “Carbon Nanotube-Based Nonvolatile Random Access Memory for Molecular Computing,” Science, vol. 289, pp. 94-97, 7 Jul., 2000.) Hereinafter these devices are called nanotube wire crossbar memories (NTWCMs). Under these proposals, individual single-walled nanotube wires suspended over other wires define memory cells. Electrical signals are written to one or both wires to cause them to physically attract or repel relative to one another. Each physical state (i.e., attracted or repelled wires) corresponds to an electrical state. Repelled wires are an open circuit junction. Attracted wires are a closed state forming a rectified junction. When electrical power is removed from the junction, the wires retain their physical (and thus electrical) state thereby forming a non-volatile memory cell.
U.S. Patent Publication No. 2003-0021966 discloses, among other things, electromechanical circuits, such as memory cells, in which circuits include a structure having electrically conductive traces and supports extending from a surface of a substrate. Nanotube ribbons that can electromechanically deform, or switch are suspended by the supports that cross the electrically conductive traces. Each ribbon comprises one or more nanotubes. The ribbons are typically formed from selectively removing material from a layer or matted fabric of nanotubes.
For example, as disclosed in U.S. Patent Publication No. 2003-0021966, a nanofabric may be patterned into ribbons, and the ribbons can be used as a component to create non-volatile electromechanical memory cells. The ribbon is electromechanically-deflectable in response to electrical stimulus of control traces and/or the ribbon. The deflected, physical state of the ribbon may be made to represent a corresponding information state. The deflected, physical state has non-volatile properties, meaning the ribbon retains its physical (and therefore informational) state even if power to the memory cell is removed. As explained in U.S. Patent Publication No. 2003-0124325, three-trace architectures may be used for electromechanical memory cells, in which the two of the traces are electrodes to control the deflection of the ribbon.
The use of an electromechanical bi-stable device for digital information storage has also been suggested (c.f. U.S. Pat. No. 4,979,149: Non-volatile memory device including a micro-mechanical storage element).
The creation and operation of bi-stable, nano-electro-mechanical switches based on carbon nanotubes (including mono-layers constructed thereof) and metal electrodes has been detailed in a previous patent application of Nantero, Inc. (U.S. Pat. Nos. 6,574,130, 6,643,165, 6,706,402; U.S. patent application Ser. Nos. 09/915,093, 10/033,323, 10/033,032, 10/128,117, 10/341,005, 10/341,055, 10/341,054, 10/341,130, 10/776,059, and 10/776,572, the contents of which are hereby incorporated by reference in their entireties).
The present invention provides nanotube-based switching elements and logic circuits.
Under one aspect of the invention, a switching element includes an input node, an output node, a nanotube channel element having at least one electrically conductive nanotube, and a control electrode. The control electrode is disposed in relation to the nanotube channel element to controllably form an electrically conductive channel between the input node and the output node. The channel at least includes said nanotube channel element. The output node is constructed and arranged so that channel formation is substantially unaffected by the electrical state of the output node.
Under another aspect of the invention, the control electrode is arranged in relation to the nanotube channel element to form said conductive channel by causing electromechanical deflection of said nanotube channel element.
Under another aspect of the invention, the electromechanical deflection causes a nanotube channel element to physically contact the output terminal.
Under another aspect of the invention, the output node includes an isolation structure disposed in relation to the nanotube channel element so that channel formation is substantially invariant from the state of the output node.
Under another aspect of the invention, the nanotube channel element is deflectable in response to electrostatic forces and the isolation structure causes an electrostatic field to insulate the physical position of the nanotube channel element from disturbance by the state of the output node.
Under another aspect of the invention, the isolation structure includes electrodes disposed on opposite sides of the nanotube channel element and said electrodes produce substantially the same electric field.
Under another aspect of the invention, the isolation structure includes electrodes-disposed on opposite sides of the nanotube channel element and said electrodes are in low resistance electrical communication with one another.
Under another aspect of the invention, the nanotube channel element is in electrical communication with the input node and is positioned in spaced and crossed relation relative to the control electrode and deflection of the nanotube channel element is in response to electrostatic attractive forces resulting from signals on the input node and the control electrode.
Under another aspect of the invention, the nanotube channel element is positionable into one of at least two positional states in response to the relationship of signals on the nanotube channel element and the control electrode. One of at least two positional states is defined by the nanotube channel element being in a floating state, not in electrical communication with said output node.
In the Drawing,
Preferred embodiments of the invention provide switching elements in which a nanotube-based channel may be controllably formed, under the influence of a control node, so that a signal may be transferred to an output node. The transferred signal may be a varying signal or a reference signal, depending on the manner in which the switching element is utilized and arranged. Preferred embodiments provide an isolation structure so that such signal transfer and the switching element's operation is substantially invariant to the output state. For example, the output node may float and/or be tied to other electrical components and the circuit will operate in a predictable switch-like manner. Consequently, the switching elements may be formed into larger circuits, such as Boolean logic circuits. Under some embodiments, the switching elements are used as complementary circuitry.
In this embodiment, the nanotube channel element 103 is made of a porous fabric of nanotubes, e.g., single walled carbon nanotubes. In preferred embodiments, each nanotube has homogenous chirality, being either a metallic or semiconductive species. The fabric however may contain a combination of nanotubes of different species, and the relative amounts are preferably tailorable, e.g., fabrics with higher concentrations of metallic species. The element 103 is lithographically defined to a predetermined shape, as explained in the patent references incorporated by reference herein. The nanotube channel element of preferred embodiments is suspended by insulative supports 104 in spaced relation to the control electrode 101 and the output electrodes 102 a,b. The nanotube channel element 103 is held to the insulating support structures 104 by friction. In other embodiments, the nanotube channel element 103 may be held by other means, such as by anchoring the nanofabric to the insulating support structures using any of a variety of techniques. In this arrangement, the spacing between channel element 103 and control electrode 101 is larger than the spacing between channel element 103 and output electrodes 102 a,b. In certain preferred embodiments, the articles include substantially a monolayer of carbon nanotubes. In certain embodiments the nanotubes are preferred to be single-walled carbon nanotubes. Such nanotubes can be tuned to have a resistance between 0.2-100 kOhm/□ or in some cases from 100 kOh/□ to 1 GOhm/□.
Signal electrode 105 is in electrical communication with channel element 103. In the preferred embodiment, the electrode 105 is in fixed, permanent contact with the channel element 103.
Specifically, the nanotube channel element may be coupled to another material (such as signal electrode 105) by introducing a matrix material into the spaces between nanotubes in a porous nanofabric to form a conducting composite junction, as described in the patent references incorporated herein. Electrical and mechanical advantages may be obtained by using such composite junctions and connections. In one example, a conducting material is deposited onto the nanofabric and is allowed to penetrate into the spaces within the porous nanofabric, thus forming an improved electrical connection to the nanofabric and reduces contact resistance in the article. In another example, an insulating material is deposited onto the nanofabric and is allowed to penetrate into the spaces within the porous nanofabric, thus forming an improved mechanical pinning contact that increases resistance to strain in the article (prevent nanotube slipping).
Evaporated or spin-coated material such as metals, semiconductors or insulators—especially silicon, tungsten, titanium, silicon oxide, aluminum oxide or polyimide—may be used to increase the pinning strength. The friction interaction can be increased through the use of chemical interactions, including covalent bonding through the use of carbon compounds such as pyrenes or other chemically reactive species. See R. J. Chen et al., “Noncovalent Sidewall Functionalization of Single-Walled Carbon Nanotubes for Protein Immobilization,” J. Am. Chem. Soc., vol. 123, pp. 3838-39 (2001), and Dai et al., Appl. Phys. Lett., vol. 77, pp. 3015-17 (2000), for exemplary techniques for pinning and coating nanotubes by metals. See also WO 01/03208 for techniques.
In preferred embodiments, control electrode 101 is made of a conductive material portion 101 b covered with an insulator portion 101 a on the surface facing nanotube channel element 103. It is insulated so there is no electrical connection between the nanotube fabric of the nanotube channel element and the conductive portion 101 b of electrode 101, when the channel element 103 is deflected as shown in
Output node 102 has two electrodes 102 a,b on opposite sides of the nanotube channel element 103. In the state shown in
Under certain embodiments, input, control, and output electrodes are typically in the range of 50 to 200 nm wide. Control electrode oxide thickness is in the range of 5 to 30 nm. Supports are typically in the range of 50 to 200 nm. The suspended length of the nanotube element (between pinning supports) is typically in the range of 100 to 300 nm. Nanotube element fabric layer thickness is on the order of 0.5 to 3 nm (for SWNTs). The insulator surface of the control electrode is typically 5 to 30 nm. The output electrode(s) to nanotube spacing is typically 5 to 30 nm, for example. For volatile operation, the ratio of suspended nanotube length to the gap between the control electrode insulator surface and the nanotube element is typically 5 to 1. This, or another suitable ratio, is selected to ensure that the restoring mechanical force of the nanotube element exceeds the van der Waals forces on the nanotube element.
The nanotube switching element 100 operates in the following way. If signal electrode 105 and control electrode 101 have a potential difference that is sufficiently large (via respective signals on the electrodes), the relationship of signals will create an electrostatic force F1 that is sufficiently large to cause the suspended, nanotube channel element 103 to deflect into mechanical contact with electrode 101. (This aspect of operation is described in the incorporated patent references.) This deflection is depicted in
By using appropriate geometries of components, the switching element 100 then attains the closed, conductive state of
In contrast, if the relationship of signals on the electrode 105 and control electrode 101 is insufficiently different, then the nanotube channel element 103 is not deflected and no conductive channel is formed to the output electrode 102 a. Instead, the channel element 103 floats. This floating state is shown in
If the voltage difference between the control electrode 101 and the channel element 103 is removed, the channel element 103 returns to the non-elongated state (see
The output node 102 is constructed to include an isolation structure in which the operation of the channel element 103 and thereby the formation of the channel is invariant to the state of the output node 102. Since in the preferred embodiment the channel element is electromechanically deflectable in response to electrostatically attractive forces, a floating output node 102 in principle could have any potential. Consequently, the potential on an output node may be sufficiently different in relation to the state of the channel element 103 that it would cause deflection of the channel element 103 and disturb the operation of the switching element 100 and its channel formation; that is, the channel formation would depend on the state of an unknown floating node. In the preferred embodiment this problem is addressed with an output node that includes an isolation structure to prevent such disturbances from being caused.
Specifically, the nanotube channel element 103 is disposed between two oppositely disposed electrodes 102 a,b of equal potential. Consequently, there are equal but opposing electrostatic forces F2 and F3 that result from the voltage on the output node. Because of the equal and opposing electrostatic forces, the state of output node 102 cannot cause the nanotube channel element 103 to deflect regardless of the voltages on output node 102 and nanotube channel element 103. Thus, the operation and formation of the channel is made invariant to the state of the output node.
If the output nodes 608 and 610 are tied together, then the embodiment essentially has redundant output electrodes and has lower resistance from parallel outputs. Alternatively, the output nodes may remain independent (as shown in
The nanotube switching elements 100 may be used to create larger circuits such as Boolean logic circuits. For example, a resistive load may be used on the output node 102 to form an inverter (not shown). Alternatively, the switching devices 100 may also be used as a form of complementary logic, in which the switches 100 are used as “loads” or pull-up devices. Complementary logic formed using switches 100 will not conduct DC current between power supply and ground.
For example, as will be explained below, NOR and NOT circuits may be built using the nanotube switching elements. Each of these Boolean functions includes an inversion aspect, e.g., inverting the logic value of the input in the case of NOT function. NORs and NOTs (and NANDs) provide a fundamental building block from which any Boolean function may be created and enable the creation of an entire logic family.
As shown in the layout view of
As shown in the layout view of
A ring oscillator using an odd number of stages is shown in
The nanotube switching elements may be designed to ensure that channel formation is broken faster than channel formation is formed. In this fashion, inverter circuits and the like may be operated to reduce shoot through current for the temporary time when both switching elements might otherwise have channels formed. One way to address this is to size the device so that the electrical contact release forces are greater than the forces for channel formation.
The nanofabric switching elements of certain embodiments are generally volatile switches, i.e., after contacting an electrode, the nanofabric does not stay in contact with that contacted electrode when electrical stimulus is interrupted.
Under some embodiments, the nanotube-based switching elements may be constructed physically over existing bipolar and MOS electronic devices to integrate nanotube logic with existing electronic circuitry. Other embodiments create digital logic on substrates other than silicon to integrate digital logic circuits in objects not suited to conventional digital circuit integration. Some embodiments do not necessarily draw DC current and may only dissipate power when they switch.
A nanofabric or ribbon has been shown to substantially conform to a surface, such as a surface of an article on a semiconductor substrate. A fabric of nanotubes may be constructed by any appropriate means, including, but not limited to spin coating, direct growth on a suitable substrate or other application. The fabric will be horizontally oriented when the surface of the substrate that receives the fabric is horizontally oriented. The present inventors have appreciated that devices such as electromechanical switches can be constructed using nanofabrics which have conformed to a surface which is substantially perpendicular to a semiconductor substrate (vertically-oriented) and that such devices can be used as vertically oriented switches in a plethora of applications. Fabrication techniques to develop such horizontally- and vertically-disposed fabrics and devices composed of nanotube fabrics which comprise redundant conducting nanotubes may be created via CVD, or by room temperature operations as described herein and described in the patent references incorporated herein. Such fabrication techniques include the ability to form said switches for use in many different articles having relatively short spans of suspended nanofabric articles. In some embodiments, this allows smaller device dimensions and higher strains in the nanofabric articles, as well as lower electrical resistances. Such articles may be adapted or modified to perform logic functions or be part of a scheme involving logical functionality.
While the nanotube switching element 100 is shown with a lateral (horizontal) orientation, the device may also be fabricated with a vertical orientation, such as on a sidewall of a trench structure. Also, the device may be at any angle, such as forty-five degrees, for example.
While the nanotube switching element 100 is describe with the electrodes 102 a,b electrically connected, in other embodiments the electrodes may be unconnected and at different voltages (i.e., separately driven to sufficient voltages—perhaps with different control). Also, the control electrode 101 may be above the nanotube device instead of below the nanotube. And the channel may transfer signals to an output node other than through mechanical and electrical contact, e.g., capacitive coupling.
The inventors expect this logic to be lower power than CMOS, much less leaky, extreme environment tolerant, etc. It is also very robust because there is no increased leakage with temperature, making it very useful in hot or cold environments such as the heat of engines, etc., as well in ordinary electronics whose operating temperatures meets or exceeds the specifications of the current state of the art electronics capabilities. The nanotube-based logic can be incorporated into a line of products that do not use transistors.
The devices and articles shown in the preceding embodiments are given for illustrative purposes only, and other techniques may be used to produce the same or equivalents thereof. Furthermore, the articles shown may be substituted with other types of materials and geometries in yet other embodiments. For example, rather than using metallic electrodes, some embodiments of the present invention may employ nanotubes. In fact, devices comprising nanotube and nanofabric articles in place of the electrodes shown above can be constructed as well.
The inventors envision additional configurations of volatile and nonvolatile or mixed nanoelectromechanical designs depending upon the specific application, speed, power requirements and density desired. Additionally the inventors foresee the use of multiwalled carbon nanotubes, nanowires, or mixtures of single-walled carbon nanotubes and nanowires as the switching element of contact points within the switch. As the technology node decreases in size from 90 nm to 65 nm and below down to the size of individual nanotubes or nanowires the inventors foresee adapting the basic electromechanical switching elements and their operation to a generation of nanoscale devices with scaleable performance characteristics concomitant with such size reduction.
The material used in the fabrication of the electrodes and contacts used in the nanotube switches is dependent upon the specific application, i.e. there is no specific metal necessary for the operation of the present invention.
Nanotubes can be functionalized with planar conjugated hydrocarbons such as pyrenes which may then aid in enhancing the internal adhesion between nanotubes within the ribbons. The surface of the nanotubes can be derivatized to create a more hydrophobic or hydrophilic environment to promote better adhesion of the nanotube fabric to the underlying electrode surface. Specifically, functionalization of a wafer/substrate surface involves “derivitizing” the surface of the substrate. For example, one could chemically convert a hydrophilic to hydrophobic state or provide functional groups such as amines, carboxylic acids, thiols or sulphonates to alter the surface characteristics of the substrate. Functionalization may include the optional primary step of oxidizing or ashing the substrate in oxygen plasma to remove carbon and other impurities from the substrate surface and to provide a uniformly reactive, oxidized surface which is then reacted with a silane. One such polymer that may be used is 3-aminopropyltriethoxysilane (APTS). The substrate surface may be derivitized prior to application of a nanotube fabric.
While single walled carbon nanotubes are preferred, multi-walled carbon nanotubes may be used. Also nanotubes may be used in conjunction with nanowires. Nanowires as mentioned herein is meant to mean single nanowires, aggregates of non-woven nanowires, nanoclusters, nanowires entangled with nanotubes comprising a nanofabric, mattes of nanowires, etc. The invention relates to the generation of nanoscopic conductive elements used for any electronic application.
The following patent reference refer to various techniques for creating nanotube fabric articles and switches and are assigned to the assignee of this application. Each is hereby incorporated by reference in their entirety.
The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The present embodiments are therefore to be considered in respects as illustrative and not restrictive, the scope of the invention being indicated by the appended claims rather than by the foregoing description, and all changes which come within the meaning and range of the equivalency of the claims are therefore intended to be embraced therein.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4979149||Oct 5, 1989||Dec 18, 1990||Lgz Landis & Gyr Zug Ag||Non-volatile memory device including a micro-mechanical storage element|
|US6100109||May 20, 1998||Aug 8, 2000||Siemens Aktiengesellschaft||Method for producing a memory device|
|US6128214||Mar 29, 1999||Oct 3, 2000||Hewlett-Packard||Molecular wire crossbar memory|
|US6250984||Jan 25, 1999||Jun 26, 2001||Agere Systems Guardian Corp.||Article comprising enhanced nanotube emitter structure and process for fabricating article|
|US6314019||Mar 29, 1999||Nov 6, 2001||Hewlett-Packard Company||Molecular-wire crossbar interconnect (MWCI) for signal routing and communications|
|US6423583||Jan 3, 2001||Jul 23, 2002||International Business Machines Corporation||Methodology for electrically induced selective breakdown of nanotubes|
|US6426687||May 22, 2001||Jul 30, 2002||The Aerospace Corporation||RF MEMS switch|
|US6443901||Jun 15, 2000||Sep 3, 2002||Koninklijke Philips Electronics N.V.||Capacitive micromachined ultrasonic transducers|
|US6445006||Jul 27, 1999||Sep 3, 2002||Advanced Technology Materials, Inc.||Microelectronic and microelectromechanical devices comprising carbon nanotube components, and methods of making same|
|US6548841||Jun 7, 2002||Apr 15, 2003||Texas Instruments Incorporated||Nanomechanical switches and circuits|
|US6706402||Apr 23, 2002||Mar 16, 2004||Nantero, Inc.||Nanotube films and articles|
|US6707098||Jun 15, 2001||Mar 16, 2004||Infineon Technologies, Ag||Electronic device and method for fabricating an electronic device|
|US6759693||Jun 19, 2002||Jul 6, 2004||Nantero, Inc.||Nanotube permeable base transistor|
|US6803840||Apr 1, 2002||Oct 12, 2004||California Institute Of Technology||Pattern-aligned carbon nanotube growth and tunable resonator apparatus|
|US6809462||Dec 6, 2001||Oct 26, 2004||Sri International||Electroactive polymer sensors|
|US6809465||Jan 24, 2003||Oct 26, 2004||Samsung Electronics Co., Ltd.||Article comprising MEMS-based two-dimensional e-beam sources and method for making the same|
|US6918284||Sep 8, 2003||Jul 19, 2005||The United States Of America As Represented By The Secretary Of The Navy||Interconnected networks of single-walled carbon nanotubes|
|US6919592||Jul 25, 2001||Jul 19, 2005||Nantero, Inc.||Electromechanical memory array using nanotube ribbons and method for making same|
|US6919740||Jan 31, 2003||Jul 19, 2005||Hewlett-Packard Development Company, Lp.||Molecular-junction-nanowire-crossbar-based inverter, latch, and flip-flop circuits, and more complex circuits composed, in part, from molecular-junction-nanowire-crossbar-based inverter, latch, and flip-flop circuits|
|US6924538||Feb 11, 2004||Aug 2, 2005||Nantero, Inc.||Devices having vertically-disposed nanofabric articles and methods of making the same|
|US6955937||Aug 12, 2004||Oct 18, 2005||Lsi Logic Corporation||Carbon nanotube memory cell for integrated circuit structure with removable side spacers to permit access to memory cell and process for forming such memory cell|
|US6969651||Mar 26, 2004||Nov 29, 2005||Lsi Logic Corporation||Layout design and process to form nanotube cell for nanotube memory applications|
|US6990009||Aug 13, 2004||Jan 24, 2006||Nantero, Inc.||Nanotube-based switching elements with multiple controls|
|US7015500||Feb 10, 2003||Mar 21, 2006||Samsung Electronics Co., Ltd.||Memory device utilizing carbon nanotubes|
|US7115901||Jun 9, 2004||Oct 3, 2006||Nantero, Inc.||Non-volatile electromechanical field effect devices and circuits using same and methods of forming same|
|US7115960 *||Aug 13, 2004||Oct 3, 2006||Nantero, Inc.||Nanotube-based switching elements|
|US20010023986||Feb 7, 2001||Sep 27, 2001||Vladimir Mancevski||System and method for fabricating logic devices comprising carbon nanotube transistors|
|US20020175390||Apr 3, 2002||Nov 28, 2002||Goldstein Seth Copen||Electronic circuit device, system, and method|
|US20030200521||Jan 17, 2003||Oct 23, 2003||California Institute Of Technology||Array-based architecture for molecular electronics|
|US20040181630||Feb 11, 2004||Sep 16, 2004||Nantero, Inc.||Devices having horizontally-disposed nanofabric articles and methods of making the same|
|US20040238907||Jun 2, 2003||Dec 2, 2004||Pinkerton Joseph F.||Nanoelectromechanical transistors and switch systems|
|US20050056877||Mar 26, 2004||Mar 17, 2005||Nantero, Inc.||Nanotube-on-gate fet structures and applications|
|US20050065741||May 12, 2004||Mar 24, 2005||Nantero, Inc.||Sensor platform using a non-horizontally oriented nanotube element|
|US20050068128||Jun 20, 2003||Mar 31, 2005||David Yip||Anchorless electrostatically activated micro electromechanical system switch|
|US20060237537||Jun 14, 2006||Oct 26, 2006||Nanosys, Inc.||Applications of nano-enabled large area macroelectronic substrates incorporating nanowires and nanowire composites|
|GB2364933A||Title not available|
|WO2000048195A1||Feb 11, 2000||Aug 17, 2000||Board Of Trustees Operating Michigan State University||Nanocapsules containing charged particles, their uses and methods of forming the same|
|WO2001003208A1||Jun 30, 2000||Jan 11, 2001||President And Fellows Of Harvard College||Nanoscopic wire-based devices, arrays, and methods of their manufacture|
|1||Avouris, P., "Carbon nanotube electronics," Chemical Physics 2002, vol. 281, pp. 429-445.|
|2||Bachtold, A. et al., "Logic Circuits with Carbon Nanotube Transistors", Science, 2001. 294, 1317-1320 cited by other.|
|3||Bradley, K. et al., "Flexible Nanotube Electronics," Nano Letters, vol. 3, No. 10, pp. 1353-1355, 2003.|
|4||Chen, J. et al., "Self-aligned Carbon Nanotube Transistors with Charge Transfer Doping," Applied Physics Letters, vol. 86, pp. 123108-1-123108-3, 2005.|
|5||Chen, J. et al., "Self-aligned Carbon Nanotube Transistors with Charge Transfer Doping," Applied Physics Letters, vol. 86, pp. 123108-1—123108-3, 2005.|
|6||Chen, J., et al., "Self-Aligned Carbon Nanotube Transisters with Novel Chemical Doping," IEDM, pp. 29.4.1-29.4.4, 2004.|
|7||Chen, J., et al., "Self-Aligned Carbon Nanotube Transisters with Novel Chemical Doping," IEDM, pp. 29.4.1—29.4.4, 2004.|
|8||Dequesnes, M. et al., "Calculation of pull-in voltages for cabon-nanotube-based nanoelectromechanical switches," Nanotechnology, 2002, vol. 13, pp. 120-131.|
|9||Derycke, V. et al. "Carbon Nanotube Inter-and Intramolecular Logic Gates." Nano Letters, vol. 1, pp. 453-456, Sep. 2001.|
|10||Derycke, V., "Controlling Doping and Carrier Injection in Carbon NanotubeTransistors", Applied Physics Letters, 2002. 80 (15) 2773-2775. cited by other.|
|11||Duan, Xiangfeng, Nonvolatile Memory and Programmable Logic from Molecule-Gated Nanowires, Nano Letters, Mar. 2002, pp. 1-4.|
|12||Heinze, S., "Carbon Nanotubes as Schottky Barrier Transistors," Physical Review Letters, vol. 89, No. 10, pp. 106801-1-106801-4, Sep. 2, 2002.|
|13||Heinze, S., "Carbon Nanotubes as Schottky Barrier Transistors," Physical Review Letters, vol. 89, No. 10, pp. 106801-1—106801-4, Sep. 2, 2002.|
|14||Huang, Y., et al., "Logic Gates and Computation from Assembled Nanowire Building Blocks," Science, Nov. 9, 2001, vol. 294, pp. 1313-1316.|
|15||Javey, A., et al., "Carbon Nanotube Transistor Arrays for Multistage Complementary Logic and Ring Oscillators." Nano Letters, vol. 2, No. 9, pp. 929-932, published on web Jul. 31, 2002.|
|16||Javey, Ali et al., "High-k dielectrics for advanced carbon-nanotube transistors and logic gates," Nature Materials, vol. 1, Dec. 2002, 6 pages.|
|17||Kaneto, K. et al., "Electrical conductivities of multi-wall carbon nano tubes," Synthetic Metals, Elsevier Science S.A. (1999), vol. 103, pp. 2543-2546.|
|18||Lin, Yu-Ming et al,. "Novel Carbon Nanotube FET Design with Tunable Polarity," IEDM 04-687, Copyright 2004 IEEE, 4 pages.|
|19||Martel, R. et al., "Carbon Nanotube Field-Effect Transistors and Logic Circuits", DAC, 2002. 7.4 94-98. cited by other.|
|20||Radosavljevic, M. et al., "Nonvolatile Molecular Memory Elements Based on Ambipolar Nanotube Field Effect Transistors", Nano Letters, 2002. 2 (7) 761-764. cited by other.|
|21||Rueckes, T. et al., "Carbon Nanotube-Based Nonvolatile Random Access Memory for Molecular Computing", Science, 2000. 289, 94-97. cited by othe- r.|
|22||Rueckes, T. et al., "Carbon Nanotube—Based Nonvolatile Random Access Memory for Molecular Computing", Science, 2000. 289, 94-97. cited by othe- r.|
|23||Staderman, M., et al, "Nanoscale Study of Conduction through Carbon Nanotbute Networks," Physical Review B 69, Copyright 2004, The American Physical Society, 3 pages.|
|24||Wind, S. J., "Fabrication and Electrical Characterization of Top Gate Single-Wall Carbon Nanotube Field-Effect Transistors," IBM T. J. Watson Research Center, 14 pgs.|
|25||Wind, S.J., et al, "Vertical Sacling of Carbon Nanotube Field-Effect Transistors Using Top Gate Electrodes," Applied Physics Letters, vol. 80, No. 20, May 20, 2002, 3 pages.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7839176 *||Jun 2, 2009||Nov 23, 2010||Nantero, Inc.||Methods of making nanotube-based switching elements and logic circuits|
|US20090271971 *||Jun 2, 2009||Nov 5, 2009||Nantero, Inc.||Methods of making nanotube-based switching elements and logic circuits|
|U.S. Classification||257/393, 977/708|
|International Classification||H01L29/74, H01H59/00, H01L29/06, H01L27/28, H01L29/76, H01L29/78, H01L51/30, H01L29/73|
|Cooperative Classification||Y10S977/762, Y10S977/708, H01L29/0673, H01L29/73, G11C23/00, B82Y10/00, H01L51/0508, H01H1/0094, H01L51/0048, H01L29/0665, H01L29/78, H01L27/28, H01H2001/0005, G11C13/025|
|European Classification||B82Y10/00, H01L29/06C6W2, H01L51/05B2, G11C13/02N, H01H1/00N, H01L29/78, H01L29/06C6, H01L51/00M4D, H01L27/28, H01L29/73|
|Aug 20, 2008||AS||Assignment|
Owner name: LOCKHEED MARTIN CORPORATION,MARYLAND
Free format text: LICENSE;ASSIGNOR:NANTERO, INC.;REEL/FRAME:021411/0337
Effective date: 20080813
Owner name: LOCKHEED MARTIN CORPORATION, MARYLAND
Free format text: LICENSE;ASSIGNOR:NANTERO, INC.;REEL/FRAME:021411/0337
Effective date: 20080813
|Jul 26, 2013||FPAY||Fee payment|
Year of fee payment: 4