|Publication number||US7803722 B2|
|Application number||US 11/876,657|
|Publication date||Sep 28, 2010|
|Filing date||Oct 22, 2007|
|Priority date||Oct 22, 2007|
|Also published as||CN101419914A, CN101419914B, EP2053641A2, EP2053641A3, US20090104790|
|Publication number||11876657, 876657, US 7803722 B2, US 7803722B2, US-B2-7803722, US7803722 B2, US7803722B2|
|Original Assignee||Applied Materials, Inc|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (140), Non-Patent Citations (11), Referenced by (38), Classifications (35), Legal Events (2)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is related to a co-assigned U.S. Patent Application and titled “CHEMICAL VAPOR DEPOSITION OF HIGH QUALITY FLOW-LIKE SILICON DIOXIDE USING A SILICON CONTAINING PRECURSOR AND ATOMIC OXYGEN.” This application is also related to a co-assigned U.S. patent application Ser. No. 11/754,924 by Lubomirsky et al., filed May 29, 2007, and titled “PROCESS CHAMBER FOR DIELECTRIC GAPFILL.” The application is further related to a co-assigned U.S. Patent Application and titled “HIGH QUALITY SILICON OXIDE FILMS BY REMOTE PLASMA CVD FROM DISILANE PRECURSORS.” The entire contents of the related applications are hereby incorporated by reference for all purposes.
The present invention relates in general to methods for forming semiconductor structures, and more particular to methods for forming a dielectric layer within trenches.
As the device density on integrated circuits continues to increase, the size and distance between device structures continue to decrease. The narrower widths in the gaps of the structures and the trenches between structures increases the ratio of height to width (i.e., the aspect ratio) in these formations. The continued miniaturization of integrated circuit elements is shrinking the horizontal width within and between these elements faster than their vertical height.
While the ability to make device structures with ever increasing aspect ratios has allowed more of the structures (e.g., transistors, capacitors, diodes, etc.) to be packed onto the same surface area of a semiconductor chip substrate, it has also created fabrication problems. One of these problems is the difficulty of completely filling the gaps and trenches in these structures without creating a void or seam during the filling process. Filling gaps and trenches with dielectric materials like silicon oxide is necessary to electrically isolate nearby device structures from each other. If the gaps were left empty, there would be too much electrical noise, and current leakage for the devices to operate properly (or at all).
When gap widths are larger (and aspect ratios smaller), the gaps are relatively easy to fill with a rapid deposit of a dielectric material. The deposition material would blanket the sides and bottom of the gap and continue to fill from the bottom up until the crevice or trench was fully filled. As aspect ratios increased however, it became more difficult to fill the deep, narrow trench without having a blockage start a void or seam in the fill volume.
Voids and seams in a dielectric layer create problems both during semiconductor device fabrication and in the finished devices. The voids and seams are formed randomly in the dielectric layer and have unpredictable sizes, shapes, locations and population densities. This results in unpredictable and inconsistent post-deposition processing of the layer, such as even etching, polishing, annealing, etc. The voids and seams in the finished devices also create variations in the dielectric qualities of gaps and trenches in device structures. This can result in uneven and inferior device performance due to electrical crosstalk, charge leakage, and even shorting within and between device elements.
Techniques have been developed to minimize the formation of voids and seams during deposition of dielectric materials on high aspect ratio structures. These include slowing the deposition rate of the dielectric material so it stays more conformal to the sidewalls and bottom of the trench. A more conformal deposition can reduce the degree to which the deposited material builds up at the top or middle of the trench and eventually seals off the top of a void. However, slowing the deposition rate means increasing the deposition time, which reduces processing efficiency and production rates.
Another technique to control void formation is to increase the flowability of the deposited dielectric material. A material with more flowability can fill the trenches quickly from bottom up, and this desirably prevents void or seam formation that would become a permanent defect in the fill volume. Increasing the flowability of a silicon oxide dielectric material often involves adding water vapor or peroxide (e.g., H2O2) to the mix of precursors used to form the oxide layer. The water vapor creates more Si—OH bonds in the deposited film which impart an increased flowability to the film. However, increasing the moisture level during a silicon oxide deposition can also adversely effect the properties of the deposited film, including its density (i.e., an increased wet etch rate ratio (WERR)) and dielectric properties (i.e., an increased k-value).
According to an exemplary embodiment, a method for forming a semiconductor structure includes reacting a silicon precursor and an atomic oxygen precursor at a processing temperature of about 150° C. or less to form a silicon oxide layer over a substrate. The silicon oxide layer is ultra-violet (UV) cured within an oxygen-containing environment.
According to another exemplary embodiment, the method further includes forming at least one trench structure within the substrate, wherein the at least one trench structure has a height to width aspect ratio of about 5:1 or more.
According to the other exemplary embodiment, the method further includes providing the substrate to a deposition chamber; generating the atomic oxygen precursor outside the deposition chamber; introducing the atomic oxygen precursor into the chamber; and introducing the silicon precursor to the deposition chamber, wherein the silicon precursor and the atomic oxygen precursor are mixed in the deposition chamber.
According to alternative exemplary embodiment, the generating the atomic oxygen precursor includes: forming a plasma from a gas mixture comprising argon; and introducing an oxygen precursor to the plasma, wherein the oxygen precursor dissociates to form the atomic oxygen. The oxygen precursor may be selected from the group consisting of molecular oxygen, ozone, and nitrogen dioxide.
According to an exemplary embodiment, the silicon precursor is selected from the group consisting of silane, dimethylsilane, trimethylsilane, tetramethylsilane, diethylsilane, tetramethylorthosilicate (TMOS), tetraethylorthosilicate (TEOS), octamethyltrisiloxane (OMTS), octamethylcyclotetrasiloxane (OMCTS), tetramethylcyclotetrasiloxane (TOMCATS), DMDMOS, DEMS, methyl triethoxysilane (MTES), phenyldimethylsilane, and phenylsilane.
According to another exemplary embodiment, UV curing the silicon oxide layer has a processing temperature between about 20° C. and about 650° C.
According to the other exemplary embodiment, oxygen-containing environment comprises a mixture of ozone and oxygen.
According to alternative exemplary embodiment, the ozone has a percentage of about 18 wt % or less.
According to an exemplary embodiment, UV curing the silicon oxide layer has a processing time between about 1 minute and about 10 minutes.
According to alternative exemplary embodiment, UV curing the silicon oxide layer has an UV wavelength between about 200 nanometer (nm) and about 450 nm.
According to another exemplary embodiment, a method for forming a semiconductor structure includes interacting a silicon-containing precursor with at least one radical nitrogen precursor at a processing temperature of about 150° C. or less to form a silicon-nitrogen containing layer over a substrate, the silicon-containing precursor comprising two silicon atoms. The silicon-nitrogen containing layer is UV cured within an oxygen-containing environment to form a silicon oxide layer.
Additional embodiments and features are set forth in part in the description that follows, and in part will become apparent to those skilled in the art upon examination of the specification or may be learned by the practice of the invention. The features and advantages of the invention may be realized and attained by means of the instrumentalities, combinations, and methods described in the specification.
A further understanding of the nature of some exemplary embodiments may be realized by reference to the remaining portions of the specification and the drawings wherein like reference numerals are used throughout the several drawings to refer to similar components. In some instances, a sublabel is associated with a reference numeral and follows a hyphen to denote one of multiple similar components. When reference is made to a reference numeral without specification to an existing sublabel, it is intended to refer to all such multiple similar components.
Exemplary methods are described for forming a silicon oxide layer having a desired film density, a carbon concentration and/or a wet etch rate ratio (WERR) after a UV curing within an oxygen-containing environment. The UV curing may desirably increase the density of the silicon oxide layer and/or reduce the wet etch rate ratio of the silicon oxide layer.
Some exemplary methods include reacting a silicon precursor and an atomic oxygen precursor at a processing temperature of about 150° C. or less to form a silicon oxide layer over a substrate. The silicon oxide layer is ultra-violet (UV) cured within an oxygen-containing environment. Other exemplary methods include interacting a silicon-containing precursor with at least one radical nitrogen precursor at a processing temperature of about 150° C. or less to form a silicon-nitrogen containing layer over a substrate. The silicon-containing precursor may also comprise two or more silicon atoms. The silicon-nitrogen containing layer is UV cured within an oxygen-containing environment to form a silicon oxide layer.
Process 102 provides a substrate such as substrate 200 (shown in
In some embodiments, process 104 may generate an atomic oxygen precursor outside the deposition chamber. The atomic oxygen precursor may be generated by, for example, the dissociation of an oxygen containing precursor such as molecular oxygen (O2), ozone (O3), an nitrogen-oxygen compound (e.g., NO, NO2, N2O, etc.), a hydrogen-oxygen compound (e.g., H2O, H2O2, etc.), a carbon-oxygen compound (e.g., CO, CO2, etc.), as well as other oxygen containing precursors and combinations of precursors.
In some embodiments, the dissociation of the oxygen containing precursor to generate the atomic oxygen precursor may be done by thermal dissociation, ultraviolet light dissociation, and/or plasma dissociation, among other methods. Plasma dissociation may involve striking a plasma from helium, argon, etc., in a remote plasma generating chamber and introducing the oxygen precursor to the plasma to generate the atomic oxygen precursor.
Referring again to
The silicon precursor may include an organosilane compound and/or silicon compound that does not substantially contain carbon. Silicon precursors without carbon may include silane (SiH4), among others. Organosilane compounds may include compounds with direct Si—C bonding and/or compounds with Si—O—C bonding. Examples of organosilane silicon precursors may include dimethylsilane, trimethylsilane, tetramethylsilane, diethylsilane, tetramethylorthosilicate (TMOS), tetraethylorthosilicate (TEOS), octamethyltrisiloxane (OMTS), octamethylcyclotetrasiloxane (OMCTS), tetramethylcyclotetrasiloxane (TOMCATS), DMDMOS, DEMS, methyl triethoxysilane (MTES), phenyldimethylsilane, and phenylsilane, among others.
In some embodiments, the silicon precursor may be mixed with a carrier gas before or during its introduction to the deposition chamber. A carrier gas may be an inactive gas that does not substantially interfere with the formation of the oxide film on the substrate. Examples of carrier gases include helium, neon, argon, and hydrogen (H2), among other gases. Details about forming the silicon oxide layer 220 may be described in a co-assigned U.S. Patent Application, and titled “CHEMICAL VAPOR DEPOSITION OF HIGH QUALITY FLOW-LIKE SILICON DIOXIDE USING A SILICON CONTAINING PRECURSOR AND ATOMIC OXYGEN”, the entire contents of which are hereby incorporated by reference for all purposes.
In some embodiments, the atomic oxygen precursors and silicon precursors are not mixed before being introduced to the deposition chamber. The precursors may enter the chamber through spatially separated precursor inlets distributed around the deposition chamber. For example, the atomic oxygen precursor may enter from an inlet (or inlets) at the top of the deposition chamber and configured directly above the substrate. The inlet directs the flow of the atomic oxygen precursor in a direction substantially perpendicular to the substrate deposition surface. In other embodiments, the silicon precursor may enter from one or more inlets around the sides of the deposition chamber. The inlets may direct the flow of the silicon precursor in a direction approximately parallel to the deposition surface.
Additional embodiments include sending the atomic oxygen precursors and silicon precursors through separate ports of a multi-port showerhead. For example, a showerhead positioned above the substrate may include a pattern of openings for the precursors to enter the deposition chamber. One subset of openings may be supplied by the atomic oxygen precursor, while a second subset of openings is supplied by the silicon precursor. Precursors traveling through different sets of opening may be fluidly isolated from each other until exiting into the deposition chamber. Additional details about types and designs of precursor handling equipment is described in a co-assigned U.S. patent application Ser. No. 11/754,924 by Lubomirsky et al, filed May 29, 2007, and titled “PROCESS CHAMBER FOR DIELECTRIC GAPFILL”, the entire contents of which are hereby incorporated by reference for all purposes.
As the atomic oxygen precursors and silicon precursors react in the deposition chamber, they form the silicon oxide layer over the substrate. The initial oxide layer has desirably flowability, and may quickly migrate into gaps, openings, trenches, voids, seams, etc., in the structures present at the deposition surface. This allows the method 100 to provide oxide fills that are substantially free of voids and seams in gaps, trenches, and other surface structures. In some embodiments, the trenches 210 formed within the substrate 200 may have high height to width aspect ratios “H/W” (e.g., ARs of about 5:1, 6:1, 6:1, 8:1, 9:1, 10:1, 11:1, and 12:1 or more) as shown in
While not wishing to be bound to a particular theory, the silicon precursors and the atomic oxygen precursors may react to form a silicon oxide that has a high concentration of silicon-hydroxyl group (Si—OH) bonds. These bonds may impart the increased flowability to the silicon oxide layer. The initial silicon oxide layer may contain a level of carbon therein. The Si—OH bonds and/or carbon may increase the wet etch rate ratio (WERR) and dielectric constant of the deposited layer, which can reduce the quality of the deposited oxide, and its effectiveness as a electrical insulator.
Referring again to
The process 112 may densify the silicon oxide layer 220 to the silicon oxide layer 220 a as shown in
Post anneal WERR
In Table I, two silicon oxide layers are formed with different carbon concentrations using precursors A or B by, for example, the processes 100-110 described above in conjunction with
For the precursor B with a higher carbon level than the precursor A, it is found that the carbon concentration of the oxide layer is reduced from 6.6 (As-dep.) to substantially close to 0 (post UV-O3). The density (1.4912 g/cc) of the as-deposited silicon oxide layer is increased to about 2.0022 g/cc post UV-O3 curing. The post anneal wet etch rate ratio (WERR) is reduced from more than 30 (As-dep. without any curing) to about 5.0 (with UV-O3 curing). Accordingly, the UV-O3 curing may densify the as-deposited silicon oxide layer and desirably reduce the post anneal WERR of the silicon oxide layer.
According to Table 1, it is also found that the UV-O3 cured silicon oxide layer has a higher density than that of the UV-Ar cured silicon oxide layer or that of the N2 cured silicon oxide layer. The UV-O3 cured silicon oxide layer has a lower post anneal WERR than that of the UV-Ar cured silicon oxide layer or that of the N2 cured silicon oxide layer.
In Table 2, the silicon oxide layers indicated with “Precursor A” are subjected to UV-O3 curing at different temperatures, e.g., 100° C., 300° C., 390° C. and 500° C.; and the silicon oxide layers indicated with “Precursor B” are subjected to UV-O3 curing at different temperatures, e.g., 100° C., 200° C., 300° C., 400° C. and 500° C. It is found that the UV-O3 curing may achieve desired density and post anneal WERR of the silicon oxide layers at low processing temperature of about 100° C.
In some embodiments, the dielectric layer 230 may be subjected to a thermal treatment such as an anneal process (not shown). The thermal treatment may desirably densify the dielectric layer 230. In other embodiments, the processes for forming the dielectric layer 230 and the thermal treatment may be optional. The silicon oxide layer 220 (shown in
The method 300 may include introducing the one or more radical nitrogen precursors into the deposition chamber (308). The method 300 may react one or more radical nitrogen precursors and the one or more silicon containing precursors (310) to form a flowable dielectric film with Si—N(H)—Si bonds on the substrate. In some embodiments, the process 310 may have a processing temperature of about 150° C. or less.
In some embodiment, the one or more silicon containing precursors used in the CVD process include multiple hydroxyl groups in their molecular frameworks. The hydroxyl groups are retained in the CVD-deposited film providing a flow-like characteristic of the film that is similar to that of conventional SOG (Spin-on-Glass) film. Because of the flow-like characteristic, the CVD-deposited film based on method 300 tends to be collected in the bottom portion of substrate gap or trench during the deposition, reducing the occurrence of voids around the center of the gapfill or STI trench. In another embodiment, the one or more silicon containing precursors with at least a Si—Si bond in their molecular frameworks include disilane and/or polysilane precursors. The disilanes have a single Si—Si unit in their molecular framework while the polysilanes may have multiple Si—Si bonds. For example, disilanes with different substituents can be used, including alkoxy disilanes, alkoxy-alkyl disilanes, and alkoxy-acetoxy disilanes. In additional examples, disilanes with higher homologues may also be used. Of course, one of skilled in the art would recognize many alternatives, variations, and modifications in the selection of di- and polysilane precursors.
In some embodiments, reactive nitrogen species (such as —N, —NH, and —NH2) used in method 300 may be generated by introducing ammonia (NH3) in a remote plasma system. The remote plasma system may include a separate chamber that is coupled to the deposition chamber. The decomposition of ammonia in the remote plasma system produces radical nitrogen precursors, such as hydronitrene radicals like NH or NH2. Atomic hydrogen (H) radicals may also be generated. For example, hydronitrene and hydrogen radicals are generated in process 306 of the method 300. The radical nitrogen precursors may then be transferred to the deposition chamber where the one or more silicon containing precursors have been independently introduced. For example, the reactive nitrogen precursor may be transferred through a showerhead, while the silicon precursor is introduced through a plurality of fluted nozzles. Details about forming the silicon-oxygen containing layer may be described in a co-assigned U.S. Patent Application, and titled “HIGH QUALITY SILICON OXIDE FILMS BY REMOTE PLASMA CVD FROM DISILANE PRECURSORS”, the entire contents of which are hereby incorporated by reference for all purposes.
After the formation of the silicon-oxygen containing layer, the method 300 may include UV curing (312) the CVD-deposited flowable dielectric film into a silicon oxide film within an oxygen-containing environment. The UV curing (312) may include a film expansion due to the conversion of Si—N(H)—Si bonds to Si—O—Si bonds that counteracts a film shrinkage due to the removal of some hydroxyl groups from the CVD-deposited film. As a result, the balance of the film expansion and shrinkage leads to a dense, void-free silicon oxide film that also has a reduced probability of cracking due to stresses being introduced during the deposition and anneal.
In some embodiments, the UV curing (312) may be similar to the UV curing (112) described above in conjunction with
In some embodiments, the CVD process includes introducing at least two reactants independently into a deposition chamber and letting them react at a pre-determined condition. In one embodiment, a first reactant can be one type of precursor selected from a group consisting of Alkoxy Disilanes, Alkoxy-Alkyl Disilanes, Alkoxy-Acetoxy Disilanes, and Polysilanes. For example, the Alkoxy Disilanes include Si2(EtO)6 Ethoxy Disilanes, Si2(MeO)6 Methoxy Disilanes, and Si6(MeO)12 Methoxy Cyclohexylsilanes, where Et denotes Ethyl group (C2H6) and Me denotes Methyl group (CH3). In another example, the Alkoxy-Alkyl Disilanes may include Si2(EtO)4(Me)2 Tetraethoxy-Dimethyl Disilanes, Si2(EtO)4(Et)2 Tetraethoxy-Diethyl Disilanes, Si2(EtO)2(Me)4 Diethoxy-Tetramethyl Disilanes, Si2(MeO)4(Me)2 Tetramethoxy-Dimethyl Disilanes, and Si4O2(Me)8 Methyl Cyclohexylsiloxanes, Si6(MeO)6(Me)6 Methoxy-Methyl Cyclohexylsilanes, Si4O2(H2)4 Hydro-Cyclohexylsiloxanes. In yet another example, the Alkoxy-Acetoxy Disilanes may include Si2(AcO)6 Acetoxy Disilanes, Si2(Me)4(AcO)2 Tetramethyl-Diacetoxy Disilanes, and Si2(Me)2(AcO)4 Dimethyl-Tetracetoxy Disilanes, where Ac denotes Acetyl group. And in yet still another example, the polysilanes includes cyclopentylsilanes or other subinstitutes. Either one of these precursors mentioned above may be supplied into the deposition chamber without meeting any of the other reactant for the CVD process.
In other embodiments, the other reactant for the CVD process may be a second reactant including radical nitrogen species generated from remote ammonia plasma. For example, the radical nitrogen species may include nitrogen ions, hydronitrene radicals NHx, where x=1, or 2. Because in the molecular frameworks of those Disilane or Polysilane based precursors there is at least a Si—Si bond which is highly reactive, the CVD process may result in a product containing a plurality of Si—N(H)—Si bonds in addition to hydroxyl groups and carbon-based species. For example, the product is a silicon carbonitride film deposited on the substrate. The CVD-desposited silicon carbonitride film is amorphous and flowable due to the existence of those hydroxyl groups and carbon-based species.
In some embodiments, the subsequent UV-O3 curing within an oxygen-containing environment induces another chemical reaction between the silicon carbonitride film and oxygen (O). This reaction is an oxidization process in which the Si—N(H)—Si bond in the silicon carbonitride film is converted into Si—O—Si bond, resulting a formation of an silicon oxide film. One side product may include NH3 ammonia which can be immediately pumped out through an exhaust system built for the chamber.
Where a range of values is provided, it is understood that each intervening value, to the tenth of the unit of the lower limit unless the context clearly dictates otherwise, between the upper and lower limits of that range is also specifically disclosed. Each smaller range between any stated value or intervening value in a stated range and any other stated or intervening value in that stated range is encompassed within the invention. The upper and lower limits of these smaller ranges may independently be included or excluded in the range, and each range where either, neither or both limits are included in the smaller ranges is also encompassed within the invention, subject to any specifically excluded limit in the stated range. Where the stated range includes one or both of the limits, ranges excluding either or both of those included limits are also included in the invention.
As used herein and in the appended claims, the singular forms “a”, “and”, and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to “a process” may includes a plurality of such processes and reference to “the nozzle” may include reference to one or more nozzles and equivalents thereof known to those skilled in the art, and so forth.
Also, the words “comprise,” “comprising,” “include,” “including,” and “includes” when used in this specification and in the following claims are intended to specify the presence of stated features, integers, components, or steps, but they do not preclude the presence or addition of one or more other features, integers, components, steps, or groups.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US4147571||Jul 11, 1977||Apr 3, 1979||Hewlett-Packard Company||Method for vapor epitaxial deposition of III/V materials utilizing organometallic compounds and a halogen or halide in a hot wall system|
|US4816098||Jul 16, 1987||Mar 28, 1989||Texas Instruments Incorporated||Apparatus for transferring workpieces|
|US4818326||Apr 26, 1988||Apr 4, 1989||Texas Instruments Incorporated||Processing apparatus|
|US4931354||Nov 1, 1988||Jun 5, 1990||Murata Manufacturing Co., Ltd.||Multilayer printed circuit board|
|US5016332||Apr 13, 1990||May 21, 1991||Branson International Plasma Corporation||Plasma reactor and process with wafer temperature control|
|US5110407||Feb 20, 1991||May 5, 1992||Hitachi, Ltd.||Surface fabricating device|
|US5426076||Jul 8, 1993||Jun 20, 1995||Intel Corporation||Dielectric deposition and cleaning process for improved gap filling and device planarization|
|US5558717||Nov 30, 1994||Sep 24, 1996||Applied Materials||CVD Processing chamber|
|US5587014||Dec 21, 1994||Dec 24, 1996||Sumitomo Chemical Company, Limited||Method for manufacturing group III-V compound semiconductor crystals|
|US5622784||Jan 18, 1994||Apr 22, 1997||Seiko Epson Corporation||Synthetic resin ophthalmic lens having an inorganic coating|
|US5635409||Oct 28, 1994||Jun 3, 1997||Texas Instruments Incorporated||Real-time multi-zone semiconductor wafer temperature and process uniformity control system|
|US5786263||Apr 4, 1995||Jul 28, 1998||Motorola, Inc.||Method for forming a trench isolation structure in an integrated circuit|
|US5853607||Oct 11, 1995||Dec 29, 1998||Applied Materials, Inc.||CVD processing chamber|
|US5937308||Mar 26, 1997||Aug 10, 1999||Advanced Micro Devices, Inc.||Semiconductor trench isolation structure formed substantially within a single chamber|
|US5937323||Jun 3, 1997||Aug 10, 1999||Applied Materials, Inc.||Sequencing of the recipe steps for the optimal low-k HDP-CVD processing|
|US6009830||Nov 21, 1997||Jan 4, 2000||Applied Materials Inc.||Independent gas feeds in a plasma reactor|
|US6024044||Oct 9, 1997||Feb 15, 2000||Applied Komatsu Technology, Inc.||Dual frequency excitation of plasma for film deposition|
|US6087243||Oct 21, 1997||Jul 11, 2000||Advanced Micro Devices, Inc.||Method of forming trench isolation with high integrity, ultra thin gate oxide|
|US6090723||Feb 10, 1997||Jul 18, 2000||Micron Technology, Inc.||Conditioning of dielectric materials|
|US6140242||Dec 1, 1998||Oct 31, 2000||Samsung Electronics Co., Ltd.||Method of forming an isolation trench in a semiconductor device including annealing at an increased temperature|
|US6146970||May 26, 1998||Nov 14, 2000||Motorola Inc.||Capped shallow trench isolation and method of formation|
|US6156581||Dec 3, 1997||Dec 5, 2000||Advanced Technology Materials, Inc.||GaN-based devices using (Ga, AL, In)N base layers|
|US6165834 *||May 7, 1998||Dec 26, 2000||Micron Technology, Inc.||Method of forming capacitors, method of processing dielectric layers, method of forming a DRAM cell|
|US6207587||Jun 24, 1997||Mar 27, 2001||Micron Technology, Inc.||Method for forming a dielectric|
|US6302964||Mar 16, 2000||Oct 16, 2001||Applied Materials, Inc.||One-piece dual gas faceplate for a showerhead in a semiconductor wafer processing system|
|US6383954||Jul 27, 1999||May 7, 2002||Applied Materials, Inc.||Process gas distribution for forming stable fluorine-doped silicate glass and other films|
|US6387207||Apr 28, 2000||May 14, 2002||Applied Materials, Inc.||Integration of remote plasma generator with semiconductor processing chamber|
|US6406677||Jul 12, 1999||Jun 18, 2002||Eltron Research, Inc.||Methods for low and ambient temperature preparation of precursors of compounds of group III metals and group V elements|
|US6448187||Feb 21, 2001||Sep 10, 2002||Applied Materials, Inc.||Method of improving moisture resistance of low dielectric constant films|
|US6503557||May 4, 2000||Jan 7, 2003||Saint-Gobain Vitrage||Process for depositing at least one thin layer based on silicon nitride or oxynitride on a transparent substrate|
|US6506253||Sep 10, 2001||Jan 14, 2003||Tokyo Electron Limited||Photo-excited gas processing apparatus for semiconductor process|
|US6508879||Nov 10, 2000||Jan 21, 2003||Sony Corporation||Method of fabricating group III-V nitride compound semiconductor and method of fabricating semiconductor device|
|US6509283||May 13, 1998||Jan 21, 2003||National Semiconductor Corporation||Thermal oxidation method utilizing atomic oxygen to reduce dangling bonds in silicon dioxide grown on silicon|
|US6524931||Jul 20, 1999||Feb 25, 2003||Motorola, Inc.||Method for forming a trench isolation structure in an integrated circuit|
|US6528332||Apr 27, 2001||Mar 4, 2003||Advanced Micro Devices, Inc.||Method and system for reducing polymer build up during plasma etch of an intermetal dielectric|
|US6544900||Nov 14, 2001||Apr 8, 2003||Asm America, Inc.||In situ dielectric stacks|
|US6548416||Jul 24, 2001||Apr 15, 2003||Axcelis Technolgoies, Inc.||Plasma ashing process|
|US6566278||Aug 24, 2000||May 20, 2003||Applied Materials Inc.||Method for densification of CVD carbon-doped silicon oxide films through UV irradiation|
|US6596654||Nov 28, 2001||Jul 22, 2003||Novellus Systems, Inc.||Gap fill for high aspect ratio structures|
|US6614181||Aug 23, 2000||Sep 2, 2003||Applied Materials, Inc.||UV radiation source for densification of CVD carbon-doped silicon oxide films|
|US6630413||Apr 26, 2001||Oct 7, 2003||Asm Japan K.K.||CVD syntheses of silicon nitride materials|
|US6660391||Jul 27, 1999||Dec 9, 2003||Asml Us, Inc.||Low κ dielectric inorganic/organic hybrid films and method of making|
|US6676751||Jul 12, 2001||Jan 13, 2004||Cbl Technologies, Inc||Epitaxial film produced by sequential hydride vapor phase epitaxy|
|US6683364||Feb 26, 2002||Jan 27, 2004||Samsung Electronics Co., Ltd.||Integrated circuit devices including an isolation region defining an active region area and methods for manufacturing the same|
|US6716770||May 23, 2001||Apr 6, 2004||Air Products And Chemicals, Inc.||Low dielectric constant material and method of processing by CVD|
|US6756085||Jul 21, 2003||Jun 29, 2004||Axcelis Technologies, Inc.||Ultraviolet curing processes for advanced low-k materials|
|US6787191||Apr 4, 2001||Sep 7, 2004||Asahi Kasei Kabushiki Kaisha||Coating composition for the production of insulating thin films|
|US6794290||Dec 3, 2001||Sep 21, 2004||Novellus Systems, Inc.||Method of chemical modification of structure topography|
|US6818517||Aug 29, 2003||Nov 16, 2004||Asm International N.V.||Methods of depositing two or more layers on a substrate in situ|
|US6830624||May 2, 2003||Dec 14, 2004||Applied Materials, Inc.||Blocker plate by-pass for remote plasma clean|
|US6833052||Oct 29, 2002||Dec 21, 2004||Applied Materials, Inc.||Deposition chamber and method for depositing low dielectric constant films|
|US6833322||Oct 17, 2002||Dec 21, 2004||Applied Materials, Inc.||Apparatuses and methods for depositing an oxide film|
|US6867086||Mar 13, 2003||Mar 15, 2005||Novellus Systems, Inc.||Multi-step deposition and etch back gap fill process|
|US6890403||Jul 2, 2002||May 10, 2005||Applied Materials Inc.||Apparatus and process for controlling the temperature of a substrate in a plasma reactor|
|US6900067||Dec 11, 2002||May 31, 2005||Lumileds Lighting U.S., Llc||Growth of III-nitride films on mismatched substrates without conventional low temperature nucleation layers|
|US6955836||Dec 23, 2002||Oct 18, 2005||Anelva Corporation||Silicon oxide film formation method|
|US6958112||May 27, 2003||Oct 25, 2005||Applied Materials, Inc.||Methods and systems for high-aspect-ratio gapfill using atomic-oxygen generation|
|US7018902||Jun 10, 2002||Mar 28, 2006||Texas Instruments Incorporated||Gate dielectric and method|
|US7084076||Feb 19, 2004||Aug 1, 2006||Samsung Electronics, Co., Ltd.||Method for forming silicon dioxide film using siloxane|
|US7115419||Mar 18, 2004||Oct 3, 2006||Ushiodenki Kabushiki Kaisha||Process for producing a film for controlling the chemotactic function and an artificial material and process for producing the artificial material|
|US7148155||Oct 26, 2004||Dec 12, 2006||Novellus Systems, Inc.||Sequential deposition/anneal film densification method|
|US7205248||Feb 4, 2003||Apr 17, 2007||Micron Technology, Inc.||Method of eliminating residual carbon from flowable oxide fill|
|US7220461||Oct 12, 2004||May 22, 2007||Tokyo Electron Limited||Method and apparatus for forming silicon oxide film|
|US7399388||Jul 25, 2003||Jul 15, 2008||Applied Materials, Inc.||Sequential gas flow oxide deposition technique|
|US7419903||Apr 13, 2005||Sep 2, 2008||Asm International N.V.||Thin films|
|US7435661||Jan 27, 2006||Oct 14, 2008||Atmel Corporation||Polish stop and sealing layer for manufacture of semiconductor devices with deep trench isolation|
|US7498273||Oct 16, 2006||Mar 3, 2009||Applied Materials, Inc.||Formation of high quality dielectric films of silicon dioxide for STI: usage of different siloxane-based precursors for harp II—remote plasma enhanced deposition processes|
|US7524735||Jun 5, 2006||Apr 28, 2009||Novellus Systems, Inc||Flowable film dielectric gap fill process|
|US7541297||Oct 22, 2007||Jun 2, 2009||Applied Materials, Inc.||Method and system for improving dielectric film quality for void free gap fill|
|US20010021595||Jan 8, 2001||Sep 13, 2001||Taiwan Semiconductor Manufacturing Company||Sub-atmospheric pressure thermal chemical vapor deposition (SACVD) trench isolation method with attenuated surface sensitivity|
|US20010029114||Feb 27, 2001||Oct 11, 2001||Michele Vulpio||Method of forming polymeric layers of silicon oxynitride|
|US20010038919||Mar 19, 2001||Nov 8, 2001||Berry Ivan L.||Plasma curing process for porous silica thin film|
|US20010054387||May 5, 2000||Dec 27, 2001||Jonathan Frankel||Heater/lift assembly for high temperature processing chamber|
|US20020048969||Oct 23, 2001||Apr 25, 2002||Applied Materials, Inc.||Method of forming film, method of manufacturing semiconductor device, and film forming apparatus|
|US20020127350||Mar 7, 2001||Sep 12, 2002||Applied Materials, Inc.||High-permeability magnetic shield for improved process uniformity in nonmagnetized plasma process chambers|
|US20020142585||Mar 4, 2002||Oct 3, 2002||Applied Materials, Inc.||Very low dielectric constant plasma-enhanced CVD films|
|US20020146879||Dec 21, 2001||Oct 10, 2002||Applied Materials, Inc.||Limiting Hydrogen ion diffusion using multiple layers of SiO2 and Si3N4|
|US20020164891||May 3, 2001||Nov 7, 2002||International Business Machines Corporation||Ordered two-phase dielectric film, and semiconductor device containing the same|
|US20030064154||Aug 6, 2002||Apr 3, 2003||Laxman Ravi K.||Low-K dielectric thin films and chemical vapor deposition method of making same|
|US20030118748||Dec 23, 2002||Jun 26, 2003||Akira Kumagai||Silicon oxide film formation method|
|US20030124873||Dec 28, 2001||Jul 3, 2003||Guangcai Xing||Method of annealing an oxide film|
|US20030143841||Apr 8, 2002||Jul 31, 2003||Yang Michael X.||Integration of titanium and titanium nitride layers|
|US20030159656||Mar 25, 2003||Aug 28, 2003||Applied Materials, Inc.||Hydrogen assisted undoped silicon oxide deposition process for HDP-CVD|
|US20030172872||Jan 27, 2003||Sep 18, 2003||Applied Materials, Inc.||Apparatus for cyclical deposition of thin films|
|US20030232495||May 1, 2003||Dec 18, 2003||Farhad Moghadam||Methods and apparatus for E-beam treatment used to fabricate integrated circuit devices|
|US20040008334||Jul 11, 2002||Jan 15, 2004||Sreenivasan Sidlgata V.||Step and repeat imprint lithography systems|
|US20040048492||Sep 8, 2003||Mar 11, 2004||Applied Materials, Inc.||Apparatus for reducing plasma charge damage for plasma processes|
|US20040065253||Oct 3, 2003||Apr 8, 2004||Eva Tois||Method of growing oxide thin films|
|US20040079118||Oct 23, 2002||Apr 29, 2004||Applied Materials Inc||Method of forming a phosphorus doped optical core using a PECVD process|
|US20040146661||Jan 23, 2003||Jul 29, 2004||Applied Materials, Inc.||Hydrogen assisted hdp-cvd deposition process for aggressive gap-fill technology|
|US20040152342||Feb 4, 2003||Aug 5, 2004||Micron Technology, Inc.||Method of eliminating residual carbon from flowable oxide fill|
|US20040161899||Feb 14, 2003||Aug 19, 2004||Luo Tien Ying||Radical oxidation and/or nitridation during metal oxide layer deposition process|
|US20040175501||Jul 21, 2003||Sep 9, 2004||Lukas Aaron Scott||Mechanical enhancement of dense and porous organosilicate materials by UV exposure|
|US20040180557||Feb 19, 2004||Sep 16, 2004||Samsung Electronics Co., Ltd.||Method for forming silicon dioxide film using siloxane|
|US20040185641||Apr 1, 2004||Sep 23, 2004||Hiroshi Tanabe||Thin film transistor having high mobility and high on-current and method for manufacturing the same|
|US20040241342||May 27, 2003||Dec 2, 2004||Applied Materials, Inc.||Methods and systems for high-aspect-ratio gapfill using atomic-oxygen generation|
|US20050001556||May 7, 2004||Jan 6, 2005||Applied Materials, Inc.||Capacitively coupled plasma reactor with magnetic plasma control|
|US20050019494||Jul 25, 2003||Jan 27, 2005||Applied Materials, Inc., A Delaware Corporation||Sequential gas flow oxide deposition technique|
|US20050062165||Sep 19, 2003||Mar 24, 2005||International Business Machines Corporation||Method of forming closed air gap interconnects and structures formed thereby|
|US20050087140||Oct 29, 2004||Apr 28, 2005||Katsuhisa Yuda||Remote plasma apparatus for processing substrate with two types of gases|
|US20050142895||Dec 20, 2004||Jun 30, 2005||Applied Materials, Inc.||Gap-fill depositions in the formation of silicon containing dielectric materials|
|US20050181555||Apr 13, 2005||Aug 18, 2005||Haukka Suvi P.||Thin films|
|US20050186731 *||Feb 19, 2004||Aug 25, 2005||Derderian Garo J.||Atomic layer deposition method of forming an oxide comprising layer on a substrate|
|US20050196533||Oct 12, 2004||Sep 8, 2005||Kazuhide Hasebe||Method and apparatus for forming silicon oxide film|
|US20050227499||Apr 2, 2004||Oct 13, 2005||Applied Materials, Inc.||Oxide-like seasoning for dielectric low k films|
|US20050250340||May 7, 2004||Nov 10, 2005||Applied Materials, Inc., A Delaware Corporation||HDP-CVD seasoning process for high power HDP-CVD gapfil to improve particle performance|
|US20060011984||Sep 15, 2005||Jan 19, 2006||Amberwave Systems Corporation||Control of strain in device layers by selective relaxation|
|US20060014399||Jul 14, 2004||Jan 19, 2006||Tokyo Electron Limited||Low-temperature plasma-enhanced chemical vapor deposition of silicon-nitrogen-containing films|
|US20060030165||Nov 16, 2004||Feb 9, 2006||Applied Materials, Inc. A Delaware Corporation||Multi-step anneal of thin films for film densification and improved gap-fill|
|US20060055004||Nov 7, 2005||Mar 16, 2006||International Business Machines Corporation||Low K and ultra low K SiCOH dielectric films and methods to form the same|
|US20060068599||Sep 6, 2005||Mar 30, 2006||Samsung Electronics Co., Ltd.||Methods of forming a thin layer for a semiconductor device and apparatus for performing the same|
|US20060096540||Jun 2, 2005||May 11, 2006||Choi Jin H||Apparatus to manufacture semiconductor|
|US20060110943||Aug 24, 2005||May 25, 2006||Johan Swerts||Remote plasma activated nitridation|
|US20060121394||Jan 26, 2006||Jun 8, 2006||Taiwan Semiconductor Manufacturing Co., Ltd.||Shallow trench filled with two or more dielectrics for isolation and coupling for stress control|
|US20060162661||Jan 22, 2005||Jul 27, 2006||Applied Materials, Inc.||Mixing energized and non-energized gases for silicon nitride deposition|
|US20060178018||Apr 3, 2006||Aug 10, 2006||Applied Materials, Inc.||Silicon oxynitride gate dielectric formation using multiple annealing steps|
|US20060223315||Apr 5, 2005||Oct 5, 2006||Applied Materials, Inc.||Thermal oxidation of silicon using ozone|
|US20060228903||Mar 30, 2005||Oct 12, 2006||Mcswiney Michael L||Precursors for the deposition of carbon-doped silicon nitride or silicon oxynitride films|
|US20060281496||May 21, 2004||Dec 14, 2006||Cedraeus Inc.||Method for a random-based decision-making process|
|US20060286776||Jun 20, 2006||Dec 21, 2006||Applied Materials, Inc.||Method for forming silicon-containing materials during a photoexcitation deposition process|
|US20070020392||Sep 26, 2006||Jan 25, 2007||Applied Microstructures, Inc.||Functional organic based vapor deposited coatings adhered by an oxide layer|
|US20070026689||Nov 16, 2005||Feb 1, 2007||Fujitsu Limited||Silica film forming material, silica film and method of manufacturing the same, multilayer wiring structure and method of manufacturing the same, and semiconductor device and method of manufacturing the same|
|US20070049044||Sep 1, 2005||Mar 1, 2007||Micron Technology, Inc.||Porous organosilicate layers, and vapor deposition systems and methods for preparing same|
|US20070077777||Sep 30, 2005||Apr 5, 2007||Tokyo Electron Limited||Method of forming a silicon oxynitride film with tensile stress|
|US20070092661||Oct 20, 2006||Apr 26, 2007||Daisuke Ryuzaki||Liquid crystal display device and dielectric film usable in the liquid crystal display device|
|US20070128864||Nov 6, 2006||Jun 7, 2007||Paul Ma||Apparatus and process for plasma-enhanced atomic layer deposition|
|US20070173073||Jan 24, 2006||Jul 26, 2007||Frank Weber||Porous silicon dielectric|
|US20070181966||May 19, 2006||Aug 9, 2007||Fujitsu Limited||Fabrication process of semiconductor device and semiconductor device|
|US20070232082||Jan 30, 2007||Oct 4, 2007||Mihaela Balseanu||Method to improve the step coverage and pattern loading for dielectric films|
|US20070281495 *||Oct 16, 2006||Dec 6, 2007||Applied Materials, Inc.||Formation of high quality dielectric films of silicon dioxide for sti: usage of different siloxane-based precursors for harp ii - remote plasma enhanced deposition processes|
|US20070281496||May 29, 2007||Dec 6, 2007||Applied Materials, Inc.||Chemical vapor deposition of high quality flow-like silicon dioxide using a silicon containing precursor and atomic oxygen|
|US20080085607 *||Sep 19, 2006||Apr 10, 2008||Chen-Hua Yu||Method for modulating stresses of a contact etch stop layer|
|US20080102223||Apr 9, 2007||May 1, 2008||Sigurd Wagner||Hybrid layers for use in coatings on electronic devices or other articles|
|US20090061647||Aug 27, 2007||Mar 5, 2009||Applied Materials, Inc.||Curing methods for silicon dioxide thin films deposited from alkoxysilane precursor with harp ii process|
|DE19654737A1||Dec 30, 1996||Jul 3, 1997||Toshiba Kawasaki Kk||Semiconductor device for LSI devices|
|EP1717848A1||Feb 17, 2005||Nov 2, 2006||Toagosei Co., Ltd.||Method for producing silicon oxide film|
|JP01241826A||Title not available|
|WO2002077320A1||Mar 20, 2002||Oct 3, 2002||Dow Corning Corporation||Method for producing hydrogenated silicon oxycarbide films|
|WO2003066933A||Title not available|
|WO2007040856A2||Aug 23, 2006||Apr 12, 2007||Tokyo Electron Limited||Plasma-assisted vapor phase treatment of low dielectric constant films using a batch processing system|
|1||Coltrin, M.E., et al., "Chemistry of AlGaN Particulate Formation,"National Nuclear Security Administration, Physical, Chemical, & Nano Sciences, Research Briefs, 2005, pp. 42-43.|
|2||EP Search Report mailed Jun. 9, 2009; Application No. 08167338.6, 9 pages.|
|3||Gulleri, G. et al., "Deposition Temperature Determination of HDPCVD Silicon Dioxide Films," 2005, Microelectronic Engineering, vol. 82, pp. 236-241.|
|4||International Search Report PCT/US07/71804.|
|5||Kang, Hun, "A Study of the Nucleation and Formation of Multi-functional Nanostructures using GaN-Based Materials for Device Applications," Georgia Institute of Technology, Doctor of Philosophy in the School of Electrical & Computer Engineering Dissertation, Dec. 2006, p. 14.|
|6||Lee, Eun Gu, et al., "Effects of Wet Oxidation on the Electrical Properties of sub-10 nm thick silicon nitride films", Thin Solid Films, Elsevier-Sequoia S.A. Lausanne, CH. vol. 205, No. 2, Dec. 1, 1991, pp. 246-251.|
|7||Lucovsky, G. et al., "Depostion of silicon dioxide and silicon nitride by remote plasma enhanced chemical vapor deposition," Journal of Vacuum Science & Technology, vol. 4, No. 3, May-Jun. 1986, pp. 681-688.|
|8||PCT International Seach Report and Written Opinion mailed Apr. 12, 2010; International Application No. PCT/US2009/055073, 12 pages.|
|9||PCT International Search Report and Written Opinion mailed Jan. 6, 2009, International Application No. PCT/US08/82365, 12 pages.|
|10||PCT International Search Report and Written Opinion mailed on Jul. 30, 2008 by the European Patent Office, International Application No. PCT/US2007/081139, 19 pages.|
|11||Tsu, D. V. et al., "Silicon Nitride and Silicon Diimide Grown By Remote Plasma Enhanced Chemical Vapor Deposition", Journal of Vacuum Science and Technology: Part A, AVS/AIP, Melville, NY.; US, vol. 4, No. 3, Part 01, May 1, 1986, pp. 480-485.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7867923||Oct 22, 2007||Jan 11, 2011||Applied Materials, Inc.||High quality silicon oxide films by remote plasma CVD from disilane precursors|
|US7902080||Mar 8, 2011||Applied Materials, Inc.||Deposition-plasma cure cycle process to enhance film quality of silicon dioxide|
|US7935643||May 3, 2011||Applied Materials, Inc.||Stress management for tensile films|
|US7943531||May 17, 2011||Applied Materials, Inc.||Methods for forming a silicon oxide layer over a substrate|
|US7989365||Aug 2, 2011||Applied Materials, Inc.||Remote plasma source seasoning|
|US7994019||Sep 27, 2010||Aug 9, 2011||Applied Materials, Inc.||Silicon-ozone CVD with reduced pattern loading using incubation period deposition|
|US8232176||Jun 20, 2007||Jul 31, 2012||Applied Materials, Inc.||Dielectric deposition and etch back processes for bottom up gapfill|
|US8236708||Aug 7, 2012||Applied Materials, Inc.||Reduced pattern loading using bis(diethylamino)silane (C8H22N2Si) as silicon precursor|
|US8242031||Aug 14, 2012||Applied Materials, Inc.||High quality silicon oxide films by remote plasma CVD from disilane precursors|
|US8304351||Dec 20, 2010||Nov 6, 2012||Applied Materials, Inc.||In-situ ozone cure for radical-component CVD|
|US8318584||Jun 3, 2011||Nov 27, 2012||Applied Materials, Inc.||Oxide-rich liner layer for flowable CVD gapfill|
|US8329262||Dec 11, 2012||Applied Materials, Inc.||Dielectric film formation using inert gas excitation|
|US8357435||Sep 15, 2008||Jan 22, 2013||Applied Materials, Inc.||Flowable dielectric equipment and processes|
|US8445078||Sep 20, 2011||May 21, 2013||Applied Materials, Inc.||Low temperature silicon oxide conversion|
|US8449942||May 28, 2013||Applied Materials, Inc.||Methods of curing non-carbon flowable CVD films|
|US8450191||May 28, 2013||Applied Materials, Inc.||Polysilicon films by HDP-CVD|
|US8466073||Jun 18, 2013||Applied Materials, Inc.||Capping layer for reduced outgassing|
|US8476142||Mar 21, 2011||Jul 2, 2013||Applied Materials, Inc.||Preferential dielectric gapfill|
|US8524004||Jun 15, 2011||Sep 3, 2013||Applied Materials, Inc.||Loadlock batch ozone cure|
|US8551891||Jun 20, 2012||Oct 8, 2013||Applied Materials, Inc.||Remote plasma burn-in|
|US8563445||Feb 10, 2011||Oct 22, 2013||Applied Materials, Inc.||Conformal layers by radical-component CVD|
|US8617989||Apr 19, 2012||Dec 31, 2013||Applied Materials, Inc.||Liner property improvement|
|US8629067||Dec 16, 2010||Jan 14, 2014||Applied Materials, Inc.||Dielectric film growth with radicals produced using flexible nitrogen/hydrogen ratio|
|US8647992||Dec 21, 2010||Feb 11, 2014||Applied Materials, Inc.||Flowable dielectric using oxide liner|
|US8664127||Jul 14, 2011||Mar 4, 2014||Applied Materials, Inc.||Two silicon-containing precursors for gapfill enhancing dielectric liner|
|US8716154||Oct 3, 2011||May 6, 2014||Applied Materials, Inc.||Reduced pattern loading using silicon oxide multi-layers|
|US8741788||Jul 21, 2010||Jun 3, 2014||Applied Materials, Inc.||Formation of silicon oxide using non-carbon flowable CVD processes|
|US8753449||May 29, 2013||Jun 17, 2014||Applied Materials, Inc.||Enhancement in UV curing efficiency using oxygen-doped purge for ultra low-K dielectric film|
|US8889566||Nov 5, 2012||Nov 18, 2014||Applied Materials, Inc.||Low cost flowable dielectric films|
|US8980382||Jul 15, 2010||Mar 17, 2015||Applied Materials, Inc.||Oxygen-doping for non-carbon radical-component CVD films|
|US9018108||Mar 15, 2013||Apr 28, 2015||Applied Materials, Inc.||Low shrinkage dielectric films|
|US9190263||Aug 22, 2013||Nov 17, 2015||Asm Ip Holding B.V.||Method for forming SiOCH film using organoaminosilane annealing|
|US9285168||Sep 28, 2011||Mar 15, 2016||Applied Materials, Inc.||Module for ozone cure and post-cure moisture treatment|
|US9324811||Sep 4, 2013||Apr 26, 2016||Asm Ip Holding B.V.||Structures and devices including a tensile-stressed silicon arsenic layer and methods of forming same|
|US9384987||Dec 15, 2014||Jul 5, 2016||Asm Ip Holding B.V.||Metal oxide protective layer for a semiconductor device|
|US20090094457 *||Nov 18, 2008||Apr 9, 2009||Silverbrook Research Pty Ltd||System for registration of sensing device with printer|
|US20090104791 *||Oct 22, 2007||Apr 23, 2009||Applied Materials, Inc. A Delaware Corporation||Methods for Forming a Silicon Oxide Layer Over a Substrate|
|US20140363903 *||Jun 10, 2013||Dec 11, 2014||Tokyo Ohta Kogyo Co., Ltd.||Substrate treating apparatus and method of treating substrate|
|U.S. Classification||438/787, 438/788, 257/E21.487, 438/792|
|Cooperative Classification||H01L21/02348, H01L21/02274, H01L21/02337, H01L21/0217, H01L21/02326, H01L21/3185, C23C16/452, C23C16/401, C23C16/56, H01L21/02164, H01L21/31612, H01L21/3105, H01L21/76837, H01L21/02167, H01L21/02126, C23C16/34|
|European Classification||H01L21/02K2T8H, H01L21/02K2T8B2B, H01L21/02K2C1L9, H01L21/02K2C1L1, H01L21/02K2C1L7, H01L21/02K2T8L2, H01L21/02K2C1L5, H01L21/02K2E3B6B, H01L21/316B2B, C23C16/40B, C23C16/56, C23C16/452, C23C16/34, H01L21/3105|
|Dec 3, 2007||AS||Assignment|
Owner name: APPLIED MATERIALS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIANG, JINGMEI;REEL/FRAME:020187/0039
Effective date: 20071116
|Feb 25, 2014||FPAY||Fee payment|
Year of fee payment: 4