|Publication number||US7818619 B2|
|Application number||US 11/847,333|
|Publication date||Oct 19, 2010|
|Filing date||Aug 30, 2007|
|Priority date||Aug 30, 2007|
|Also published as||US20090063903|
|Publication number||11847333, 847333, US 7818619 B2, US 7818619B2, US-B2-7818619, US7818619 B2, US7818619B2|
|Inventors||Steven Joseph Smolski|
|Original Assignee||International Business Machines Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (10), Non-Patent Citations (6), Classifications (8), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The disclosures herein relate to information handling systems, and more particularly, to the efficient debugging and testing of information handling systems under test in a multitasking environment.
An information handling system (IHS) may include one or more processors for processing, handling, communicating or otherwise manipulating information. A multi-core processor is one term that describes a processor with multiple processors or cores integrated in a common integrated circuit (IC). One example of a multi-core processor is a cell broadband engine (CBE) processor such as shown in the publication entitled “Cell Broadband Engine Architecture, Version 1.0”, by IBM Corp, Sony and Toshiba, Aug. 8, 2005, the disclosure of which is incorporated herein by reference in its entirety. An IHS may concurrently support multiple operating systems. Moreover, multiple software program applications may execute within the IHS at the same time. For example, an IHS may execute a test program application for debugging existing hardware and software and at the same time execute a program for calculating and sending graphics data to a display. A multi-processing environment is an environment in which multiple programs execute or run concurrently. Multi-processing environments are commonplace in conventional processor architectures and require extensive and complex testing scenarios.
Information handling system designers, users, and other entities require the ability to test IHSs in a variety of configurations to verify capability and functionality. System designers may use a test methodology to test an IHS for basic high level functionality during the integrated circuit fabrication process. For example, a test process may check integrated circuits for speed and discard integrated circuits that test slow. The test process may alternatively separate integrated circuits into categories of circuits, for example circuits useful in slower speed applications and circuits useful in faster speed applications. Other test methodologies provide for testing IHSs after fabrication processing and prior to integration into a larger more complex system. Such test methodologies may involve basic IC and component level testing. For example, testing may include providing power to the IHS and injecting signals into input busses and monitoring output busses for proper data values, timing signals, and other testable criteria. IHS test methods may include provisions for application of external environmental parameters such as temperature, humidity, power supply noise level, and other variable inputs. Typically after functional testing yields a good IHS, the next level of testing operates in real life or real time environments. Real time tests require the introduction of test methodologies to a fully functioning IHS.
Although testing may include on-board test hardware and software within the IHS, eventually test results must be written to some external device for system users to interpret. As IHSs become more and more complex, the testing methodologies must likewise become more complex for accurate and complete testing. One particular test methodology relies on the external communication from a controlling IHS to an IHS under test. The controlling IHS may communicate through an external communication bus to the IHS under test. The speed and effectiveness of the communication bus and the hardware and software that manages the communications becomes a large factor in the capability and effectiveness of this style of testing methodology. This style of testing and other conventional testing strategies introduce unknown effects upon the IHS under test by the invasive nature of the test methodologies.
What is needed is a method and apparatus that more completely utilizes the effective communication interfaces of complex IHSs in a test architecture and solves the problems above.
Accordingly, in one embodiment, a method is disclosed for testing a system under test (SUT). The method includes providing a debugging system with a first processor including a first memory mapping input output (I/O) interface. The method also includes providing the system under test (SUT) with a second processor including a second memory mapping input output (I/O) interface. The method further includes configuring the debugging system and the SUT together in a cluster mode wherein the first processor acts as a debugging master that executes test software and the second processor acts as a slave that executes application software. The first processor communicates with the second processor via a memory mapping interface bus between the first and second memory mapping I/O interfaces. The method still further includes conducting test operations, by the debugging system, on the SUT wherein the test software in the debugging system accesses at least one of memory, registers and nonvolatile storage of the SUT via the memory mapping interface bus.
In another embodiment, a test system is disclosed that includes a debugging system including a first processor. The first processor includes a first memory mapping input output (I/O) interface. The test system also includes a system under test (SUT) including a second processor. The second processor includes a second memory mapping input output (I/O) interface. The SUT also includes a memory, registers and nonvolatile storage. A memory mapping interface bus couples the first memory mapping I/O interface of the first processor to the second memory mapping I/O interface of the second processor such that the debugging system and the SUT operate in a cluster mode to communicate over the memory mapping interface bus. The first processor of the debugging system is configured to act as a master that executes test software while the second processor of the SUT executes application software, thus enabling the debugging system to conduct test operations on the SUT over the memory mapping interface bus.
The appended drawings illustrate only exemplary embodiments of the invention and therefore do not limit its scope because the inventive concepts lend themselves to other equally effective embodiments.
Information handling system (IHS) designers, users, and other entities require the ability to test IHSs in a variety of configurations. For example, one configuration may involve loading debugging or testing software into an IHS under test, also known as a system under test (SUT). Those skilled in the art may also refer to the SUT as a device under test (DUT), unit under test (UUT) and other terms that note which particular IHS is the focus of a test strategy. In a single IHS configuration, software executing within the IHS or SUT performs a variety of tests to determine if the SUT functions properly. Operating system software within the SUT writes test results into memory, on a display, or across a communications bus to any external device where interpretation by system users is practical. Another configuration scenario involves multiple IHSs wherein one IHS operates as the debugging system, and another IHS operates as the SUT. Multiple IHS configurations require a communication bus between the debugging system and the SUT. Some test methodologies involve testing scenarios wherein two IHSs interact.
One problem with the test methodology of
Test software 145 may further modify the normal behavior of SUT 140 due to the nature of multi-tasking test instructions that execute concurrently with application software 142 instructions. This modification of SUT 140 behavior presents another problem with the methodology of conventional test system 100. When test software 145 runs concurrently with application software 142, SUT 140 does not run in a real time environment. The interaction between test software 145 and the rest of SUT 140 operations causes unpredictable changes in the normal operation of SUT 140.
Another test methodology involves executing debugging software 125 within debugging system 120 as the primary control over testing operations in SUT 140. This method requires extensive communications across interface bus 130 which exhibits inherent speed limitations. As above, this invasive testing methodology does not allow SUT 140 to run in a real time environment. The communication between debugging system 120 and SUT 140 slows down test operations and SUT 140 operations. Slowing down the testing process of SUT 140 in this manner provides less test result data over time. One technique to alleviate the large communications load across interface bus 130 is to allow SUT 140 to run through several instructions before debugging system 120 performs interrogation of SUT 120 for test results. Although this may speed up the testing process within SUT 140, test data results may be lost when subsequent operations perform writes over the existing test data results before debugging system 120 can read and interpret these results. Moreover, in this scenario, debugging system 120 may read test data late and require resources to guess the causes of false data readings in SUT 140. Unfortunately, this may result in questionable test data integrity and time consuming analysis.
The invasive nature of this type of test methodology introduces challenging test opportunities for system designers and system users. A better testing methodology approach involves employing an IHS as the system under test SUT in real time and minimizing the invasiveness or interruption of normal operations of application software while testing basic IHS functionality. One such test methodology for testing basic IHS functionality is described below in the system of
Debugging processor 210 and SUT processor 220 respectively include a memory mapping interface 203A and 203B that couple to high speed memory mapping interface bus IOIF0 203. Memory mapping interfaces 203A and 203B and memory mapping bus 203 together allow debugging processor 210, acting as a test master, to access (read and write) values in the general purpose registers (GPRs) 222, memory 260 and non-volatile storage of SUT 207 while conducting test operations. If desired, memory mapping interfaces 203A and 203B and memory mapping bus 203 together allow SUT processor 220 to access (read and write) values in the general purpose registers (GPRs) 212, memory 240 and non-volatile storage of SUT 285 of debugging system 205 as well as the memory mapped registers of the I/O controller 250 (e.g. a Southbridge controller) over the memory mapped IOIF1 bus 215. One processor that employs a suitable high speed memory mapping interface usable as interface 203A or 203B is the cell broadband engine processor (CBE) type processor. Cell broadband engine (CBE) processor are shown in the publication entitled “Cell Broadband Engine Architecture, Version 1.0”, by IBM Corp, Sony and Toshiba, Aug. 8, 2005, the disclosure of which is incorporated herein by reference in its entirety. The CBE processor is a heterogeneous processor, namely a processor that includes multiple cores, at least one of which is different from the architecture of the other cores. In one embodiment, both debugging processor 210 and SUT processor 220 are CBE type heterogeneous processors. In the embodiment shown in
Debugging processor 210 operates together in a cluster mode with SUT processor 220 via high speed memory mapping bus 203. In one embodiment, debugging processor 210 operates as a master and SUT processor 220 operates as a slave that debugging processor 210 may control over memory mapping bus 203 to conduct test operations on SUT 207. Memory mapping bus 203 and memory mapping interfaces 203A and 203B make it possible for both master debugging processor 210 and slave SUT processor 220 to write to the same memory space, namely the same addresses. Both processors may access the same physical addresses of memory whether it be memory 240 or memory 260 via memory mapping bus 203.
In one embodiment, cluster mode test system 200 includes a computer program product 280 that includes a debugging software program 242 as described herein. Computer program product 280 may be in the form of a disk, cartridge or other movable storage media. Cluster mode test system 200 also includes a non-volatile storage 285 that stores debugging software 242′ and operating system (OS) 244. Memory 240 contains debugging software 242″ and OS 244′ for use by debugging system 205. Memory 260 contains application software 262′ and OS 264′ for use by SUT 207. Cluster mode test system 200 also includes a non-volatile storage 290 that stores application software 262 and operating system OS 264. Memory 260 contains application software 262′ and OS 264′ for use by debugging system 205.
Computer program product 280 is a CD, DVD, other media disk, media drive, cartridge or other storage medium. A user or other entity supplies computer program product 280 to non-volatile storage 285 for storage therein. In this manner, non-volatile storage 285 stores the debugging software 242′ along with OS 244. When cluster mode test system 200 initializes or boots up, debugging software 242′ and OS 244 load into memory 240 as debugging software 242″ and OS 244′ for use by debugging system 205. In this manner, the debugging software test program is available for use by system users, programmers and other entities that test cluster mode test system 200. In a similar manner, application software 262′ and OS 264′ load into memory 260 for use by system under test SUT 207.
The architecture of the disclosed cluster mode test system 200 as shown provides for high speed communications between debugging system 205 and SUT 207. Operating system OS 244′ of debugging system 205 and OS 264′ of SUT 207 fully map all memory, registers, and any other physical storage locations that reside in IHS SUT 207 through IOIF0 bus 203 for access by IHS debugging system 205. This memory mapping capability through IOIF0 203 provides a window for one IHS such as debugging system 205 to view the actions and memory resources of SUT 207 in a real time operating mode. The memory mapping capability as shown is non-invasive. In other words, the actions of one IHS such as debugging system 205 do not interfere with the actions of SUT 207 during normal and test operations. IOIF0 bus 203 manages communications through hardware functions rather than software. Therefore, these communications do not require software interrupts or other such invasive techniques to share data between debugging system 205 and SUT 207. Moreover, I/O controller 270 communications may employ a memory map through IOIF0 203 and are thus available to debugging system 205 for interrogation without any impact to SUT 207 communications. For example, if SUT processor 220 writes to a register within SUT 207 such as general purpose register 222 with a hex data value, then debugging processor 210 has immediate access to that hex data value. Due to the memory map capability of cluster mode test system 200, the hex data value is immediately available through the IOIF0 bus 203 to debugging system 205 for viewing. It is important to note that in this particular cluster mode configuration, debugging system 205 may also change the data at any memory location within SUT 207 as well without any input or direction from SUT 207. With the interaction between debugging system 205 and SUT 207 executing non-invasively, SUT 207 runs in a real time operations mode.
One helpful approach to understanding the non invasive test capability of the disclosed cluster mode test system 200 is to consider the scenario wherein SUT processor 220 runs or executes application software 262′. While application software 262′ is executing, debugging system 205 may interrogate, view or modify memory locations within SUT 207 with no apparent impact on the normal execution of application software 262′. Debugging software 242″ runs within debugging system 205 for the purpose of testing SUT 207. Another aspect of the cluster mode architecture shown in
In one embodiment, OS 264′ initializes a single processor (not shown) of SUT 207 to act as a client processor for purposes of assisting in the transfer of debugging or test data from SUT 207 across the IOIF0 203 bus or channel to debugging system 205, as per block 335. With communications on interface bus 203 active, and with memory mapping done, and also with OS 264′ software executing, SUT 207 begins executing application software 262′ as the software for debugging, as per block 340. SUT 207 can now effectively run or execute in a real time environment to perform data calculations, data transfers, and other system functions without impact or accidental effect from neighboring debugging system 205.
OS 244′ initializes debugging software 242″ in debugging system 205 for the purpose of debugging or testing SUT 207, as per block 350. As part of the test with debugging software 242″, debugging system 205 may view, change, or otherwise modify memory or register contents of SUT 207, as per block 355. Debugging software 242″ may generate code breakpoints within the application software 262′ running on SUT 207 on the fly to interrogate real time data available at specific points of instruction interest in SUT 207. System users calculate code breakpoints as positions in the instruction stream of application software 262′ wherein useful data may be found that identify potential areas of system debugging data failure. As described, debugging system 205 sets application software 262′ code breakpoints, as per block 360. Once debugging system 205 sets the code breakpoints, debugging system 205 may interrogate physical memory, register data, and other memory map data of SUT 207 by using the IOIF0 bus or channel 203. With application software 262′ executing as per block 340, and code breakpoints set, debugging software 242″ may identify problems in SUT 207, as per block 365. System users in cooperation with debugging software 242″ and other software tools interpret debugging software 242″ problem identification data and develop problem fixes, as per block 370. Fixes may include the re-compiling of application software 262′ or temporarily modifying memory or register data in SUT 207. After system users fix problems within SUT 207, a system user may decide at decision block 380 to rerun the application software 262′ of SUT 207. If so, then process flow continues back to blocks 315 and 320, and debugging efforts begin again. In this case, debugging system 205 and SUT 207 respectively reload debugging software 242′ and application software 262′, as per block 315 and block 320. However, if the system user decides to discontinue testing at decision block 380, the test methodology process flow ends, as per end block 385.
IHS 400 may employ a compact disk (CD), digital versatile disk (DVD), floppy disk, external hard disk or virtually any other digital storage medium as medium 280. Medium 280 stores debugging software 242 thereon. A user or other entity installs debugging software 242 on IHS 400 prior to usage of this debugging application. The designation, debugging software 242′, describes debugging software 242 after installation in non-volatile storage 416 of IHS 400. The designation, debugging software 242″, describes debugging software 242 after IHS 400 loads the debugging software into system memory 410 for execution.
Those skilled in the art will appreciate that the various structures disclosed can be implemented in hardware or software. Moreover, the methodology represented by the blocks of the flowchart of
In one embodiment, the disclosed methodology is implemented as a debugging software application, namely sets of instructions (program code) in a code module which may, for example, be resident in system memory 410 of IHS 400 of
The foregoing discloses a methodology and apparatus for debugging application software on a system under test (SUT) IHS. In one embodiment, the methodology employs the efficient mapping capability of IOIF0 interfaces to non-invasively debug an SUT (IHS). Debugging results may assist a system programmer, user, or other entity in improving the software performance of the SUT (IHS). The disclosed method may provide non-invasive debugging that is more reliable, accurate and faster than other test practices.
Modifications and alternative embodiments of this invention will be apparent to those skilled in the art in view of this description of the invention. Accordingly, this description teaches those skilled in the art the manner of carrying out the invention and is intended to be construed as illustrative only. The forms of the invention shown and described constitute the present embodiments. Persons skilled in the art may make various changes in the shape, size and arrangement of parts. For example, persons skilled in the art may substitute equivalent elements for the elements illustrated and described here. Moreover, persons skilled in the art after having the benefit of this description of the invention may use certain features of the invention independently of the use of other features, without departing from the scope of the invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US6502209 *||Feb 1, 1999||Dec 31, 2002||Axis Ab||Chip with debug capability|
|US6584586 *||Mar 22, 2000||Jun 24, 2003||Advanced Micro Devices, Inc.||Apparatus and method for capturing and transferring internal system activity|
|US6763385 *||Dec 21, 2000||Jul 13, 2004||Unisys Corporation||Coordination of multiple processor bus tracings for enabling study of multiprocessor multi-bus computer systems|
|US6810442||Sep 12, 2001||Oct 26, 2004||Axis Systems, Inc.||Memory mapping system and method|
|US6983398 *||Apr 24, 2002||Jan 3, 2006||Hewlett-Packard Development Company, L.P.||Testing processors|
|US7194660 *||Jun 23, 2003||Mar 20, 2007||Newisys, Inc.||Multi-processing in a BIOS environment|
|US7543184 *||May 23, 2006||Jun 2, 2009||The Mathworks, Inc.||System and method for distributing system tests in parallel computing environments|
|US20050034039 *||Aug 5, 2003||Feb 10, 2005||Newisys, Inc.||Methods and devices for injecting commands in systems having multiple multi-processor clusters|
|US20050188358 *||Apr 11, 2005||Aug 25, 2005||Broadcom Corporation||Multi-channel, multi-service debug on a pipelined CPU architecture|
|US20060048026||Aug 31, 2004||Mar 2, 2006||International Business Machines Corporation||Clustering-based approach for coverage-directed test generation|
|1||IBM-IBMeServer Cluster 1600 Facts and Features-IBM Marketing Communications Systems Group (Feb. 24, 2004).|
|2||IBM—IBMeServer Cluster 1600 Facts and Features—IBM Marketing Communications Systems Group (Feb. 24, 2004).|
|3||Mathis-IBMeServer P5 575 Ultra-Dense, Modular Cluster Node for High Performance Computing-IBM Systems and Technology Group (Oct. 4, 2005).|
|4||Mathis—IBMeServer P5 575 Ultra-Dense, Modular Cluster Node for High Performance Computing—IBM Systems and Technology Group (Oct. 4, 2005).|
|5||Typaldos-Random Test Generation for Multi-processor Systems-Obsidian Software (2004).|
|6||Typaldos—Random Test Generation for Multi-processor Systems—Obsidian Software (2004).|
|U.S. Classification||714/25, 714/27, 714/31|
|Cooperative Classification||G06F11/3672, G06F11/3664|
|European Classification||G06F11/36E, G06F11/36T2|
|Sep 7, 2007||AS||Assignment|
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SMOLSKI, STEVEN JOSEPH;REEL/FRAME:019796/0047
Effective date: 20070828
|May 30, 2014||REMI||Maintenance fee reminder mailed|
|Oct 19, 2014||LAPS||Lapse for failure to pay maintenance fees|
|Dec 9, 2014||FP||Expired due to failure to pay maintenance fee|
Effective date: 20141019