|Publication number||US7842605 B1|
|Application number||US 11/807,179|
|Publication date||Nov 30, 2010|
|Priority date||Apr 11, 2003|
|Also published as||US8765596|
|Publication number||11807179, 807179, US 7842605 B1, US 7842605B1, US-B1-7842605, US7842605 B1, US7842605B1|
|Inventors||Anshu A. Pradhan, Robert Rozbicki|
|Original Assignee||Novellus Systems, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (190), Non-Patent Citations (97), Referenced by (10), Classifications (16), Legal Events (3)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is a continuation-in-part claiming priority under 35 USC 120 from U.S. patent application Ser. No. 11/588,586 filed Oct. 26, 2006 (now U.S. Pat. No. 7,781,327 issued Aug. 24, 2010), titled “Resputtering Process for Eliminating Dielectric Damage”, naming Kailasam et al. as inventors, which is a continuation-in-part of U.S. application Ser. No. 10/804,353 now U.S. Pat. No. 7,186,648 filed Mar. 18, 2004 (issued Mar. 6, 2007), titled “Barrier First Method For Single Damascene Trench Applications,” naming Rozbicki et al. as inventors which is a continuation-in-part of U.S. application Ser. No. 10/412,562 now U.S. Pat. No. 6,764,940 filed Apr. 11, 2003 (issued Jul. 20, 2004) titled “Method For Depositing A Diffusion Barriers For Copper Interconnect Applications,” naming Rozbicki and Danek as inventors. Each of these references is incorporated herein by reference in its entirety for all purposes.
The present invention pertains to methods of resputtering layers of material on a partially fabricated integrated circuit. The methods are particularly useful for sputter etching diffusion barrier layers and copper seed layers. The methods can also be applied for sputter etch back of other wafer materials, such as conductive lines.
Miniaturization of integrated circuit (IC) devices demands superior electrical properties from both dielectric and conductive materials used in the manufacturing of an integrated circuit. Dielectric materials with low dielectric constant (low-k and ultra low-k dielectrics) have replaced the traditionally used silicon dioxide as an inter-layer dielectric (ILD) material, while copper has replaced aluminum as a conducting material in many applications due to its lower resistivity. The low-k dielectric materials used in the IC device processing include carbon doped silicon dioxide, hydrogenated silicon oxycarbides (SiCOH), fluorine doped silicon dioxide, and organic-containing low-k dielectrics. These materials, due to their low dielectric constants, provide low parasitic capacitance and minimize the “crosstalk” between the interconnects in an integrated circuit. At the same time, they are often porous foam-like materials and are generally more easily damaged during the processing steps than silicon dioxide.
Currently used IC fabrication processes often include operations that remove or redistribute material on a wafer surface using ions generated in a plasma. These operations are often referred to as sputter etching or resputtering. In such methods, positively charged inert gas ions or metal ions impinge on a negatively biased substrate and remove or redistribute portions of exposed material residing on a wafer substrate. Examples of materials that can be removed or redistributed using sputter etching and resputtering include diffusion barrier materials, such as Ta and TaNx, and seed layer materials, such as copper and its alloys. These materials usually reside on a layer of a low-k dielectric, which in traditionally used methods is not exposed to plasma during resputtering.
With an ongoing miniaturization of IC devices, especially with processing of devices at a 65 nm technology node and at more advanced nodes, it became more challenging to perform resputtering without exposing dielectric layers to plasma. It was noted that a layer of dielectric can become exposed during resputter, especially when large amounts of diffusion barrier or other material are removed from the wafer substrate. When resputtering is performed under conventional conditions, the exposed dielectric material can easily become damaged by high-energy ions that impinge upon it. One type of such damage is microtrenching, which manifests itself in increased dielectric etching at particular locations within the recessed features of the wafer. In one typical example, microtrenches are formed in the proximity of the sidewalls in the bottom portions of the recessed features, e.g., in the trench bottoms. Microtrenching leads to decreased reliability of the formed IC devices due to reduced adhesion of the subsequently deposited layers. Further, microtrenching contributes to an increase in line-to-line leakage due to a local increase in current densities in the microtrenches. It was therefore recognized, that there is a need for a resputtering method that would remove material from the wafer surface without causing microrotrenching in the exposed dielectric layer.
It was discovered that microtrenching can be significantly decreased and even eliminated, if etch-back operation is performed in a plurality of profiling cycles, each including a deposition step and an etch step, rather than in a single long resputtering operation. This was an unexpected finding, since the dielectric can be exposed to a resputtering plasma for a substantially the same amount of time during one long resputtering step and during many short resputtering operations performed in the profiling cycles. Yet, in the case where the resputtering operation is broken up with short deposition steps, microtrenching is substantially reduced.
According to one embodiment, material is removed from a substrate surface (e.g., from a bottom portion of a recessed feature on a partially fabricated semiconductor substrate) by subjecting the surface to a plurality of profiling cycles, wherein each profiling cycle includes a net etching operation and a net depositing operation. An etching operation removes a greater amount of material than is being deposited by a depositing operation, thereby resulting in a net material etch-back per profiling cycle. About 2-10 profiling cycles are typically performed. The profiling cycles are used for removing metal-containing materials, such as diffusion barrier materials, copper line materials, and metal seed materials using PVD deposition and resputter. Profiling with a plurality of cycles removes metal-containing materials without causing microtrenching in an exposed dielectric. Further, overhang is reduced at the openings of the recessed features and sidewall material coverage is improved. Integrated circuit devices having higher reliability are fabricated.
While provided profiling methods are particularly advantageous for performing etch-back on substrates having exposed dielectric layers, these methods are not limited to this application. In some embodiments, provided methods can be used on substrates that do not include exposed dielectric. For example, provided methods can be used to reduce overhang, to improve sidewall coverage, and to achieve improved shaping of recessed features.
One aspect of the invention pertains to a method of processing a layer of material on a semiconductor substrate having a recessed feature. The method includes an operation of depositing a layer of diffusion barrier material (e.g., Ta, TaNx, or a TaNx/Ta bi-layer) on the substrate and an operation of performing a plurality of profiling cycles. The diffusion barrier material is deposited on at least the bottom portion of the recessed feature. Each profiling cycle includes a net etch-back operation removing a first portion of a material residing at the bottom of the recessed feature and a net deposition operation depositing a second portion of a material at the bottom of the recessed feature, the removed portion of the material being greater than the deposited portion of the material for at least one of the profiling cycles. The profiling cycles achieve net material etching at the bottom of the recessed feature. The net etch and net deposition operations typically alternate when profiling cycles are performed. The first profiling cycle may start with a net etch operation, followed by a net deposition in some embodiments. In other embodiments, the first profiling cycle starts with a net deposition followed by a net etch-back.
In some embodiments, performing about 2-10 profiling cycles, preferably 4-6 profiling cycles is sufficient to etch a significant amount of material on a wafer surface (e.g., about 500 Å of Ta, TaNx, Cu and mixtures thereof) without causing substantial microtrenching in an exposed dielectric. In some embodiments 5 profiling cycles are performed. In other embodiments, especially when smaller amounts of material are removed, 2 profiling cycles may be sufficient.
Profiling cycles are designed to deposit and remove small amounts of material, allowing atomic-level control over feature profiles. In one embodiment a single profiling cycle removes between about 5 Å and about 100 Å, preferably between about 10 Å and about 50 Å of material from the bottom portion of the recessed feature. In a profiling cycle, the depositing operation typically deposits less than about 100 Å, e.g., between about 5-20 Å of material in the bottom portion of the recessed feature. The net etching operation typically removes less than about 600 Å, and in some cases less than about 300 Å, e.g., about 100-200 Å of material from the bottom portion of the recessed feature.
The depositing and etching operations in the profiling cycles can be performed using PVD deposition and resputter etch-back. In some embodiments it is preferred that resputter etch-back does not include a significant deposition component, e.g., resputtering with an etch rate to deposition rate (E/D) ratio of at least about 2 in the bottom of the recessed feature is preferred in some of the embodiments.
Typically, the profiling cycles are performed in one process chamber. The layer of diffusion barrier material deposited prior to profiling cycles can be formed using a variety of methods including PVD, CVD, ALD and PDL. In one embodiment this layer is deposited using PVD, and the profiling cycles are performed in the same PVD chamber. A variety of PVD chambers, such as chambers equipped with planar and three-dimensional targets can be used. For example provided methods can be practiced in planar magnetrons and in a hollow cathode magnetron (HCM).
In some embodiments, the profiling cycles are used for forming an anchor recess at the bottom of a via in a dual Damascene structure. In this embodiment, profiling cycles are used to etch out typically between about 10-600 Å of metal from a metal line underlying a via. In some embodiments a layer of dielectric is being exposed at a higher-lying recess (e.g., a trench) while metal-containing material is being removed from the bottom of the lower-lying recess (e.g., a via). When material removal is performed using profiling cycles described herein, about 10-600 Å of material can be removed from the bottom portion of a lower-lying recess without substantially damaging an exposed dielectric on the semiconductor substrate. For example low-k and ultra low-k dielectrics, such as porous dielectrics, carbon-doped silicon dioxide (CDO), fluorine-doped silicon dioxide, organic-containing dielectric materials, can be exposed to resputtering plasma, such that microtrenches are not formed in a dielectric.
The profiling cycles can be performed on a variety of metal-containing materials. In one embodiment a layer of TaNx is first deposited, followed by a plurality of profiling cycles which include depositing tantalum in the net depositing operation. In another embodiment, the plurality of profiling cycles include depositing TaNx in the net depositing operation. In yet another embodiment, a first diffusion barrier material (e.g., TaNx) is deposited and is then subjected to the profiling cycles which include depositing the first barrier material (e.g., TaNx) in the net depositing operation. Then, a layer of second diffusion barrier material is deposited (e.g., Ta), and a plurality of profiling cycles which include depositing second diffusion barrier material (e.g., Ta) are performed.
In one embodiment, a layer of diffusion barrier material is deposited on at least a bottom portion of a recessed feature, then resputtering is performed at the bottom of the recessed feature (with or without atomic layer profiling), and a flash layer of diffusion barrier material is deposited on at least the recessed feature bottom. An etch-back of the flash layer can be then performed using profiling cycles if needed.
In other embodiments, provided methods are applied to resputtering of copper seed layers. Resputtering of copper seed layers is often performed to improve sidewall coverage of recessed features and to reduce overhang at the recessed feature openings. Performing resputtering in a series of profiling cycles achieves improved shaping of the feature bottom, and improved overhang reshaping.
Further, resputtering in a series of profiling cycles achieves more rounded feature bottoms, leading to improved coverage in this region. In particular, material coverage in the bottom corners of recessed features can be significantly improved. For example, at least about 5 Å diffusion barrier or seed layer coverage can be obtained at the bottom corners of the recessed features with the use of provided methods.
Another aspect of this invention pertains to an apparatus for processing material on a semiconductor wafer having recessed features. The apparatus includes a process chamber equipped with a target for sputtering material onto the semiconductor wafer, a wafer support for holding the wafer in position during material processing and a controller including instructions for performing a plurality of profiling cycles. The apparatus may include for, example, a planar magnetron or an HCM, and can be configured for depositing, e.g., TaNx, Ta, and Cu.
These and other features and advantages of the present invention will be described in more detail below with reference to the associated drawings.
Plasma etch-back (resputtering) of metal-containing materials on a wafer is performed using a plurality of atomic layer profiling (ALP) cycles. Each cycle includes a net etch operation and a net deposition operation. Small amounts of material are etched and deposited in each operation, resulting in a net etch-back which could be performed incrementally, often with an atomic scale control. Several benefits can be achieved with the use of this method. First, it was discovered that plasma etching that employs alternating etching and depositing operations can be used to remove metal-containing materials from the wafer surface in the presence of an exposed dielectric without causing microtrenching in a dielectric. Further, it was noted that improved overhang clipping can be achieved with this method compared to a one-step resputtering. Also, profiling cycles described herein can be used to improve the shapes of recessed features, making them more rounded at the bottom. Provided methods can also be used to improve material coverage at the bottom corners of the recessed features. As a result, integrated circuit devices having improved reliability are fabricated.
Atomic layer profiling methods can be integrated into the process flows for deposition of diffusion barrier materials and seed layer materials to replace previously used one-step resputtering. ALP methods can be used to remove material from a via bottom in a dual Damascene anchoring process, to redistribute material within a recessed feature (e.g., from a feature bottom to a feature sidewall), and to remove excess material from overhangs at the recessed feature openings.
In order to frame the context of this invention, a brief description of a copper dual Damascene process for forming a partially fabricated integrated circuit is described below. The presented methods are not limited to a dual Damascene process and can be used in other processing methods, e.g., in single Damascene processing. While provided methods are particularly advantageous for processing substrates having narrow recessed features with widths of about 65 nm and less (e.g., about 45 nm), they can be equally applied to processing of substrates having wider recesses.
Typical metals for the conductive routes are aluminum and copper. More frequently, copper serves as the metal in Damascene processes, as depicted in these figures. The metal lines 107 are typically deposited by electrofill methods onto a thin layer of pre-deposited seed layer (not shown). The seed layer is usually deposited by PVD and can be formed, in some embodiments, using ALP methods described herein.
After fill of metal layer 107 (above the field) the excess metal is removed to the field level (as well as portions of diffusion barrier 105 on the field). This leaves metal inlay 107 exposed on the field region for construction of additional layers. The resultant partially fabricated integrated circuit 100 is a representative substrate for subsequent Damascene processing, as depicted in
As depicted in
The process follows, as depicted in
The dual Damascene process continues, as depicted in
Next, as depicted in
An anchoring process that involves removing a portion of metal from underlying metal lines 107 in conjunction with barrier layer deposition is often performed to increase the reliability of formed interconnects. This process will be described in detail in the following sections.
After the diffusion barrier 123 is formed, a seed layer 125 is deposited on top of the diffusion barrier layer (by a PVD, CVD or an ALD process) to enable subsequent electrofilling of the features.
After the seed layer has been deposited, the recesses are electrofilled with copper. During electrodeposition of copper, the seed layer residing on the wafer serves as a cathode with an electrical contact being made at the edge of the wafer. After copper has been electrodeposited, excess copper is removed from the field by, for example, chemical mechanical polishing (CMP).
Copper routes 127 and 107 are now in electrical contact and form conductive pathways, as they are separated only by diffusion barrier 123, which is also somewhat conductive.
The methods provided herein can be used for resputtering metal-containing materials in a variety of structures. For example, barrier material 105 residing at the contact vias can be resputtered using provided ALP methods. Barrier material 123 coating the landed and unlanded vias in the dual Damascene region can also be resputtered using ALP cycles. Provided methods are particularly advantageous for performing anchoring in dual Damascene structures, since anchoring process often inadvertently exposes dielectric layers to resputtering plasma.
A brief overview of PVD and resputter will now be provided.
During deposition in a plasma PVD apparatus, the wafer substrate is placed into the process chamber, which is configured for plasma generation. The process chamber includes a metal target which accepts a negative DC bias and serves as a source of metal flux during deposition, a wafer pedestal which holds the wafer in position during material processing and which also provides temperature control of the wafer, an inlet for introduction of an inert gas, and one or several magnets for confining the plasma in the proximity of the target. A RF bias can be optionally applied to the wafer. When net deposition of material is desired, typically no bias or only a small bias is applied to the wafer. After the wafer substrate is secured on the wafer pedestal, and the inert gas (e.g., argon) is introduced into the chamber, the plasma is ignited by applying a DC power to the target and confining the plasma with the use of magnetic field in the proximity of the target. Argon is positively ionized in a plasma to form Ar+ ions which impinge on a negatively charged target with a sufficient momentum to dislodge metal atoms from the target. The neutral metal atoms dislodged from the target can be further ionized in a plasma. The metal species including neutral and ionized metal are being sputtered from the target onto the wafer and deposit on its surface.
When larger RF bias is applied to the wafer, the positively charged argon ions and metal ions may acquire sufficient energy at the wafer surface to impinge upon the wafer with a sufficient momentum to dislodge material from the wafer surface causing etching (resputter). Atoms of the etched material may be permanently removed from the wafer, or may be redistributed from one position on the wafer to a different position. For example, material may be redistributed from the bottom of the via to the via sidewalls. Typically, etching and depositing processes are occurring simultaneously in the PVD chamber. Etching is effected by the inert gas ions and, in some cases, by metal ions, impinging on the wafer with a sufficient momentum to dislodge the exposed material, while deposition is effected by neutral metal atoms and, in some cases, by metal ions, being sputtered onto the wafer from the target. When an intrinsic etch rate E is greater than the intrinsic deposition rate D, a net etching process is occurring on the wafer surface. When the etch rate E is smaller than the deposition rate D, the process is characterized as a net deposition.
An etch rate to deposition rate ratio is often used to characterize the resputtering and deposition processes. At the E/D ratio of 1, no net deposition or etching is occurring. At the E/D ratio of 0, the process is entirely depositing. At E/D ratios of greater than 1 etching predominates, this being characteristic of resputter. The E/D ratio is not necessarily the same in different features of the wafer. For example, the E/D ratio in the field, in the trench, and in the via may have different values. For example, it is possible to have net deposition in the field region (E/D<1) and net etch at the via bottom (E/D>1). The resputtering process can be described as a process that provides an E/D>1 at least at one location on the wafer, e.g., at a via bottom, at the lowest lying feature on the wafer or in some cases in the feature having the highest aspect ratio. The fact that a net deposition is occurring at a different location on the wafer, e.g., in the field, does not change the fact that resputtering is performed. An E/D ratio can be modulated by modulating the process parameters, such as the DC power applied to the target and the RF power applied to the wafer. The intrinsic deposition rate D is typically increased as the DC power to the target increases, because larger amounts of metal species are being sputtered from the target. An intrinsic etch rate E is typically increased as the RF power at the wafer increases, since it results in higher energy of inert gas ions and/or metal ions impinging on the wafer. Therefore E/D ratio can be increased by increasing the RF(wafer)/DC(target) power ratio.
As described net etching and net deposition can be performed in one process chamber and can be controlled by process parameters such as power levels applied to the wafer and the target, pressure in the process chamber, strength of magnetic fields, etc.
For the etchback (resputter) step the combination of DC power applied to the target and RF power applied to the wafer has to ensure the net material removal from the wafer. For example, for HCM modules having target areas of between about 1000-6000 cm2, DC power should be in the range from 1 kW to 10 kW or as low as 0 for the pure etching. One of skill in the art will understand that this range depends on the target area, and can be different for smaller or bigger targets especially if the method is used with the different source/target design. The RF power may be between about 100 W to 3000 W for a typical substrate (e.g., a 300 mm wafer). This range depends on the wafer area and can be much greater for applications that deal with big substrates. In terms of power density (independent of the target area or substrate area), examples of suitable DC power ranges for the sputter etch operation are range from about 0 W/(cm2 target) to 5 W/(cm2 target) and for the RF power, from about 0.1 W/(cm2 substrate) to 5 W/(cm2 substrate).
For the net deposition process the DC power can range from about 5 W/(cm2 target) to 25 W/(cm2 target), and, for the RF power, from about 0 W/(cm2 substrate) to 0.5 W/(cm2 substrate). PVD deposition is described in U.S. Pat. Nos. 6,905,959; 6,773,571; and 6,642,146, which patents are hereby incorporated by reference and for all purposes.
It is often desirable to use resputter for etching through the via into the underlying copper line. The sequence of wafer processing steps resulting in such punch-through etching is depicted in
The exposed top dielectric layer is then subjected to a diffusion barrier deposition step resulting in the structure shown in
When resputtering is performed further, it etches material of the copper line 209 residing below the via leading to formation of a cavity in the conductive line, known as an anchor recess. In a conventional process about 50 Å of tantalum and up to about 500 Å of copper were etched in a single resputtering step.
The structure with an anchor 215 is shown in
Further resputtering of an exposed dielectric in the trench, especially in a high E/D mode leads to a microtrenching problem. Microtrenches 217 are formed at particular spots in the dielectric layer of the trench bottoms, usually in the proximity of the sidewalls. It is believed that reflection of high-energy ions from the trench sidewalls onto particular locations of dielectric in the trench bottom causes increased bombardment of dielectric in these particular sites. The impact of resputtering is, therefore, increased in these spots leading to higher localized etching and formation of microtrenches. This effect is especially pronounced for low-k dielectric, since they are often brittle and easily damaged materials. Microtrenching in silicon dioxide dielectric usually does not occur as readily. Microtrenches can form at any point during the resputtering process when dielectric becomes exposed to argon and/or metal ions. Depending on the relative thickness of the barrier layer in the trench and in the via bottom, the trench bottom dielectric can become exposed in the beginning or at the end of barrier layer resputtering in the via or during the etch-back of copper line during anchor formation.
Microtrenches are viewed as undesired features in IC devices since they contribute to level-to-level current leakage, result in poor adhesion of subsequently deposited layers and lead to decreased reliability of the integrated circuit.
Both microtrenching and inadequate barrier material coverage in the anchor corners can be eliminated by splitting the single-step resputtering into a plurality of ALP profiling cycles, each cycle having a net deposition operation and a net etch operation. For example, instead of removing 250 Å of copper in a single resputtering operation, the process might include the following sequence: (20 Å Ta deposition-70 Å etch-back)×5 at the feature bottom.
An example process flow diagram for an ALP method is shown in
While ALP cycles typically include alternating net depositing and net etching operations, they do not necessarily need to start with an etching operation and end with a depositing operation, as shown in
There is a wide latitude in tailoring the conditions for the etching and depositing operations of ALP cycles to achieve the desired atomic profiling result. In a particular embodiment tailored for an anchoring process, a net etching operation of an ALP cycle has an E/D ratio of greater than 1 both at the bottom of the lowest-lying recess (e.g., a via) and in the field region. Higher E/D ratios are typically preferable in the ALP embodiments designed for anchoring. For example, an E/D ratio of greater than about 2 at a recess bottom and greater than about 1.1 in the field is often preferred in this embodiment, for a net etching operation.
Further, it is often preferred that the net depositing operation of ALP cycles has an E/D ratio of less than 1 both in the field and at the recess bottom. While in some embodiments, the depositing operation used during anchoring may have an E/D ratio of greater than 1 at the via bottom that is being anchored, preferably an E/D ratio of less than 1 should exist at the bottom of the recessed feature having an exposed dielectric layer, e.g., a trench. In some embodiments, the net depositing operation of an ALP cycle deposits between about 5-50 Å, preferably about 10-30 Å of material in the field, and the net etching operation removes between about 5-80 Å of material from the field. Note that net etching rate is typically higher at the via bottoms than at the trench bottoms and is much higher at the via bottoms than in the field. Therefore, net etching of about 80 Å in the field may correspond to net etching of about 125 Å at the via bottom. The net deposition rate is typically higher in the field compared to via bottoms. Therefore, net deposition of about 400 Å in the field may correspond to about 200 Å deposition at the via bottom.
When ALP cycles are used in an anchoring process or in any other etch-back which inadvertently exposes layers of dielectric, microtrenching of dielectric is significantly reduced.
Further, diffusion barrier layer covers the sidewalls of an anchor 413, thereby eliminating the weak spots 221 seen in
In one example embodiment, such anchoring is performed by depositing about 100 Å of TaNx followed by five ALP cycles and a deposition of a flash layer of Ta (about 100 Å). Each ALP cycle first deposits about 20 Å of Ta followed by etching of about 50 Å of material, thereby resulting in a net removal of about 30 Å of material per ALP cycle. These values refer to the thicknesses measured in the field region.
While ALP was described in the context of anchoring as a particularly suitable method for performing anchoring in the presence of exposed dielectric, it is not limited to this application. In general, it can replace one-step resputtering in those cases where good material coverage is needed at the corners of recesses (both for diffusion barrier and for seed layer materials), where more rounded recess bottoms are desired, and where efficient overhang clipping is needed.
ALP cycles can be performed, according to some embodiments, for TaNx etch-back, Ta etch-back, for anchoring, Ta flash layer etch-back and copper seed layer etch back.
One example process flow diagram is shown in
The need for performing ALP cycles, and the number of ALP cycles for each particular operation shown in the process flow diagram of
Example process conditions for operation 511 will be listed. The following conditions are suitable for TaNx deposition. DC target power can range from about 20-70 kW, preferably 20-30 kW, e.g., about 30 kW. RF wafer power can be in the range of about 0-1500 W, preferably 600-1200 W, e.g., about 800-1200 W. The pressure can range from about 0.5-3 mTorr. Argon can be supplied at a flow rate of about 5-100 sccm, preferably 10-50 sccm, e.g., about 20-40 sccm. Nitrogen can be supplied at a flow rate of between about 5-100 sccm, preferably 5-50 sccm, e.g., about 20-40 sccm.
The following conditions can be used for resputter. DC target power can range from about 1-10 kW, preferably 2-8 kW, e.g., about 4-8 kW. RF wafer power can be in the range of about 200-1500 W, preferably 400-1200 W, e.g., about 400-1000 W. The pressure can range from about 0.5-10 mTorr.
Example process conditions for Ta deposition in operation 513 can be the following. DC target power of about 20-70 kW, RF wafer power of about 0-1500 W, and pressure of about 0.1-3 mTorr can be used. In a particular embodiment, DC target power ranges from about 20-30 kW, RF wafer bias power is in the range of about 600-1200 W, and pressure is about 0.5-3 mTorr. In a specific example, a DC target power of about 30 kW, an RF wafer bias power of about 800-100 W, and a pressure of about 0.5-3 mTorr are used. Resputtering conditions in operation 513 can be the following. DC target power of about 1-10 kW, RF wafer power of about 200-1500 W, and pressure of about 0.5-100 mTorr can be used. In a particular embodiment, DC target power ranges from about 2-8 kW, RF wafer bias power is in the range of about 400-1200 W, and pressure is about 0.5-10 mTorr. In a specific example, a DC target power of about 4-8 kW, an RF wafer bias power of about 400-1000 W, and a pressure of about 0.5-3 mTorr are used.
Example process conditions for operation 515 include can be similar to conditions listed for operation 513.
Example process conditions for copper deposition in operation 517 can be the following. DC target power of about 300-110 kW, RF wafer power of about 0-2000 W, and pressure of about 0.05-5 mTorr can be used. In a particular embodiment, DC target power ranges from about 30-80 kW, RF wafer bias power is in the range of about 0-1200 W, and pressure is about 0.05-5 mTorr. In a specific example, a DC target power of about 60-80 kW, an RF wafer bias power of about 0-1000 W, and a pressure of about 0.05-5 mTorr are used. Resputtering conditions in operation 517 can be the following. DC target power of about 1-10 kW, RF wafer power of about 200-1500 W, and pressure of about 0.5-100 mTorr can be used. In a particular embodiment, DC target power ranges from about 2-8 kW, RF wafer bias power is in the range of about 400-1200 W and pressure is about 0.5-10 mTorr. In a specific example, a DC target power of about 4-8 kW, an RF wafer bias power of about 400-1000 W, and a pressure of about 0.5-3 mTorr are used.
A variety of ALP process flow can be used in barrier deposition. One example process flow involves depositing 80 Å of TaNx, followed by three ALP cycles and a deposition of 70 Å of tantalum. ALP cycles include depositing 30 Å of Ta and etching 70 Å of material in each cycle. This process flow can be presented as a 80 ÅTaN/(30-70 Å etchback)×3/70 Å Ta. These values refer to thicknesses measured in the field.
Another example process flow involves depositing 100 Å of TaNx, followed by five ALP cycles and a deposition of 100 Å of tantalum. ALP cycles include depositing 20 Å of Ta and etching 50 Å of material in each cycle. This process flow can be presented as 100 ÅTaNx/(20-50 Å etchback)×5/100 Å Ta.
Another example process flow involves depositing 100 Å of TaNx, followed by three ALP cycles and a deposition of 100 Å of tantalum. ALP cycles include depositing 35 Å of Ta and etching 70 Å of material in each cycle. This process flow can be presented as 100 ÅTaNx/(35-70 Å etchback)×3/100 Å Ta.
Another example process flow starts by performing 3 ALP cycles that involve depositing TaNx. Each ALP cycle deposits 16 Å of TaNx and etches 4 Å of material. Next four Ta ALP cycles are performed. Each ALP cycle deposits 16 Å of Ta and etches about 25 Å of material. After ALP cycles are completed a 30 Å thick flash layer of Ta is deposited. This process flow can be presented as 100 ÅTaNx/(35-70 Å etchback)×3/100 Å Ta.
One skilled in the art will understand that many variations of ALP processes can be envisioned and practiced. The provided examples serve as illustrations and do not limit the scope of the invention.
A variety of PVD process chambers can be used for depositing and resputtering operations used in the provided methods. For example, PVD process chambers that include a hollow cathode magnetron or a planar magnetron can be used.
Hollow cathode magnetron is an apparatus carrying a three-dimensional sputter target. The resputtering and depositing operations described herein are not limited to a specific cup-like geometry of an HCM target and can be used in conjunction with three-dimensional and planar targets of a plurality of shapes. Further, in some embodiments, resputtering can be carried out in a plasma pre-clean chamber which typically does not include a sputter target and in a plasma enhanced ALD chamber.
The cathode target 607 generally has a hollow cup-like shape so that plasma formed in the source can be concentrated within this hollow region. The cathode target 607 also serves as a sputter target and is, therefore, made of a metal material such as tantalum or copper, which is to be deposited onto a substrate.
An inert gas, such as argon, is introduced through a gas inlet into the hollow region of the cathode target 607 powered by a DC source to form a plasma. The pump 613 is positioned to evacuate or partially evacuate the process chamber. The control of pressure in the process chamber can be achieved by using a combination of gas flow rate adjustments and pumping speed adjustments, making use of, for example, a throttle valve or a baffle plate. The pressure used during deposition and resputter can range from between about 0.01 to about 100 mTorr. In some embodiments resputtering is performed at a higher pressure than deposition, e.g., deposition can be performed at pressures of less than about 1 mTorr, while resputtering can be performed in the pressure range of about 2-100 mTorr.
An intense magnetic field is produced by electromagnets 605 a-605 b within the cathode target region. Additional electromagnets 605 c are arranged downstream of the cathode target so that different currents can be applied to each electromagnet, thereby producing an ion flux and a controlled deposition and/or etch rate and uniformity.
In one implementation, the polarity of the magnetic field generated by the electromagnetic coils 605 b and by the downstream electromagnets 05 c is selected to be opposite, such that a region of null magnetic field, known as a separatrix exists between the high density plasma 615 and a region of plasma 617 adjacent to the wafer surface.
Electromagnets 605 c arranged downstream of the cathode target are configured so that different currents can be applied to each electromagnet, thereby controlling an ion flux, deposition and/or etch rate and uniformity in the proximity of the wafer. A floating shield 609, existing in equilibrium with the floating plasma potential, is used, in conjunction with the source electromagnets to shape the plasma distribution at the target mouth. The ESC pedestal 603 holds the wafer substrate in place and can apply a RF bias to the wafer substrate. The ion energy, and therefore the deposition and/or etch rate can also be controlled by the pedestal RF bias. An additional function of the ESC pedestal is to provide wafer temperature control during deposition and resputtering. In a typical process the pedestal temperature can vary in the range of about −50-600° C. In practice it is often advantageous to cool the wafer pedestal down to temperatures of about −40-−20° C. while the shields of an apparatus are kept at a higher temperature of about 25-500° C., preferably 100-200° C. Typically, argon or helium backside gas is used to provide thermal coupling between the substrate and the ESC.
In certain embodiments, a system controller 611 is employed to control process conditions during deposition and resputter, insert and remove wafers, etc. The controller will typically include one or more memory devices and one or more processors. The processor may include a CPU or computer, analog and/or digital input/output connections, stepper motor controller boards, etc.
In certain embodiments, the controller controls all of the activities of the deposition apparatus. The system controller executes system control software including sets of instructions for controlling the timing, mixture of gases, chamber pressure, chamber temperature, wafer temperature, RF power levels at the wafer, DC power levels at the target, polarity of electromagnetic coils 605 b and 605 c, power levels and current levels applied to the coils, wafer chuck or susceptor position, and other parameters of a particular process. Other computer programs stored on memory devices associated with the controller may be employed in some embodiments.
Typically there will be a user interface associated with controller 611. The user interface may include a display screen, graphical software displays of the apparatus and/or process conditions, and user input devices such as pointing devices, keyboards, touch screens, microphones, etc.
The computer program code for controlling the deposition and resputtering processes can be written in any conventional computer readable programming language: for example, assembly language, C, C++, Pascal, Fortran or others. Compiled object code or script is executed by the processor to perform the tasks identified in the program.
The controller parameters relate to process conditions such as, for example, magnetic field within the chamber, plasma density within the chamber, process gas composition and flow rates, temperature, pressure, plasma conditions such as RF power levels and the low frequency RF frequency, cooling gas pressure, and chamber wall temperature. These parameters are provided to the user in the form of a recipe, and may be entered utilizing the user interface.
Signals for monitoring the process may be provided by analog and/or digital input connections of the system controller. The signals for controlling the process are output on the analog and digital output connections of the deposition apparatus.
The system software may be designed or configured in many different ways. For example, various chamber component subroutines or control objects may be written to control operation of the chamber components necessary to carry out the inventive deposition processes. Examples of programs or sections of programs for this purpose include substrate positioning code, process gas control code, pressure control code, heater control code, and plasma control code.
A plasma control program may include code for setting RF power levels applied to the wafer chuck and DC power levels applied to the target, as well as polarity parameters and current levels applied to different electromagnetic coils in an apparatus. A substrate positioning program may include program code for controlling chamber components that are used to load the substrate onto a pedestal or chuck and to control the spacing between the substrate and other parts of the chamber such as a gas inlet and/or target. A process gas control program may include code for controlling gas composition and flow rates and optionally for flowing gas into the chamber prior to deposition in order to stabilize the pressure in the chamber. A pressure control program may include code for controlling the pressure in the chamber by regulating, e.g., a throttle valve in the exhaust system of the chamber. A heater control program may include code for controlling the current to a heating unit that is used to heat the substrate. Alternatively, the heater control program may control delivery of a heat transfer gas such as helium to the wafer chuck.
Examples of chamber sensors that may be monitored during deposition and/or resputtering include mass flow controllers, pressure sensors such as manometers, and thermocouples located in pedestal or chuck. Appropriately programmed feedback and control algorithms may be used with data from these sensors to maintain desired process conditions.
In one embodiment, the controller includes instructions for performing the methods described herein. For example, the instructions can specify the parameters for performing a plurality of profiling cycles, e.g., in a diffusion barrier or a copper seed deposition chamber.
Although various details have been omitted for clarity's sake, various design alternatives may be implemented. Therefore, the present examples are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope of the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3763031||Oct 1, 1970||Oct 2, 1973||Cogar Corp||Rf sputtering apparatus|
|US3767551||Nov 1, 1971||Oct 23, 1973||Varian Associates||Radio frequency sputter apparatus and method|
|US4058430||Nov 25, 1975||Nov 15, 1977||Tuomo Suntola||Method for producing compound thin films|
|US4492620||Sep 9, 1983||Jan 8, 1985||Nippon Telegraph & Telephone Public Corporation||Plasma deposition method and apparatus|
|US4588490||May 22, 1985||May 13, 1986||International Business Machines Corporation||Hollow cathode enhanced magnetron sputter device|
|US4604180||Jan 18, 1985||Aug 5, 1986||Anelva Corporation||Target assembly capable of attaining a high step coverage ratio in a magnetron-type sputtering device|
|US4609903||Oct 19, 1984||Sep 2, 1986||Fujitsu Limited||Thin film resistor for an integrated circuit semiconductor device|
|US4622121||Apr 18, 1985||Nov 11, 1986||Balzers Aktiengesellschaft||Apparatus for coating materials by cathode sputtering|
|US4737384||Nov 1, 1985||Apr 12, 1988||Allied Corporation||Deposition of thin films using supercritical fluids|
|US4874493||Mar 28, 1988||Oct 17, 1989||Microelectronics And Computer Technology Corporation||Method of deposition of metal into cavities on a substrate|
|US4963524||Sep 20, 1988||Oct 16, 1990||Semiconductor Energy Laboratory Co., Ltd.||Sputtering device for manufacturing superconducting oxide material and method therefor|
|US4999096||Jun 29, 1988||Mar 12, 1991||Hitachi, Ltd.||Method of and apparatus for sputtering|
|US5009963||Jul 19, 1989||Apr 23, 1991||Tadahiro Ohmi||Metal material with film passivated by fluorination and apparatus composed of the metal material|
|US5084412||Oct 1, 1990||Jan 28, 1992||Kabushiki Kaisha Toshiba||Method of manufacturing a semiconductor device with a copper wiring layer|
|US5126028||Aug 22, 1990||Jun 30, 1992||Materials Research Corporation||Sputter coating process control method and apparatus|
|US5139825||Nov 30, 1989||Aug 18, 1992||President And Fellows Of Harvard College||Process for chemical vapor deposition of transition metal nitrides|
|US5178739||Sep 25, 1991||Jan 12, 1993||International Business Machines Corporation||Apparatus for depositing material into high aspect ratio holes|
|US5194398||Feb 6, 1992||Mar 16, 1993||Mitsui Toatsu Chemicals, Inc.||Semiconductor film and process for its production|
|US5221449||Jul 9, 1992||Jun 22, 1993||International Business Machines Corporation||Method of making Alpha-Ta thin films|
|US5281485||Jan 15, 1993||Jan 25, 1994||International Business Machines Corporation||Structure and method of making Alpha-Ta in thin films|
|US5298091||Dec 20, 1991||Mar 29, 1994||United Technologies Corporation||Inhibiting coke formation by heat treating in nitrogen atmosphere|
|US5378506||May 10, 1993||Jan 3, 1995||Toppan Printing Co., Ltd.||Evaporation method of forming transparent barrier film|
|US5482611||Oct 8, 1993||Jan 9, 1996||Helmer; John C.||Physical vapor deposition employing ion extraction from a plasma|
|US5622608||May 5, 1994||Apr 22, 1997||Research Foundation Of State University Of New York||Process of making oxidation resistant high conductivity copper layers|
|US5629221||Nov 24, 1995||May 13, 1997||National Science Council Of Republic Of China||Process for suppressing boron penetration in BF2 + -implanted P+ -poly-Si gate using inductively-coupled nitrogen plasma|
|US5654233||Apr 8, 1996||Aug 5, 1997||Taiwan Semiconductor Manufacturing Company Ltd||Step coverage enhancement process for sub half micron contact/via|
|US5656860||Jun 23, 1995||Aug 12, 1997||Lg Semicon Co., Ltd.||Wiring structure for semiconductor device and fabrication method therefor|
|US5766379||Jun 7, 1995||Jun 16, 1998||The Research Foundation Of State University Of New York||Passivated copper conductive layers for microelectronic applications and methods of manufacturing same|
|US5789027||Nov 12, 1996||Aug 4, 1998||University Of Massachusetts||Method of chemically depositing material onto a substrate|
|US5801089||Jun 7, 1995||Sep 1, 1998||International Business Machines Corporation||Method of forming stacked devices|
|US5882488||Feb 26, 1998||Mar 16, 1999||Micron Technology, Inc.||Resputtering to achieve better step coverage|
|US5904565||Jul 17, 1997||May 18, 1999||Sharp Microelectronics Technology, Inc.||Low resistance contact between integrated circuit metal levels and method for same|
|US5948215||Apr 21, 1997||Sep 7, 1999||Tokyo Electron Limited||Method and apparatus for ionized sputtering|
|US5962923||Aug 7, 1995||Oct 5, 1999||Applied Materials, Inc.||Semiconductor device having a low thermal budget metal filling and planarization of contacts, vias and trenches|
|US5969422||May 15, 1997||Oct 19, 1999||Advanced Micro Devices, Inc.||Plated copper interconnect structure|
|US5985762||May 19, 1997||Nov 16, 1999||International Business Machines Corporation||Method of forming a self-aligned copper diffusion barrier in vias|
|US6037257||May 8, 1997||Mar 14, 2000||Applied Materials, Inc.||Sputter deposition and annealing of copper alloy metallization|
|US6046108||Jun 25, 1999||Apr 4, 2000||Taiwan Semiconductor Manufacturing Company||Method for selective growth of Cu3 Ge or Cu5 Si for passivation of damascene copper structures and device manufactured thereby|
|US6074544||Jul 22, 1998||Jun 13, 2000||Novellus Systems, Inc.||Method of electroplating semiconductor wafer using variable currents and mass transfer to obtain uniform plated layer|
|US6077403||Feb 20, 1998||Jun 20, 2000||Anelva Corporation||Sputtering device and sputtering method|
|US6077780||Dec 3, 1997||Jun 20, 2000||Advanced Micro Devices, Inc.||Method for filling high aspect ratio openings of an integrated circuit to minimize electromigration failure|
|US6080285||Sep 14, 1998||Jun 27, 2000||Applied Materials, Inc.||Multiple step ionized metal plasma deposition process for conformal step coverage|
|US6093966||Mar 20, 1998||Jul 25, 2000||Motorola, Inc.||Semiconductor device with a copper barrier layer and formation thereof|
|US6099702||Jun 10, 1998||Aug 8, 2000||Novellus Systems, Inc.||Electroplating chamber with rotatable wafer holder and pre-wetting and rinsing capability|
|US6100200||Dec 21, 1998||Aug 8, 2000||Advanced Technology Materials, Inc.||Sputtering process for the conformal deposition of a metallization or insulating layer|
|US6110346||Sep 9, 1999||Aug 29, 2000||Novellus Systems, Inc.||Method of electroplating semicoductor wafer using variable currents and mass transfer to obtain uniform plated layer|
|US6114238||May 20, 1998||Sep 5, 2000||United Silicon Incorporated||Self-aligned metal nitride for copper passivation|
|US6120641||Aug 3, 1998||Sep 19, 2000||Semitool, Inc.||Process architecture and manufacturing tool sets employing hard mask patterning for use in the manufacture of one or more metallization levels on a workpiece|
|US6124203||Dec 7, 1998||Sep 26, 2000||Advanced Micro Devices, Inc.||Method for forming conformal barrier layers|
|US6126798||Nov 13, 1997||Oct 3, 2000||Novellus Systems, Inc.||Electroplating anode including membrane partition system and method of preventing passivation of same|
|US6139712||Dec 14, 1999||Oct 31, 2000||Novellus Systems, Inc.||Method of depositing metal layer|
|US6147000||Jan 5, 1999||Nov 14, 2000||Advanced Micro Devices, Inc.||Method for forming low dielectric passivation of copper interconnects|
|US6156167||Nov 13, 1997||Dec 5, 2000||Novellus Systems, Inc.||Clamshell apparatus for electrochemically treating semiconductor wafers|
|US6159354||Nov 13, 1997||Dec 12, 2000||Novellus Systems, Inc.||Electric potential shaping method for electroplating|
|US6159857||Jul 8, 1999||Dec 12, 2000||Taiwan Semiconductor Manufacturing Company||Robust post Cu-CMP IMD process|
|US6162344||Sep 9, 1999||Dec 19, 2000||Novellus Systems, Inc.||Method of electroplating semiconductor wafer using variable currents and mass transfer to obtain uniform plated layer|
|US6179973||Jun 30, 1999||Jan 30, 2001||Novellus Systems, Inc.||Apparatus and method for controlling plasma uniformity across a substrate|
|US6179983||Nov 13, 1997||Jan 30, 2001||Novellus Systems, Inc.||Method and apparatus for treating surface including virtual anode|
|US6193854||Aug 16, 1999||Feb 27, 2001||Novellus Systems, Inc.||Apparatus and method for controlling erosion profile in hollow cathode magnetron sputter source|
|US6200893||Mar 11, 1999||Mar 13, 2001||Genus, Inc||Radical-assisted sequential CVD|
|US6203613||Oct 19, 1999||Mar 20, 2001||International Business Machines Corporation||Atomic layer deposition with nitrate containing precursors|
|US6214711||Aug 25, 1998||Apr 10, 2001||Micron Technology, Inc.||Method of low angle, low energy physical vapor of alloys including redepositing layers of different compositions in trenches|
|US6217716||May 6, 1998||Apr 17, 2001||Novellus Systems, Inc.||Apparatus and method for improving target erosion in hollow cathode magnetron sputter source|
|US6221757||Jan 20, 1999||Apr 24, 2001||Infineon Technologies Ag||Method of making a microelectronic structure|
|US6228754||Jan 5, 1999||May 8, 2001||Advanced Micro Devices, Inc.||Method for forming semiconductor seed layers by inert gas sputter etching|
|US6235163||Jul 9, 1999||May 22, 2001||Applied Materials, Inc.||Methods and apparatus for ionized metal plasma copper deposition with enhanced in-film particle performance|
|US6249055||Feb 3, 1998||Jun 19, 2001||Advanced Micro Devices, Inc.||Self-encapsulated copper metallization|
|US6251242||Jan 21, 2000||Jun 26, 2001||Applied Materials, Inc.||Magnetron and target producing an extended plasma region in a sputter reactor|
|US6271591||May 17, 1999||Aug 7, 2001||Advanced Micro Devices, Inc.||Copper-aluminum metallization|
|US6274008||Oct 2, 2000||Aug 14, 2001||Applied Materials, Inc.||Integrated process for copper via filling|
|US6277249||Mar 2, 2000||Aug 21, 2001||Applied Materials Inc.||Integrated process for copper via filling using a magnetron and target producing highly energetic ions|
|US6280597||Sep 14, 1998||Aug 28, 2001||Showa Denko K.K.||Fluorinated metal having a fluorinated layer and process for its production|
|US6287977||Jul 31, 1998||Sep 11, 2001||Applied Materials, Inc.||Method and apparatus for forming improved metal interconnects|
|US6333547||Jan 6, 2000||Dec 25, 2001||Kabushiki Kaisha Toshiba||Semiconductor device and method of manufacturing the same|
|US6340435||Jun 9, 1999||Jan 22, 2002||Applied Materials, Inc.||Integrated low K dielectrics and etch stops|
|US6342133||Mar 14, 2000||Jan 29, 2002||Novellus Systems, Inc.||PVD deposition of titanium and titanium nitride layers in the same chamber without use of a collimator or a shutter|
|US6342448||May 31, 2000||Jan 29, 2002||Taiwan Semiconductor Manufacturing Company||Method of fabricating barrier adhesion to low-k dielectric layers in a copper damascene process|
|US6350353||Nov 24, 1999||Feb 26, 2002||Applied Materials, Inc.||Alternate steps of IMP and sputtering process to improve sidewall coverage|
|US6358376||Jul 10, 2000||Mar 19, 2002||Applied Materials, Inc.||Biased shield in a magnetron sputter reactor|
|US6387805||Jun 18, 1997||May 14, 2002||Applied Materials, Inc.||Copper alloy seed layer for copper metallization|
|US6391785||Aug 23, 2000||May 21, 2002||Interuniversitair Microelektronica Centrum (Imec)||Method for bottomless deposition of barrier layers in integrated circuit metallization schemes|
|US6395642||Dec 28, 1999||May 28, 2002||Taiwan Semiconductor Manufacturing Company||Method to improve copper process integration|
|US6402907||Nov 3, 2000||Jun 11, 2002||Trikon Holdings Limited||Method of forming a barrier layer|
|US6417094||Dec 31, 1998||Jul 9, 2002||Newport Fab, Llc||Dual-damascene interconnect structures and methods of fabricating same|
|US6440854||Feb 2, 2001||Aug 27, 2002||Novellus Systems, Inc.||Anti-agglomeration of copper seed layers in integrated circuit metalization|
|US6448176||Oct 30, 2000||Sep 10, 2002||International Business Machines Corporation||Dual damascene processing for semiconductor chip interconnects|
|US6451177||Nov 1, 2000||Sep 17, 2002||Applied Materials, Inc.||Vault shaped target and magnetron operable in two sputtering modes|
|US6492262||Sep 25, 2001||Dec 10, 2002||International Business Machines Corporation||Process and structure for an interlock and high performance multilevel structures for chip interconnects and packaging technologies|
|US6498091||Nov 1, 2000||Dec 24, 2002||Applied Materials, Inc.||Method of using a barrier sputter reactor to remove an underlying barrier layer|
|US6500762||Jan 24, 2002||Dec 31, 2002||Applied Materials, Inc.||Method of depositing a copper seed layer which promotes improved feature surface coverage|
|US6509267||Jun 20, 2001||Jan 21, 2003||Advanced Micro Devices, Inc.||Method of forming low resistance barrier on low k interconnect with electrolessly plated copper seed layer|
|US6538324||Jun 19, 2000||Mar 25, 2003||Nec Corporation||Multi-layered wiring layer and method of fabricating the same|
|US6541374||Sep 26, 2001||Apr 1, 2003||Novellus Systems, Inc.||Method of depositing a diffusion barrier for copper interconnection applications|
|US6554914||Feb 2, 2001||Apr 29, 2003||Novellus Systems, Inc.||Passivation of copper in dual damascene metalization|
|US6559061||Aug 13, 2001||May 6, 2003||Applied Materials, Inc.||Method and apparatus for forming improved metal interconnects|
|US6562715||Aug 9, 2000||May 13, 2003||Applied Materials, Inc.||Barrier layer structure for copper metallization and method of forming the structure|
|US6566246||May 21, 2001||May 20, 2003||Novellus Systems, Inc.||Deposition of conformal copper seed layers by control of barrier layer morphology|
|US6589887||Oct 11, 2001||Jul 8, 2003||Novellus Systems, Inc.||Forming metal-derived layers by simultaneous deposition and evaporation of metal|
|US6605534||Jun 28, 2000||Aug 12, 2003||International Business Machines Corporation||Selective deposition of a conductive material|
|US6607977||Sep 26, 2001||Aug 19, 2003||Novellus Systems, Inc.||Method of depositing a diffusion barrier for copper interconnect applications|
|US6607982||Mar 23, 2001||Aug 19, 2003||Novellus Systems, Inc.||High magnesium content copper magnesium alloys as diffusion barriers|
|US6613199||Oct 25, 2001||Sep 2, 2003||Novellus Systems, Inc.||Apparatus and method for physical vapor deposition using an open top hollow cathode magnetron|
|US6624066 *||Feb 14, 2001||Sep 23, 2003||Texas Instruments Incorporated||Reliable interconnects with low via/contact resistance|
|US6642146||Apr 10, 2002||Nov 4, 2003||Novellus Systems, Inc.||Method of depositing copper seed on semiconductor substrates|
|US6652718||Jan 30, 2002||Nov 25, 2003||Novellus Systems, Inc.||Use of RF biased ESC to influence the film properties of Ti and TiN|
|US6656841||Dec 10, 2002||Dec 2, 2003||Hynix Semiconductor Inc.||Method of forming multi layer conductive line in semiconductor device|
|US6660622||Nov 7, 2002||Dec 9, 2003||Applied Materials, Inc.||Process for removing an underlying layer and depositing a barrier layer in one reactor|
|US6673716||Jan 30, 2002||Jan 6, 2004||Novellus Systems, Inc.||Control of the deposition temperature to reduce the via and contact resistance of Ti and TiN deposited using ionized PVD techniques|
|US6706155||Aug 28, 2001||Mar 16, 2004||Qlvac, Inc.||Sputtering apparatus and film manufacturing method|
|US6709557||Feb 28, 2002||Mar 23, 2004||Novellus Systems, Inc.||Sputter apparatus for producing multi-component metal alloy films and method for making the same|
|US6709987||Feb 5, 2002||Mar 23, 2004||Applied Materials, Inc.||Method and apparatus for forming improved metal interconnects|
|US6755945||May 3, 2002||Jun 29, 2004||Tokyo Electron Limited||Ionized PVD with sequential deposition and etching|
|US6758947||Jun 20, 2001||Jul 6, 2004||Applied Materials, Inc.||Damage-free sculptured coating deposition|
|US6764940||Apr 11, 2003||Jul 20, 2004||Novellus Systems, Inc.||Method for depositing a diffusion barrier for copper interconnect applications|
|US6784096||Sep 11, 2002||Aug 31, 2004||Applied Materials, Inc.||Methods and apparatus for forming barrier layers in high aspect ratio vias|
|US6790776||Dec 10, 2001||Sep 14, 2004||Applied Materials, Inc.||Barrier layer for electroplating processes|
|US6841044||Nov 4, 2002||Jan 11, 2005||Novellus Systems, Inc.||Chemically-enhanced physical vapor deposition|
|US6893541||Dec 20, 2002||May 17, 2005||Applied Materials, Inc.||Multi-step process for depositing copper seed layer in a via|
|US6905965||Feb 17, 2004||Jun 14, 2005||Applied Materials, Inc.||Reactive preclean prior to metallization for sub-quarter micron application|
|US6919275||Mar 8, 2004||Jul 19, 2005||Applied Materials, Inc.||Method of preventing diffusion of copper through a tantalum-comprising barrier layer|
|US6943111||Feb 10, 2003||Sep 13, 2005||Taiwan Semiconductor Manufacturing Company, Ltd.||Barrier free copper interconnect by multi-layer copper seed|
|US6949457||Jan 21, 2004||Sep 27, 2005||Kla-Tencor Technologies Corporation||Barrier enhancement|
|US6969448||Dec 30, 1999||Nov 29, 2005||Cypress Semiconductor Corp.||Method for forming a metallization structure in an integrated circuit|
|US6992012||Jan 21, 2004||Jan 31, 2006||Applied Materials, Inc.||Method and apparatus for forming improved metal interconnects|
|US7030031||Jun 24, 2003||Apr 18, 2006||International Business Machines Corporation||Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material|
|US7037830||Sep 29, 2000||May 2, 2006||Novellus Systems, Inc.||PVD deposition process for enhanced properties of metal films|
|US7048837||Sep 11, 2003||May 23, 2006||Applied Materials, Inc.||End point detection for sputtering and resputtering|
|US7074714||Nov 3, 2004||Jul 11, 2006||Applied Materials, Inc.||Method of depositing a metal seed layer on semiconductor substrates|
|US7135402||Feb 1, 2005||Nov 14, 2006||Taiwan Semiconductor Manufacturing Company, Ltd.||Sealing pores of low-k dielectrics using CxHy|
|US7186648||Mar 18, 2004||Mar 6, 2007||Novellus Systems, Inc.||Barrier first method for single damascene trench applications|
|US7253109||Feb 28, 2005||Aug 7, 2007||Applied Materials, Inc.||Method of depositing a tantalum nitride/tantalum diffusion barrier layer system|
|US7294574||Aug 9, 2004||Nov 13, 2007||Applied Materials, Inc.||Sputter deposition and etching of metallization seed layer for overhang and sidewall improvement|
|US7365001||Dec 16, 2003||Apr 29, 2008||International Business Machines Corporation||Interconnect structures and methods of making thereof|
|US7510634||Nov 10, 2006||Mar 31, 2009||Novellus Systems, Inc.||Apparatus and methods for deposition and/or etch selectivity|
|US7645696||Jan 12, 2010||Novellus Systems, Inc.||Deposition of thin continuous PVD seed layers having improved adhesion to the barrier layer|
|US7659197||Sep 21, 2007||Feb 9, 2010||Novellus Systems, Inc.||Selective resputtering of metal seed layers|
|US7682966||Feb 1, 2007||Mar 23, 2010||Novellus Systems, Inc.||Multistep method of depositing metal seed layers|
|US20010039113||Jul 11, 2001||Nov 8, 2001||Guy Blalock||Method for forming a semiconductor connection with a top surface having an enlarged recess|
|US20020000382||Dec 15, 2000||Jan 3, 2002||Shipley Company, L.L.C. Of Marlborough||Seed layer repair method|
|US20020041028||Feb 15, 2001||Apr 11, 2002||Seung-Man Choi||Method for forming damascene interconnection of semiconductor device and damascene interconnection fabricated thereby|
|US20020110999||Feb 14, 2001||Aug 15, 2002||Jiong-Ping Lu||Reliable interconnects with low via/contact resistance|
|US20020153610||Aug 20, 1998||Oct 24, 2002||Michael F. Stumborg||Electronic devices with cesium barrier film and process for making same|
|US20030034244||May 3, 2002||Feb 20, 2003||Tugrul Yasar||Ionized PVD with sequential deposition and etching|
|US20030116427||Jul 25, 2002||Jun 26, 2003||Applied Materials, Inc.||Self-ionized and inductively-coupled plasma for sputtering and resputtering|
|US20030129828||Dec 23, 2002||Jul 10, 2003||Uri Cohen||Methods for making multiple seed layers for metallic interconnects|
|US20040048461||Sep 11, 2002||Mar 11, 2004||Fusen Chen||Methods and apparatus for forming barrier layers in high aspect ratio vias|
|US20040134769||May 1, 2003||Jul 15, 2004||Applied Materials, Inc.||Partially filling copper seed layer|
|US20040171250||Mar 8, 2004||Sep 2, 2004||Tony Chiang||Method of preventing diffusion of copper through a tantalum-comprising barrier layer|
|US20040188239||Mar 5, 2004||Sep 30, 2004||Robison Rodney Lee||Ionized PVD with sequential deposition and etching|
|US20040211661||Apr 23, 2003||Oct 28, 2004||Da Zhang||Method for plasma deposition of a substrate barrier layer|
|US20040224507||Jun 2, 2004||Nov 11, 2004||Marieb Thomas N.||Copper alloys for interconnections having improved electromigration characteristics and methods of making same|
|US20050006222||Nov 14, 2002||Jan 13, 2005||Peijun Ding||Self-ionized and inductively-coupled plasma for sputtering and resputtering|
|US20050020080||Aug 18, 2004||Jan 27, 2005||Tony Chiang||Method of depositing a diffusion barrier layer and a metal conductive layer|
|US20050032382||Sep 10, 2004||Feb 10, 2005||Applied Materials, Inc.||Staggered in-situ deposition and etching of a dielectric layer for HDP CVD|
|US20050085068||Nov 3, 2004||Apr 21, 2005||Tony Chiang||Method of depositing a metal seed layer on semiconductor substrates|
|US20050085070||Jun 29, 2004||Apr 21, 2005||Hynix Semiconductor Inc.||Method for forming metal interconnection line in semiconductor device|
|US20050103620||Aug 13, 2004||May 19, 2005||Zond, Inc.||Plasma source with segmented magnetron cathode|
|US20050106865||Jun 10, 2004||May 19, 2005||Applied Materials, Inc.||Integration of ALD tantalum nitride for copper metallization|
|US20050110147||Nov 25, 2003||May 26, 2005||Taiwan Semiconductor Manufacturing Co., Ltd.||Method for forming a multi-layer seed layer for improved Cu ECP|
|US20050173239||Sep 11, 2003||Aug 11, 2005||Applied Materials, Inc.||End point detection for sputtering and resputtering|
|US20050186793||Jan 25, 2005||Aug 25, 2005||Seiichi Omoto||Manufacturing method of semiconductor device|
|US20050211545||Mar 26, 2004||Sep 29, 2005||Cerio Frank M Jr||Ionized physical vapor deposition (iPVD) process|
|US20050252765||Jul 19, 2005||Nov 17, 2005||Applied Materials, Inc.||Method and apparatus for forming a barrier layer on a substrate|
|US20050255690||Jul 19, 2005||Nov 17, 2005||Ling Chen||Multi-step barrier deposition method|
|US20050255691||Jul 19, 2005||Nov 17, 2005||Applied Materials, Inc.||Self-ionized and inductively-coupled plasma for sputtering and resputtering|
|US20050255700||Jun 24, 2005||Nov 17, 2005||Praburam Gopalraja||Controlled multi-step magnetron sputtering process|
|US20050266682||Jul 19, 2005||Dec 1, 2005||Applied Materials, Inc.||Methods and apparatus for forming barrier layers in high aspect ratio vias|
|US20050272254||Jul 18, 2005||Dec 8, 2005||Applied Materials, Inc.||Method of depositing low resistivity barrier layers for copper interconnects|
|US20060014378||Jul 14, 2004||Jan 19, 2006||Sanjeev Aggarwal||System and method to form improved seed layer|
|US20060024939||Jul 29, 2004||Feb 2, 2006||Stephan Grunow||Method of fabricating robust nucleation/seed layers for subsequent deposition/fill of metallization layers|
|US20060024953||Jul 29, 2004||Feb 2, 2006||Papa Rao Satyavolu S||Dual damascene diffusion barrier/liner process with selective via-to-trench-bottom recess|
|US20060030151||Aug 9, 2004||Feb 9, 2006||Applied Materials, Inc.||Sputter deposition and etching of metallization seed layer for overhang and sidewall improvement|
|US20060057843||Nov 1, 2005||Mar 16, 2006||Applied Materials, Inc.||Methods and apparatus for forming barrier layers in high aspect ratio vias|
|US20060125100||Nov 22, 2005||Jun 15, 2006||Shinichi Arakawa||Method of manufacturing semiconductor device, and semiconductor device|
|US20060148253||Mar 3, 2006||Jul 6, 2006||Applied Materials, Inc.||Integration of ALD tantalum nitride for copper metallization|
|US20060207873||Sep 2, 2005||Sep 21, 2006||Applied Materials, Inc.||Split magnet ring on a magnetron sputter chamber|
|US20060258152||May 11, 2005||Nov 16, 2006||Texas Instruments Incorporated||Process and integration scheme for a high sidewall coverage ultra-thin metal seed layer|
|US20070020922||Jun 9, 2006||Jan 25, 2007||Tony Chiang||Method of depositing a metal seed layer on semiconductor substrates|
|US20070178682||Apr 10, 2007||Aug 2, 2007||Tony Chiang||Damage-free sculptured coating deposition|
|US20070193982||May 22, 2006||Aug 23, 2007||Applied Materials, Inc.||Physical vapor deposition plasma reactor with arcing suppression|
|US20070197012||Feb 21, 2006||Aug 23, 2007||International Business Machines Corporation||Grain growth promotion layer for semiconductor interconnect structures|
|US20070252277 *||Apr 28, 2006||Nov 1, 2007||Taiwan Semiconductor Manufacturing Co., Ltd.||Semiconductor devices and fabrication method thereof|
|US20070283886||May 15, 2007||Dec 13, 2007||Hua Chung||Apparatus for integration of barrier layer and seed layer|
|US20080142359||Oct 31, 2007||Jun 19, 2008||Applied Materials, Inc.||Self-ionized and capacitively-coupled plasma for sputtering and resputtering|
|US20080190760||Aug 14, 2007||Aug 14, 2008||Applied Materials, Inc.||Resputtered copper seed layer|
|US20080310005||Aug 3, 2007||Dec 18, 2008||Tonar William L||Thin-Film Coatings, Electro-Optic Elements and Assemblies Incorporating These Elements|
|US20090095617||Dec 12, 2008||Apr 16, 2009||Ulvac, Inc.||Bias sputtering film forming process and bias sputtering film forming apparatus|
|US20090233438||Jul 30, 2008||Sep 17, 2009||Applied Materials, Inc.||Self-ionized and inductively-coupled plasma for sputtering and resputtering|
|US20100009533||May 15, 2009||Jan 14, 2010||Novellus Systems, Inc.||Conformal Films on Semiconductor Substrates|
|EP0692551A1||Jul 10, 1995||Jan 17, 1996||Applied Materials, Inc.||Sputtering apparatus and methods|
|1||Allowed Claims from U.S Appl. No. 10/412,562, 2004.|
|2||Allowed Claims from U.S Appl. No. 10/804,353, 2006.|
|3||Allowed Claims from U.S Appl. No. 11/558,693, 2008.|
|4||Arcot et al., "Intermetallic Formation in Copper/Magnesium Thin Films-kinetics, Nucleation and Growth, and Effect of Interfacial Oxygen," J. Appl. Phys. 76(9), Nov. 1, 1994, pp. 5161-5170.|
|5||Arcot et al., "Intermetallic Formation in Copper/Magnesium Thin Films—kinetics, Nucleation and Growth, and Effect of Interfacial Oxygen," J. Appl. Phys. 76(9), Nov. 1, 1994, pp. 5161-5170.|
|6||Ashanti et al., "A New Hollow-Cathode Magnetron Source for 0.10.mu.m Copper Applications", Journal of Vacuum Science and Technology, A 18(4) Jul./Aug. 2000 p. 1546.|
|7||Braeckelmann et al. "Integration and Reliability of Copper Magnesium Alloys for Multilevel Interconnects," IEEE, Feb. 2000, pp. 236-238.|
|8||Chen et al. "Low Temperature Plasma-Assisted Chemical Vapor Deposition of Tantalum Nitride form Tantalum Pentabromide for Copper Metallization," Jan./Feb. 1999, J. Vac. Sci. Technol., B 17(1), pp. 182-185.|
|9||Cheng et al., "Directional Deposition of Cu into Semiconductor Trench Structures Using Ionized Magnetron Sputtering," Mar./Apr. 1995, J. Vac. Sci. Technol., B 13(2), pp. 203-208.|
|10||Cho et al., "Factors Affecting Passivation and Resistivity of Cu(Mg) Alloy Film," Materials Research Society Symposium Proc. vol. 564, 1999, pp. 353-358.|
|11||Cho et al., "Remote Plasma-Assisted Metal Organic Chemical Vapor Deposition of Tantalum Nitride Thin Films with Different Radicals," Dec. 1998, Jpn. J. Appl. Phys., vol. 37.|
|12||Cohen et al., "Reactive Preclean Technology for Nonphysical Copper Oxide Reduction for Advanced CU Interconnect", Jun. 16-18, 1998, VMIC Conference, pp. 91 and 93.|
|13||Danek et al., "Barrier First Method for Single Damascene Trench Applications," Novellus Systems, Inc., U.S. Appl. No. 11/714,465, filed Mar. 5, 2007.|
|14||D'Couto et al. J. Vac. Sci. Technol. B. 2001, 19(1), pp. 244-249.|
|15||Ding et al., "Effects of the addition of small amounts of A1 to copper: Corrosion, resistivity, adhesion, morphology, and diffusion," J. Appl. Phys. 75(7), Apr. 1994, pp. 3627-3631.|
|16||Ding et al., "Observation of Reduced Oxidation Rates for Plasma-Assisted CVD Copper Films", Mat. Res. Soc. Symp. Proc., vol. 309, 1993 pp. 445-460.|
|17||Dulkin et al., "Deposition of Thin Continuous PVD Seed Layers Having Improved Adhesion to the Barrier Layer," Novellus Systems, Inc., U.S. Appl. No. 11/473,618, filed Jun. 22, 2006.|
|18||Dulkin et al., "Method and Apparatus for Controlling Sputtered Flux in PVD Sources," Novellus Systems, Inc., U.S. Appl. No. 11/564,222, filed Nov. 28, 2006.|
|19||Dulkin et al., "Methods and Apparatus for Engineering and Interface Between A Diffusion Barrier Layer and A Seed Layer," Novellus Systems, Inc., U.S. Appl. No. 11/807,178, filed May 24, 2007.|
|20||Endle et al., "X-Ray Photoelectron Spectroscopy Study on TiN Films Produced with Tetrakis (dimethylamido)Titanium and Selected N-Containing Precusors on SiO.sub.2," May/Jun. 1998, J. Vac. Sci. Technol., A 16(3), pp. 1262-1267.|
|21||Font et al., "Scaling of Hollow Cathode Magnetrons for Metal Deposition", Oct. 1999, University of Illinois (20 pages).|
|22||Green et al., "Determination of Flux Ionization Fraction Using a Quartz Crystal Microbalance and a Gridded Energy Analyzer in an Ionized Magnetron Sputtering System," Dec. 1997, Rev. Sci. Instrum., 68 (12), pp. 4555-4560.|
|23||Han et al., "Barrier Metal Properties of Amorphous Tantalum Nitride Thin Films Between Platnium and Silicon Deposited Using Remote Plasma Metal Organic Chemical Vapor Method," May 1998, Jpn. J. Appl. Phys., vol. 37 (1998), Pt. 1, No. 5A, pp. 2646-2651.|
|24||Hayden et al., "Characterization of Magnetron-Sputtered Partially Ionized Aluminum Deposition," Mar./Apr. 1998, J. Vac. Sci. Technol., A 16(2), pp. 624-627.|
|25||Hayden et al., "Helion Plasma Source for Ionized Physical Vapor Deposition," 1999, Surface and Coatings Technology, 120-121 (1999), pp. 401-404.|
|26||Hoekstra et al., "Microtenching resulting from specular reflection during chlorine etching of silicon," J.Vac. Sci. Technol. B 16(4), Jul./Aug. 1998, pp. 2102-2104.|
|27||Jian Li and J. W. Mayer and E. G. Colgan, "Oxidation and Protection in Copper and Copper Alloy Thin Films", J. Appl. Phys. 70 (5), Sep. 1, 1991, pp. 2820-2827.|
|28||Juliano, D., "Selective Resputtering of Metal Seed Layers," Novellus Systems, Inc., U.S. Appl. No. 11/903,487, filed Sep. 21, 2007.|
|29||Kailasam et al., "Resputtering Process for Eliminating Dielectric Damage," Novellus Systems, Inc., U.S. Appl. No. 11/588,586, filed Oct. 26, 2006.|
|30||Kinder et al., "The Use of Ultra-High Magnetic Fields in Resputter and Plasma Etching," Novellus Systems, Inc., U.S. Appl. No. 11/807,183, filed May 24, 2007.|
|31||Klawuhn et al., "Apparatus and Methods for Deposition and/or Etch Selectivity," Novellus Systems, Inc., U.S. Appl. No. 11/558,693, filed Nov. 10, 2006.|
|32||Klawuhn et al., "Ionized Physical-vapor deposition Using a Hollow-Cathode Magnetron Source for Advanced Metallization", J. Vac, Sci, Technol. A18(4), Jul./Aug. 2000, pp. 1546-1549.|
|33||Lane et al., "Feature evolution during plasma etching. II. Polycrystalline silicone etching," J.Vac. Sci. Technol. A 18(1), Jan./Feb. 2000, pp. 188-196.|
|34||Lee et al., "The Failure Mechanism of MOCVD TiN Diffusion Barrier at High Temperature," 1996, Mat. Res. Soc. Symp. Proc., vol. 324, pp. 279-284.|
|35||Lu et al., "An Integrated Plasma Equipment-feature Scale Model for Ionized Metal Physical Vapor Deposition", Jun. 2000, University of Illinois (16 pages).|
|36||Lucovsky et al., "Formation of Thin Fims by Remote Plasma Enhanced Chemical Vapor Deposition (Remote PECVD)," Feb. 1990, in Handbook of Plasma Processing Technology, eds. Rossnagel, Cuomo and Westwood, Noyes Publications, pp. 387-408.|
|37||M. Zinke-Allmang, "Phase Separation on Solid Surfaces: Nucleation, Coarsening and Coalescence Kinetics", Thin Film Solids, 346 (1999) , 1-68, (c) 1999.|
|38||Murarka et al., "Copper Metallization for ULSI and Beyond," Critical Reviews in Solid State and Materials Sciences, 1995, pp. 87-124.|
|39||Musher et al., Atmospheric Pressure Chemical Vapor Deposition of Titanium Nitride from Tetrakis (diethylamido) Titanium and Ammonia, Feb. 1996, J. Electochem. Soc., vol. 143, No. 2, pp. 736-744.|
|40||Notice of Allowance and Fee Due mailed Apr. 13, 2004, from U.S Appl. No. 10/412,562.|
|41||Notice of Allowance and Fee Due mailed Nov. 24, 2008, from U.S Appl. No. 11/558,693|
|42||Notice of Allowance and Fee Due mailed Oct. 3, 2006, from U.S Appl. No. 10/804,353.|
|43||Notice of Allowance, mailed Sep. 18, 2009 for U.S. Appl. No. 11/903,487.|
|44||Peijun Ding, et al., "Copper Barrier, Seed Layer and Planarization Technologies," VMIC Conference, Jun. 10-12, 1997, pp. 87-92.|
|45||Peng et al., "Structural and Electrical Properties of Chemical Vapor Deposition Tungsten Overgrowth on Physical Vapor Deposited and Metalorganic Chemical Vapor Deposited TiNAdhesion Layers," Jul./Aug. 1998, J. Vac. Sci. Technol., B 16(4), pp. 2013-2018.|
|46||Pradhan et al., "Method and Apparatus for Increasing Local Plasma Density in Magnetically Confined Plasma," Novellus Systems, Inc., U.S. Appl. No. 11/807,182, filed May 24, 2007.|
|47||Reif, Rafael, Plasma Enhanced Chemical Vapor Deposition of Thin Films for Microelectronics, Feb. 1990, in Handbook of Plasma Processing Technology, eds: Rossnagel, Cuomo and Westwood, Noyes Publications, pp. 260-284.|
|48||Rozbicki et al., "Method of Depositing a Diffusion Barrier for Copper Interconnect Applications", Novellus Systems, Inc., U.S. Appl. No. 12/764,870, filed Apr. 21, 2010.|
|49||Rozbicki et al., "Multistep Method of Depositing Metal Seed Layers" Novellus Systems, Inc., U.S. Appl. No. 12/699,738, filed Feb. 3, 2010.|
|50||Rozbicki et al., "Multistep Method of Depositing Metal Seed Layers," Novellus Systems, Inc., U.S. Appl. No. 11/701,984, filed Feb. 1, 2007.|
|51||Rozbicki R., "A Method of Enhancing Selectivity of Resputtering Process," Novellus Systems, Inc., U.S. Appl. No. 11/977,355, filed Oct. 23, 2007.|
|52||Rozbicki, R., "Methods and Apparatus for Resputtering Process that Improves Barrier Coverage," Novellus Systems, Inc., U.S. Appl. No. 11/830,777, filed Jul. 30, 2007.|
|53||Schumacher Products, TDEAT (Tetrakis-diethylamino Titanium), Electronic Grade, www.schumacher.com/tdeat.html, printed Jun. 5, 2001, 1 page.|
|54||Shaviv et al., "Conformal Films on Semiconductor Substrates" Novellus Systems, Inc., U.S. Appl. No. 12/467,200, filed May 15, 2009.|
|55||Shaviv et al., "PVD-Based Metallization Methods for Fabrication of Interconnections in Semiconductor Devices", Novellus Systems, Inc., U.S. Appl. No. 12/074,168, filed Feb. 29, 2009.|
|56||Sun et al., Suppression of Cobalt Silicide Agglomeration Using Nitrogen (N2+) Implantation, IEEE Electron Device Letters, vol. 19, No. 5, May 1998, pp. 163-166.|
|57||T. Suwwan de Felipe et al., "Bias-temperature stability of the Cu(Mg)/SiO.sub.2/p-Si metal-oxide-semiconductor capacitors," J. Vac. Sci. Technol. B 15(6), Nov./Dec. 1997, pp. 1987-1986.|
|58||Tarek Suwwan de Felipe, et al., "Electrical Stability and Microstructual Evolution in Thin Films of High Conductivity Copper Alloys," IEEE, Jun. 1999, pp. 293-295.|
|59||Truong, C.M.; Chen, P.J.; Corneille, J.S.; Oh, W.S. and Goodman, D.W., "Low-Pressure Deposition of TiN Thin Films from a Tetrakis (diethylamido) Titanium Precursor," 1995, J. Phys. Chem., 1995, 99, pp. 8831-8842.|
|60||Tsai et al., "Comparison of the Diffusion Barrier Properties of Chemical-Vapor-Deposited TaN and Sputtered TaN Between Cu and Si," May 1996, J. Appl. Phys., 79 (9), pp. 6932-6938.|
|61||U.S. Final Office Action for U.S. Appl. No. 11/588,586 mailed Nov. 4, 2009.|
|62||U.S. Final Office Action mailed Apr. 15, 2010 for U.S. Appl. No. 12/154,984.|
|63||U.S. Final Office Action mailed Apr. 3, 2003, from U.S. Appl. No. 09/816,847.|
|64||U.S. Final Office Action mailed Dec. 10, 2008, from U.S. Appl. No. 11/473,618.|
|65||U.S. Final Office Action mailed Jun. 17, 2009 for U.S. Appl. No. 11/701,984.|
|66||U.S. Final Office Action mailed Mar. 11, 2010 for U.S. Appl. No. 12/122,118.|
|67||U.S. Final Office Action mailed Mar. 23, 2006, from U.S. Appl. No. 10/804,353.|
|68||U.S. Notice of Allowance and Allowed Claims, mailed Mar. 8, 2010 for U.S. Appl. No. 11/714,465.|
|69||U.S. Notice of Allowance, mailed Feb. 17, 2010 for U.S. Appl. No. 12/074,168.|
|70||U.S. Office Action for U.S. Appl. No. 12/154,984, mailed Oct. 6, 2009.|
|71||U.S. Office Action mailed Apr. 22, 2002, from U.S. Appl. No. 09/776,704.|
|72||U.S. Office Action mailed Aug. 12, 2009 for U.S. Appl. No. 12/074,168.|
|73||U.S. Office Action mailed Aug. 28, 2002, from U.S. Appl. No. 09/975,612.|
|74||U.S. Office Action mailed Aug. 3, 2009 for U.S. Appl. No. 11/714,465.|
|75||U.S. Office Action mailed Dec. 12, 2008, from U.S. Appl. No. 11/714,465.|
|76||U.S. Office Action mailed Dec. 19, 2002, from U.S. Appl. No. 10/121,949.|
|77||U.S. Office Action mailed Jul. 31, 2002, from U.S. Appl. No. 09/862,539.|
|78||U.S. Office Action mailed Jun. 15, 2004, from U.S. Appl. No. 10/289,237.|
|79||U.S. Office Action mailed Jun. 26, 2008, from U.S. Appl. No. 11/473,618.|
|80||U.S. Office Action mailed Mar. 2, 2010 for U.S. Appl. No. 11/807,182.|
|81||U.S. Office Action mailed Mar. 5, 2010 for U.S. Appl. No. 11/807,178.|
|82||U.S. Office Action mailed May 2, 2008, from U.S. Appl. No. 11/558,693.|
|83||U.S. Office Action mailed Nov. 14, 2008, from U.S. Appl. No. 11/701,984.|
|84||U.S. Office Action mailed Oct. 23, 2002, from U.S. Appl. No. 09/965,472.|
|85||U.S. Office Action mailed Oct. 3, 2003, from U.S. Appl. No. 10/412,562.|
|86||U.S. Office Action mailed Oct. 3, 2006, from U.S. Appl. No. 10/804,353.|
|87||U.S. Office Action mailed Oct. 4, 2002, from U.S. Appl. No. 09/816,847.|
|88||U.S. Office Action mailed on Feb. 23, 2009 for U.S. Appl. No. 11/701,984.|
|89||U.S. Office Action mailed on Mar. 24, 2009 for U.S. Appl. No. 11/473,618.|
|90||U.S. Office Action mailed on Mar. 6, 2009 for U.S. Appl. No. 11/903,487.|
|91||U.S. Office Action mailed on May 26, 2009 for U.S. Appl. No. 11/564,222.|
|92||U.S. Office Action mailed on May 5, 2009 for U.S. Appl. No. 11/588,586.|
|93||U.S. Office Action mailed Sep. 16, 2002, from U.S. Appl. No. 09/776,704.|
|94||Vijayendran et al., "Gas Treatment Method and Apparatus to Improve Copper Gap Fill," U.S. Appl. No. 11/131,599, filed May 18, 2005.|
|95||Vyvoda et al., "Role of sidewall scattering in featuring profile evolution during CI2 and HBr plasma etching of silicon," J.Vac. Sci. Technol. B 18(2), Mar./Apr. 2000, pp. 820-833.|
|96||Wu et al., "Deposition of Doped Copper Seed Layers Having Improved Reliability," Novellus Systems, Inc., U.S. Appl. No. 12/122,118, filed May 16, 2008.|
|97||Wu et al., "Methods and Apparatus for Depositing Titanium Based Diffusion Barrier Films," Novellus Systems, Inc., U.S. Appl. No. 12/154,984, filed May 28, 2008.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7994047 *||Nov 22, 2005||Aug 9, 2011||Spansion Llc||Integrated circuit contact system|
|US8043484||Oct 25, 2011||Novellus Systems, Inc.||Methods and apparatus for resputtering process that improves barrier coverage|
|US8298933||Oct 30, 2012||Novellus Systems, Inc.||Conformal films on semiconductor substrates|
|US8298936||Feb 3, 2010||Oct 30, 2012||Novellus Systems, Inc.||Multistep method of depositing metal seed layers|
|US8679972||May 29, 2013||Mar 25, 2014||Novellus Systems, Inc.||Method of depositing a diffusion barrier for copper interconnect applications|
|US8765596||Oct 22, 2010||Jul 1, 2014||Novellus Systems, Inc.||Atomic layer profiling of diffusion barrier and metal seed layers|
|US8858763||Feb 24, 2009||Oct 14, 2014||Novellus Systems, Inc.||Apparatus and methods for deposition and/or etch selectivity|
|US9099535||Feb 3, 2014||Aug 4, 2015||Novellus Systems, Inc.||Method of depositing a diffusion barrier for copper interconnect applications|
|US9117884||Sep 14, 2012||Aug 25, 2015||Novellus Systems, Inc.||Conformal films on semiconductor substrates|
|EP2903018A4 *||Sep 26, 2013||May 18, 2016||Korea Ind Tech Inst||Method for forming fine pattern, and fine pattern formed using same|
|U.S. Classification||438/627, 438/628, 257/E21.582|
|Cooperative Classification||H01L21/76843, H01L21/76805, H01L21/2855, H01L21/76865, C23C14/345, C23C14/046|
|European Classification||H01L21/768C3B, H01L21/768C3D6, H01L21/285B4F, C23C14/04D, C23C14/34C4, H01L21/768B2C|
|Aug 27, 2007||AS||Assignment|
Owner name: NOVELLUS SYSTEMS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PRADHAN, ANSHU A.;ROZBICKI, ROBERT;SIGNING DATES FROM 20070620 TO 20070627;REEL/FRAME:019748/0274
|Jun 14, 2011||CC||Certificate of correction|
|May 30, 2014||FPAY||Fee payment|
Year of fee payment: 4