Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS7924613 B1
Publication typeGrant
Application numberUS 12/497,707
Publication dateApr 12, 2011
Filing dateJul 6, 2009
Priority dateAug 5, 2008
Fee statusPaid
Publication number12497707, 497707, US 7924613 B1, US 7924613B1, US-B1-7924613, US7924613 B1, US7924613B1
InventorsNaftali Sommer, Shai Winter, Ofir Shalvi
Original AssigneeAnobit Technologies Ltd.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Data storage in analog memory cells with protection against programming interruption
US 7924613 B1
Abstract
A method for data storage includes storing first data in analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data. Second data is stored in the analog memory cells in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data. The first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell.
Images(5)
Previous page
Next page
Claims(15)
1. A method for data storage, comprising:
storing first data in analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data; and
storing in the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data,
wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein the first and second programming operations are defined such that the analog values that are potentially reached during the second programming operation by the memory cells that store a first bit value of the first data are contained in a first range, and the analog values that are potentially reached during the second programming operation by the memory cells that store a second bit value of the first data, different from the first bit value, are contained in a second range that does not overlap the first range,
and comprising, following an interruption in the second programming operation, reconstructing the first data by reading the analog values from the memory cells using a read threshold positioned between the first and second ranges.
2. The method according to claim 1, wherein storing the first and second data comprises evaluating a condition with respect to the analog memory cells and, based on the condition, selecting to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version.
3. The method according to claim 2, wherein evaluating the condition comprises assessing whether the first and second data originate from different data items.
4. The method according to claim 2, wherein the analog memory cells are comprised in a memory device, wherein selection of the one of the first and second version is performed by circuitry that communicates with the memory device over an interface, and comprising reporting the selected version to the memory device via the interface.
5. The method according to claim 1, wherein the first programming operation represents a given bit value of the first data by analog values that are higher than the analog values representing the other bit value of the first data, and wherein storing the second data comprises applying the second programming operation to the memory cells holding the given bit value of the first data, and subsequently applying the second programming operation to the memory cells holding the other bit value of the first data.
6. A method for data storage, comprising:
storing first data in analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data; and
storing in the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data,
wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein storing the first and second data comprises evaluating a condition with respect to the analog memory cells and, based on the condition, selecting to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version, and
wherein evaluating the condition comprises performing at least one action selected from a group of actions consisting of:
assessing a size of a data item to be stored in the analog memory cells;
identifying a pattern indicating an end of the data item to be stored in the analog memory cells; and
assessing an elapsed time since a previous programming operation.
7. A method for data storage, comprising:
storing first data in analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data; and
storing in the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data,
wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein storing the first and second data comprises evaluating a condition with respect to the analog memory cells and, based on the condition, selecting to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version, and
wherein the condition is evaluated after the first data was stored using the second version and before storing the second data, and comprising, upon selecting the first version, adjusting the analog values of at least some of the analog memory cells to match the first version of the programming operations.
8. A data storage apparatus, comprising:
a plurality of analog memory cells; and
circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein the first and second programming operations are defined such that the analog values that are potentially reached during the second programming operation by the memory cells that store a first bit value of the first data are contained in a first range, and the analog values that are potentially reached during the second programming operation by the memory cells that store a second bit value of the first data, different from the first bit value, are contained in a second range that does not overlap the first range, and
wherein the circuitry is configured to reconstruct the first data following an interruption in the second programming operation by reading the analog values from the memory cells using a read threshold positioned between the first and second ranges.
9. The apparatus according to claim 8, wherein the circuitry is configured to evaluate a condition with respect to the analog memory cells and, based on the condition, to select to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version.
10. The apparatus according to claim 9, wherein the circuitry is configured to evaluate the condition by assessing whether the first and second data originate from different data items.
11. The apparatus according to claim 8, wherein the analog memory cells are comprised in a memory device, wherein the circuitry is separate from the memory device and communicates with the memory device over an interface, and wherein the circuitry is configured to report the selected version to the memory device via the interface.
12. The apparatus according to claim 8, wherein the first programming operation represents a given bit value of the first data by analog values that are higher than the analog values representing the other bit value of the first data, and wherein the circuitry is configured to store the second data by applying the second programming operation to the memory cells holding the given bit value of the first data, and subsequently applying the second programming operation to the memory cells holding the other bit value of the first data.
13. A data storage apparatus, comprising:
a plurality of analog memory cells; and
circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein the circuitry is configured to evaluate a condition with respect to the analog memory cells and, based on the condition, to select to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version, and
wherein the circuitry is configured to evaluate the condition by performing at least one action selected from a group of actions consisting of:
assessing a size of a data item to be stored in the analog memory cells;
identifying a pattern indicating an end of the data item to be stored in the analog memory cells; and
assessing an elapsed time since a previous programming operation.
14. A data storage apparatus, comprising:
a plurality of analog memory cells; and
circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein the circuitry is configured to evaluate a condition with respect to the analog memory cells and, based on the condition, to select to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version, and
wherein the circuitry is configured to evaluate the condition after storing the first data using the second version and before storing the second data, and, upon selecting the first version, to adjust the analog values of at least some of the analog memory cells to match the first version of the programming operations.
15. A data storage apparatus, comprising:
an interface, which is operative to communicate with a memory device comprising a plurality of analog memory cells; and
circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell,
wherein the first and second programming operations are defined such that the analog values that are potentially reached during the second programming operation by the memory cells that store a first bit value of the first data are contained in a first range, and the analog values that are potentially reached during the second programming operation by the memory cells that store a second bit value of the first data, different from the first bit value, are contained in a second range that does not overlap the first range, and
wherein the circuitry is configured to reconstruct the first data following an interruption in the second programming operation by reading the analog values from the memory cells using a read threshold positioned between the first and second ranges.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims the benefit of U.S. Provisional Patent Application 61/086,164, filed Aug. 5, 2008, U.S. Provisional Patent Application 61/086,541, filed Aug. 6, 2008, and U.S. Provisional Patent Application 61/093,461, filed Sep. 2, 2008, whose disclosures are incorporated herein by reference.

FIELD OF THE INVENTION

The present invention relates generally to memory devices, and particularly to methods and systems for protecting data stored in memory devices against programming interruption.

BACKGROUND OF THE INVENTION

Several types of memory devices, such as Flash memories, use arrays of analog memory cells for storing data. Each analog memory cell stores a quantity of an analog value, also referred to as a storage value, such as an electrical charge or voltage. This analog value represents the information stored in the cell. In Flash memories, for example, each analog memory cell holds a certain amount of electrical charge. The range of possible analog values is typically divided into intervals, each interval corresponding to one or more data bit values. Data is written to an analog memory cell by writing a nominal analog value that corresponds to the desired bit or bits.

Some memory devices, commonly referred to as Single-Level Cell (SLC) devices, store a single bit of information in each memory cell, i.e., each memory cell can be programmed to assume two possible programming levels. Higher-density devices, often referred to as Multi-Level Cell (MLC) devices, store two or more bits per memory cell, i.e., can be programmed to assume more than two possible programming levels.

Several techniques are known in the art for protecting data stored in analog memory cell devices against power interruptions and programming failures. For example, U.S. Patent Application Publication 2007/0143531, whose disclosure is incorporated herein by reference, describes a method for power loss recovery for bit alterable memory. A bit alterable memory device includes status bits for a colony of memory cells. The state of each status bit may be changed depending on the programming state of the non-volatile bit alterable memory. The status bits are examined to determine the write status of two separate colonies of memory cells in the event of a power loss. The information gathered from the status bits is used by a power loss recovery mechanism to determine whether the data written to a plurality of memory cell colonies is partially written.

As another example, U.S. Pat. No. 6,988,175, whose disclosure is incorporated herein by reference, describes a method for managing page-based data storage media such as Flash media. New data are written to the storage medium in a manner that precludes corruption of old data if the writing of the new data is interrupted. Specifically, risk zones are defined by identifying, for each page, the other pages whose data are put at risk of corruption if writing to the page is interrupted. A page, which otherwise would be the target of a write operation, is not written if any of the pages in its risk zone contain data that could be corrupted if the write operation is interrupted.

U.S. Pat. No. 7,420,847, whose disclosure is incorporated herein by reference, describes a non-volatile memory device that is able to recover data in the event of a program failure without having to maintain a copy of the data until the write is completed. In some embodiments, the data is recovered by logically combining the verify data for the (failed) write process maintained in data latches with the results of one or more read operations to reconstitute the data.

SUMMARY OF THE INVENTION

An embodiment of the present invention provides a method for data storage, including:

storing first data in analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data; and

storing in the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data,

wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell.

In some embodiments, the first and second programming operations are defined such that the analog values that are potentially reached during the second programming operation by the memory cells that store a first bit value of the first data are contained in a first range, and the analog values that are potentially reached during the second programming operation by the memory cells that store a second bit value of the first data, different from the first bit value, are contained in a second range that does not overlap the first range.

In an embodiment, following an interruption in the second programming operation, the first data is reconstructed by reading the analog values from the memory cells using a read threshold positioned between the first and second ranges.

In a disclosed embodiment, storing the first and second data includes evaluating a condition with respect to the analog memory cells and, based on the condition, selecting to store the first and second data using one of a first version of the programming operations, in which at all times during the second programming operation the analog value of each memory cell remains unambiguously indicative of the respective bit value of the first data stored in that memory cell, and a second version of the programming operations that is different from the first version. In an embodiment, evaluating the condition includes assessing whether the first and second data originate from different data items. In another embodiment, evaluating the condition includes performing at least one action selected from a group of actions consisting of:

assessing a size of a data item to be stored in the analog memory cells;

identifying a pattern indicating an end of the data item to be stored in the analog memory cells; and

assessing an elapsed time since a previous programming operation.

In still another embodiment, the condition is evaluated after the first data was stored using the second version and before storing the second data, and, upon selecting the first version, the analog values of at least some of the analog memory cells are adjusted to match the first version of the programming operations.

In an embodiment, the analog memory cells are included in a memory device, selection of the one of the first and second version is performed by circuitry that communicates with the memory device over an interface, and the selected version is reported to the memory device via the interface.

In some embodiments, the first programming operation represents a given bit value of the first data by analog values that are higher than the analog values representing the other bit value of the first data, and storing the second data includes applying the second programming operation to the memory cells holding the given bit value of the first data, and subsequently applying the second programming operation to the memory cells holding the other bit value of the first data.

There is additionally provided, in accordance with an embodiment of the present invention, a data storage apparatus, including:

a plurality of analog memory cells; and

circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell.

There is also provided, in accordance with an embodiment of the present invention, a data storage apparatus, including:

an interface, which is operative to communicate with a memory device including a plurality of analog memory cells; and

circuitry, which is configured to store first data in a group of the analog memory cells using a first programming operation, which writes to the memory cells respective analog values representing respective bit values of the first data, and to store in the group of the analog memory cells second data in addition to the first data using a second programming operation, which modifies the respective analog values of the memory cells so as to represent bit value combinations of the first and second data, wherein the first and second programming operations are defined such that, at all times during the second programming operation, the analog value of each memory cell in the group remains unambiguously indicative of the respective bit value of the first data stored in that memory cell.

The present invention will be more fully understood from the following detailed description of the embodiments thereof, taken together with the drawings in which:

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is a block diagram that schematically illustrates a memory system, in accordance with an embodiment of the present invention;

FIG. 2 is a diagram that schematically illustrates programming levels in a group of multi-level analog memory cells, in accordance with an embodiment of the present invention;

FIGS. 3 and 4 are flow charts that schematically illustrate methods for programming analog memory cells, in accordance with embodiments of the present invention; and

FIG. 5 is a flow chart that schematically illustrates a method for reading analog memory cells, in accordance with an embodiment of the present invention.

DETAILED DESCRIPTION OF EMBODIMENTS Overview

Analog memory cell devices store data by programming the memory cells to assume certain programming levels that represent the data. If the programming operation is disrupted, such as due to power failure, the stored data may be lost or corrupted. Multi-Level Cell (MLC) devices, which store multiple data bits in each memory cell, are particularly sensitive to programming interruption.

In many practical cases, different bits in a given multi-level cell may belong to different data items and may be stored at different times. For example, a given data file may be stored in the Least Significant Bits (LSB) of a certain group of multi-level memory cells, and another file may be stored in the Most Significant Bits (MSB) of these memory cells at a later time. In known memory devices, if the MSB programming operation is interrupted, the analog values (e.g., threshold voltages) of the cells are distorted and this distortion usually corrupts both the LSB and MSB. While corruption of the currently-written data (the MSB) may be permissible in some applications, corruption of the LSB (which often belongs to another data item and may have been written at a much earlier time) is highly undesirable.

Embodiments of the present invention that are described hereinbelow provide improved methods and systems for storing data in multi-level analog memory cells. These methods and systems reduce the effects of programming interruptions by confining possible corruption to the currently-written data, and ensuring that data written to other bits of the memory cells in previous programming operations is not lost.

In some embodiments, a group of multi-level memory cells, e.g., a word line, is programmed using at least two programming operations. The first programming operation programs first bits of the memory cells (e.g., the LSBs). The second programming operation programs second bits of the memory cells (e.g., the MSBs) in addition to the first bits, i.e., after the first bits are already programmed. In other words, the second programming operation shifts the analog values of the memory cells from one constellation of programming levels to another. In a typical application, programming is performed using an iterative Program and Verify (P&V) sequence.

In the resilient programming schemes described herein, the programming operations are designed so that at any time during the second programming operation, the analog value of each memory cell remains unambiguously indicative of the first bit value stored in that memory cell. As a result, if the second programming operation is interrupted for any reason, the data stored in the first programming operation will still be recoverable.

In an example embodiment, the programming levels of a four-level Flash device are positioned such that, during the entire P&V sequence that programs the MSB, the threshold voltage of each memory cell remains in a range that is uniquely associated with the LSB value stored in that cell. If the MSB programming sequence is interrupted at any point in time, the threshold voltage of each memory cell at the time of interruption will fall in the range that corresponds to the correct LSB value. The LSB values can be recovered by positioning one or more read thresholds between the ranges.

Several examples of interruption-resilient programming schemes, as well as methods for designing programming operations that achieve such resilience, are described herein. In some embodiments, a resilient programming scheme is applied selectively, i.e., only to selected groups of memory cells. The decision whether or not to apply a resilient programming scheme may depend, for example, on whether different bits in the cell group in question store data from the same data item or from different data items.

Unlike some known protection schemes that copy and back-up the first data before the second data is programmed, the methods and systems described herein achieve resilience by appropriate positioning of the programming levels. Since the disclosed techniques do not need to copy or back-up data, they enable increased programming speed and reduced programming complexity in comparison with known solutions.

System Description

FIG. 1 is a block diagram that schematically illustrates a memory system 20, in accordance with an embodiment of the present invention. System 20 can be used in various host systems and devices, such as in computing devices, cellular phones or other communication terminals, removable memory modules (“disk-on-key” devices), Solid State Disks (SSD), digital cameras, music and other media players and/or any other system or device in which data is stored and retrieved.

System 20 comprises a memory device 24, which stores data in a memory cell array 28. The memory array comprises multiple analog memory cells 32. In the context of the present patent application and in the claims, the term “analog memory cell” is used to describe any memory cell that holds a continuous, analog value of a physical parameter, such as an electrical voltage or charge. Array 32 may comprise analog memory cells of any kind, such as, for example, NAND, NOR and Charge Trap Flash (CTF) Flash cells, phase change RAM (PRAM, also referred to as Phase Change Memory—PCM), Nitride Read Only Memory (NROM), Ferroelectric RAM (FRAM), magnetic RAM (MRAM) and/or Dynamic RAM (DRAM) cells.

The charge levels stored in the cells and/or the analog voltages or currents written into and read out of the cells are referred to herein collectively as analog values or storage values. Although the embodiments described herein mainly address threshold voltages, the methods and systems described herein may be used with any other suitable kind of storage values.

System 20 stores data in the analog memory cells by programming the cells to assume respective memory states, which are also referred to as programming levels. The programming levels are selected from a finite set of possible levels, and each level corresponds to a certain nominal storage value. For example, a 2 bit/cell MLC can be programmed to assume one of four possible programming levels by writing one of four possible nominal storage values into the cell.

Memory device 24 comprises a reading/writing (R/W) unit 36, which converts data for storage in the memory device to analog storage values and writes them into memory cells 32. In alternative embodiments, the R/W unit does not perform the conversion, but is provided with voltage samples, i.e., with the storage values for storage in the cells. When reading data out of array 28, R/W unit 36 converts the storage values of memory cells 32 into digital samples having a resolution of one or more bits. Data is typically written to and read from the memory cells in groups that are referred to as pages. In some embodiments, the R/W unit can erase a group of cells 32 by applying one or more negative erasure pulses to the cells.

The storage and retrieval of data in and out of memory device 24 is performed by a Memory Signal Processor (MSP) 40. MSP 40 comprises an interface 44 for communicating with memory device 24, and a signal processing unit 48, which processes the data that is written into and read from device 24. In some embodiments, unit 48 encodes the data for storage using a suitable Error Correction Code (ECC) and decodes the ECC of data retrieved from the memory. In some embodiments, unit 48 produces the storage values for storing in the memory cells and provides these values to R/W unit 36. Alternatively, unit 48 provides the data for storage, and the conversion to storage values is carried out by the R/W unit internally to the memory device. Alternatively to using an MSP, the methods described herein can be carried out by any suitable type of memory controller that applies ECC to the data.

MSP 40 communicates with a host 52, for accepting data for storage in the memory device and for outputting data retrieved from the memory device. MSP 40, and in particular unit 48, may be implemented in hardware. Alternatively, MSP 40 may comprise a microprocessor that runs suitable software, or a combination of hardware and software elements.

The configuration of FIG. 1 is an exemplary system configuration, which is shown purely for the sake of conceptual clarity. Any other suitable memory system configuration can also be used. Elements that are not necessary for understanding the principles of the present invention, such as various interfaces, addressing circuits, timing and sequencing circuits and debugging circuits, have been omitted from the figure for clarity.

In the exemplary system configuration shown in FIG. 1, memory device 24 and MSP 40 are implemented as two separate Integrated Circuits (ICs). In alternative embodiments, however, the memory device and the MSP may be integrated on separate semiconductor dies in a single Multi-Chip Package (MCP) or System on Chip (SoC), and may be interconnected by an internal bus. Further alternatively, some or all of the MSP circuitry may reside on the same die on which the memory array is disposed. Further alternatively, some or all of the functionality of MSP 40 can be implemented in software and carried out by a processor or other element of the host system. In some embodiments, host 44 and MSP 40 may be fabricated on the same die, or on separate dies in the same device package.

Memory cells 32 of array 28 are typically arranged in a grid having multiple rows and columns. Each cell 32 typically comprises a floating gate Metal-Oxide Semiconductor (MOS) transistor. A certain amount of electrical charge (electrons or holes) can be stored in a particular cell by applying appropriate voltage levels to the transistor gate, source and drain. The value stored in the cell can be read by measuring the threshold voltage of the cell, which is defined as the minimal voltage that needs to be applied to the gate of the transistor in order to cause the transistor to conduct. The read threshold voltage is indicative of the charge stored in the cell.

In a typical configuration of array 28, the gates of the transistors in each row are connected by word lines, and the sources of the transistors in each column are connected by bit lines. The array is typically divided into multiple pages, i.e., groups of memory cells that are programmed and read simultaneously. Pages are sometimes sub-divided into sectors. In some embodiments, each page comprises an entire row of the array. In alternative embodiments, each row (word line) can be divided into two or more pages. For example, in some devices each row is divided into two pages, one comprising the odd-order cells and the other comprising the even-order cells. In a typical implementation, a two-bit-per-cell memory device may have four pages per row, a three-bit-per-cell memory device may have six pages per row, and a four-bit-per-cell memory device may have eight pages per row.

Erasing of cells is usually carried out in blocks that contain multiple pages. Typical memory devices may comprise several thousand erasure blocks. In a typical two-bit-per-cell MLC device, each erasure block is on the order of 32 word lines, each comprising several thousand cells. Each word line of such a device is often partitioned into four pages (odd/even order cells, least/most significant bit of the cells). Three-bit-per cell devices having 32 word lines per erasure block would have 192 pages per erasure block, and four-bit-per-cell devices would have 256 pages per block. Alternatively, other block sizes and configurations can also be used.

Some memory devices comprise two or more separate memory cell arrays, often referred to as planes. Since each plane has a certain “busy” period between successive write operations, data can be written alternately to the different planes in order to increase programming speed.

R/W unit 36 typically programs memory cells 32 using an iterative Program and Verify (P&V) process. In such a process, the R/W unit applies a sequence of programming pulses to a group of memory cells, e.g., to a certain word line in array 28. Following each programming iteration, the R/W unit compares the threshold voltages of the memory cells to one or more verification thresholds. Each verification threshold corresponds to a certain programming state of the cells, which represents a certain data value. A memory cell whose threshold voltage is higher than the applicable verification threshold is regarded as programmed successfully, i.e., as a cell that reached its intended programming level. In the next iteration, programming continues for only those cells that have not yet reached their intended threshold voltages, i.e., for the cells whose threshold voltages are smaller than the applicable verification thresholds.

Typically, the amplitude of the programming pulses increases from pulse to pulse. The average increase in the threshold voltage of the cells in response to a programming pulse is referred to herein as a program step size, or Increment Step Pulse Program (ISPP). As can be appreciated, after the P&V process is completed, the threshold voltages of the cells belonging to a certain programming level will be distributed over the interval [V, V+ISPP], wherein V denotes the verification threshold of the programming level. A small ISPP produces a relatively narrow threshold voltage distribution, at the expense of slower programming. A high ISPP produces wider distributions but faster programming. (Note that in practice, a small fraction of the cells may have threshold voltages that deviate slightly from the interval [V, V+ISPP]. In other words, the threshold voltage distribution of a given programming level may have residual “tails” slightly below V and/or slightly above V+ISPP.)

FIG. 2 is a diagram that schematically illustrates programming levels in a group of multi-level analog memory cells 32, in accordance with an embodiment of the present invention. The example of FIG. 2 refers to a group of four-level memory cells, e.g., the cells along a given word line, each storing two data bits. The two data bits in each memory cell are referred to as a Least Significant Bit (LSB) and a Most Significant Bit (MSB). This notation, however, is used purely as a way to refer to the different bits and does not imply any order of importance between them.

R/W unit 36 in device 24 stores data in these four-level memory cells using two types of programming operations. The first operation programs the LSBs of the cells. The second operation programs the MSBs of the cells after the LSBs have already been programmed. The programming operations modify the threshold voltages of the cells, so as to cause the threshold voltage of each cell to reach the level that represents the data to be stored therein.

A curve 56 at the top of FIG. 2 shows the distribution of threshold voltages of the memory cells before programming begins, i.e., when the cells are erased. Typically although not necessarily, erased cells are associated with negative threshold voltages.

The first programming operation programs the LSBs of the cells. The LSBs are programmed by applying programming pulses to the memory cells that are to store LSB=“0”. Memory cells that are to store LSB=“1” are not programmed. After LSB programming, a curve 60A shows the threshold voltage distribution in the cells that store LSB=“1”, and a curve 60B shows the threshold voltage distribution in the cells that store LSB=“0”.

The second programming operation programs the MSBs of the cells, after the LSBs have already been programmed. After MSB programming, each cell assumes one of four possible programming levels, which represent the four possible LSB/MSB combinations. The threshold voltage distributions of the four programming levels are shown by curves 64A . . . 64D at the bottom of FIG. 2. As can be seen in the figure, a cell that stores LSB=“1” and whose MSB=“1” (distribution 64A) is not subjected to programming pulses in the MSB programming operation. A cell that stores LSB=“1” and whose MSB=“0” is subjected to programming pulses that move its threshold voltage from distribution 60A to distribution 64B. A cell that stores LSB=“0” and whose MSB=“0” is subjected to programming pulses that move its threshold voltage from distribution 60B to distribution 64C. A cell that stores LSB=“0” and whose MSB=“1” is subjected to programming pulses that move its threshold voltage from distribution 60B to distribution 64D.

The threshold voltage distribution of a given programming level depends on the verification threshold of that programming level, and on the programming step size (ISPP). For example, distribution 64B lies in the interval [V10, V10+ISPP]. Similarly, distribution 64C lies in the interval [V00, V00+ISPP].

Programming Level Design for Resilience Against Programming Interruptions

In some cases, the second programming operation (i.e., MSB programming) may be interrupted before it is completed. Programming interruption may be caused, for example, by a disruption of the electrical power supply to device 24, by hardware failure or for any other reason. Power loss to device 24 may occur, for example, when a user of a Disk-on-Key (DoK) device unplugs the device during active storage, or when a removable Solid State Disk (SSD) unit is removed during operation.

In such scenarios, it is highly desirable to prevent programming interruptions from corrupting the data stored in the LSBs of the cells, and to confine any possible corruption or data loss to the currently-programmed MSB data. This requirement is particularly important when the LSB data and MSB data belong to different data items, e.g., to different files.

In some embodiments of the present invention, the programming levels used in device 24 are positioned so as to prevent LSB corruption in the event of interruption of MSB programming. Positioning of the programming levels may involve setting of verification thresholds and/or ISPP values that are used in the LSB and MSB programming operations. In order to prevent MSB programming interruption from corrupting the LSB data, the programming levels in device 24 are designed to meet the following guideline: During the entire MSB programming sequence, the threshold voltage of each memory cell remains in an interval that is uniquely indicative of LSB bit value stored in that cell. In other words, if the MSB programming sequence is interrupted at any point in time, the threshold voltage of each memory cell at the time of interruption will be unambiguously indicative of the LSB bit value stored in that cell.

The above-mentioned condition will now be demonstrated with reference to the programming scheme of FIG. 2. In this example, the MSB programming interruption occurs when some of the memory cells may be in transition from distribution 60A to distribution 64B, some cells may be in transition from distribution 60B to distribution 64C, and other cells may be in transition from distribution 60B to distribution 64D. The exact threshold voltage of a given memory cell at the time of MSB programming interruption may be unknown, but is expected to be larger than its smallest possible initial value (the lower edge of the LSB distribution from which MSB programming started) and smaller than its largest possible final value (the upper edge of the intended MSB distribution).

Consider, for example, a cell that was initially programmed with LSB=“0” and is in the process of programming with MSB=“0”, i.e., a cell that is transitioning from distribution 60B to distribution 64C. If the MSB programming of this cell is interrupted before completion, the threshold voltage of the cell is likely to lie somewhere between V0 (the lower edge of distribution 60B) and V00+ISPP (the higher edge of distribution 64C).

Note that in the scheme of FIG. 2, the threshold voltage of any memory cell whose LSB=“0” remains in the interval VTH>V0 during the entire MSB programming sequence, regardless of the intended MSB value. The threshold voltage of any memory cell whose LSB=“1”, on the other hand, remains in the interval VTH<V10+ISPP during the entire MSB programming sequence, regardless of the intended MSB value. Since V10+ISPP<V0, the two intervals do not overlap.

In other words, if the threshold voltage of a given memory cell meets VTH>V0 following MSP programming interruption, then the cell can be safely regarded as storing LSB=“0”. If the threshold voltage meets VTH<V10+ISPP following the interruption, then the cell can be regarded as storing LSB=“1”. Thus, the LSB data values can be recovered from the memory cells even though their threshold voltages are distorted by the MSP programming interruption. As noted above, the position and width of the threshold voltage distributions of the different LSB and MSB programming levels are determined by the chosen values of the verification thresholds and ISPP. In some embodiments, R/W unit 36 sets these parameters, or any suitable subset of the parameters, to meet with the above-mentioned condition.

In some embodiments, following MSP programming interruption, R/W unit 36 retrieves the LSB data values from the memory cells by positioning a read threshold 72A in a region 68 (given by V10+ISPP<VTH<V0), which differentiates between the two above-mentioned intervals. Unit 36 compares the threshold voltages of the memory cells to read threshold 72A. Cells whose threshold voltages are lower than read threshold 72A are regarded as storing LSB=“1”, and cells whose threshold voltages are higher than read threshold 72A are regarded as storing LSB=“0”. Thus, using the disclosed technique, the LSB data can be retrieved with high reliability even though the subsequent MSB programming operation was disrupted. In some embodiments, read threshold 72A is different from a normal read threshold 72B that would be used for LSB readout under normal conditions (i.e., with no interruption).

The design scheme described above can be generalized to other kinds of MLC, such as eight-level or sixteen-level cells. Consider, for example, a group of eight-level, 3 bits/cell MLC. The three bits stored in each cell are denoted LSB, Center Significant Bit (CSB) and MSB. In this example, mapping of bits to programming levels at the different programming stages is performed according to the following table (in increasing order of threshold voltage):

Programming
stage Programming level order
After LSB 1, 0
programming
After LSB + CSB 11, 10, 00, 01
programming
After 111, 110, 100, 101, 001, 000, 010, 011
LSB + CSB + MSB
programming

The ISPP values for programming the LSB, CSB and MSB are denoted ISPP1, ISPP2 and ISPP3, respectively. The verification threshold used for programming a given programming level x is denoted Vx (e.g., the verification threshold of level L10 is denoted V10).

R/W unit 36 may set suitable verification thresholds and ISPP values, which ensure that the data stored in the LSBs of the cells is still recoverable in the event of CSB programming interruption, and that CSB data is still recoverable in the event of MSB programming interruption. For example, setting V10+ISPP2<V0 ensures that the LSB data is not corrupted by CSB programming interruption. Setting V110+ISPP3<V10, V101+ISPP3<V00 and V000+ISPP3<V01 ensures that CSB data is not corrupted by MSB programming interruption. Similar conditions can be defined for sixteen-level, four bits/cell MLC, and for any other suitable type of MLC.

In an alternative embodiment, the above-mentioned constraints can be relaxed by splitting the second programming operation into stages that are carried out in succession. For example, in the four-level scheme of FIG. 2, the second programming operation can be split into the two following stages (the first programming operation is unchanged):

    • Program the cells in level 60B to level 64C or level 64D, depending on their MSB values.
    • Only after completing the previous step, program the cells in level 60A to level 64A or level 64B, depending on their MSB values.

When this order of operation is maintained, it is possible to reconstruct the LSB value of a given cell upon programming interruption at any given time, even if V10+ISPP>V00. This principle can be generalized in a straightforward manner to any other suitable MLC configuration, e.g., eight-level or sixteen-level cells.

In other words, when the first programming operation represents one bit value (e.g., LSB=“0”) using threshold voltages that are higher than the threshold voltages used for representing the other bit value (e.g., LSB=“1”), the second programming operation can be split into successive stages:

    • Program the memory cells that were programmed by the first programming operation to the high threshold voltages.
    • Only after completing the previous step, program the memory cells that were programmed by the first programming operation to the low threshold voltages.

In some embodiments, the above-mentioned programming order is implemented internally to the memory device and is transparent to the memory controller or MSP. Alternatively, the MSP may program a page while causing the memory device to carry out this scheme, e.g., by sending appropriate subset masks of the page. This sort of programming, however, increases the number of write operations and may reduce programming speed.

The embodiments described herein are example embodiments, which were chosen purely for the sake of conceptual clarity. Any other suitable MLC programming scheme in which, during the entire duration of a given programming operation, the cell analog values remain unambiguously indicative of the previously-stored data, can also be used.

Selective Application of Resilient Programming Scheme

In some cases, applying the interruption-resilient programming schemes described above reduces the utilization of the available threshold voltage range of the memory cells, and may therefore degrade other performance aspects of the memory device (e.g., storage density, storage reliability or programming speed). In some embodiments, memory device 24 applies the resilient programming schemes only in selected groups of memory cells (e.g. selected word lines) in which data protection is of particular value or need. For example, R/W unit 36 may hold two alternative sets of verification thresholds and/or ISPP values. One set, which is referred to as a resilient set, is applied when protection against programming interruption is desired. The other set, which is referred to as a normal set, is applied otherwise, so as not to compromise performance unless necessary.

Memory device 24 or MSP 40 may apply any suitable criteria for deciding whether to program a given group of memory cells using the resilient or the normal programming scheme. The description that follows assumes that selection of the appropriate programming scheme is performed by the MSP. In these embodiments, the MSP and the memory device support a suitable command interface, using which the MSP instructs the memory device to apply the selected programming scheme. In alternative embodiments, however, the decision may be taken internally to the memory device, e.g., by unit 36.

Typically, the decision depends on whether the data stored in different MLC bits belongs to the same data item (e.g., a file) or to different data items. When different MLC bits store data belonging to the same data item, protecting some bits against programming interruption of other bits may be of little value. When different MLC bits store data from different data items, on the other hand, protection may be important.

Programming scheme selection may depend, for example, on the size of the data item to be programmed. This sort of criterion assumes that a large data item is likely to occupy multiple MLC bits (e.g., an entire word line or more). When the data item is relatively small, on the other hand, there is high likelihood that different bits in the word line will store data from a different data item. The size of the data item can sometimes be extracted from the write command sent to the memory device. For example, the Open NAND Flash Interface (ONFI) specifications define Block Abstracted (BA) programming commands, which specify the number of sectors to be programmed.

As another example, the MSP may identify data patterns that indicate the end of a data item (e.g., End-of-File indication or File Close command). As yet another example, the MSP may estimate or measure the time period that elapsed since the previous programming operation to the word line in question. A simpler scheme may estimate or measure the time that elapsed since the last programming operation to the entire block or to the entire memory device. A long elapsed time is likely to indicate that the next programming operation is associated with a different data item.

Further alternatively, the MSP may evaluate any other suitable condition to decide whether to apply the interruption-resilient programming scheme or a normal programming scheme to a given group of cells. Note that these decision criteria can be used for selectively applying any suitable protection method, and not necessarily the methods described herein.

FIG. 3 is a flow chart that schematically illustrates a method for programming analog memory cells 32, in accordance with an embodiment of the present invention. The method begins with MSP 40 accepting data for storage from host 52, at a data input step 80. The MSP checks whether protection against programming interruption is desired for this data, at a protection checking step 84. For example, the MSP may assess whether the word line in which this data is to be stored holds data from a single data item or from multiple data items, e.g., using the criteria described above.

If resilience against programming interruption is not necessary (e.g., if the MSP determines that the word line is likely to hold data from only a single data item), the MSP selects the normal programming scheme, at a normal selection step 88. Otherwise (e.g., if the word line is likely to hold data from multiple data items), the MSP selects a resilient programming scheme, at a resilient selection step 92. Unit 36 then applies the verification thresholds and/or ISPP values of the selected programming scheme, and programs the memory cells using the applied scheme, at a programming step 96.

The method of FIG. 3 assumes that the programming scheme selection is performed before beginning to program the word line in question. In some cases, however, the need to use a resilient programming scheme arises when the word line is already partially programmed, e.g., after LSB programming. This situation is typical, for example, when the decision is taken based on the elapsed time since the previous programming operation. In such cases, the MSP may switch to the resilient programming scheme at a later stage.

FIG. 4 is a flow chart that schematically illustrates a method for programming analog memory cells 32, in accordance with an embodiment of the present invention. The method begins with MSP 40 and memory device 24 programming the memory cells of a given word line using the normal programming scheme, at a normal writing step 100. At some stage, when the word line is partially programmed, the MSP checks whether it is desired to revert to the resilient programming scheme, at a resilience checking step 104. If no trigger to switch to the resilient scheme arises, the method loops back to step 100 above and programming continues using the normal scheme.

If, on the other hand, the MSP determines that subsequent programming should be performed using the resilient scheme, the MSP re-programs the memory cells to reach the programming levels of the resilient scheme, at a re-programming step 108. The re-programming operation typically adjusts the threshold voltages of the cells using slightly higher verification thresholds, so as to satisfy the above-described conditions that ensure resilience against programming interruption. From this stage, programming continues using the resilient programming scheme.

FIG. 5 is a flow chart that schematically illustrates a method for reading analog memory cells 32, in accordance with an embodiment of the present invention. The method of FIG. 5 can be used for reading data from multi-level cells, which have been programmed using the programming methods of FIGS. 3 and 4 above. The method begins with MSP 40 accepting a request from host 52 to retrieve certain data, at a read request step 110.

The MSP checks whether the data in question was stored using the normal programming scheme or using the resilient programming scheme, at a scheme checking step 114.

If the normal programming scheme was used, MSP 40 sets one or more read thresholds, which are suitable for reading cells that were programmed using the normal programming scheme, at a normal read setting step 118. Otherwise, i.e., if the resilient programming scheme was used, the MSP sets a different set of one or more read thresholds, which are suitable for reading cells that were programmed using the resilient programming scheme, at a resilient read setting step 122. R/W unit 36 reads the memory cells in question using the selected read thresholds, at a reading step 126. The reconstructed data is provided to the MSP, which sends the data to the host in response to the read request.

It will be appreciated that the embodiments described above are cited by way of example, and that the present invention is not limited to what has been particularly shown and described hereinabove. Rather, the scope of the present invention includes both combinations and sub-combinations of the various features described hereinabove, as well as variations and modifications thereof which would occur to persons skilled in the art upon reading the foregoing description and which are not disclosed in the prior art.

Patent Citations
Cited PatentFiling datePublication dateApplicantTitle
US4556961 *May 19, 1982Dec 3, 1985Tokyo Shibaura Denki Kabushiki KaishaSemiconductor memory with delay means to reduce peak currents
US4558431 *Dec 12, 1983Dec 10, 1985Nec CorporationMemory system for storing analog information
US4661929 *Dec 24, 1984Apr 28, 1987Hitachi, Ltd.Semiconductor memory having multiple level storage structure
US4768171 *Jun 20, 1985Aug 30, 1988Nec CorporationMemory circuit having a plurality of cell arrays
US4811285 *Jan 11, 1988Mar 7, 1989The Board Of Trustees Of The Leland Stanford Junior UniversityAnalog storage integrated circuit
US4899342 *Feb 1, 1988Feb 6, 1990Thinking Machines CorporationMethod and apparatus for operating multi-unit array of memories
US4910706 *Aug 4, 1983Mar 20, 1990Hyatt Gilbert PAnalog memory for storing digital information
US4993029 *Mar 13, 1989Feb 12, 1991International Business Machines CorporationMethod and apparatus for randomizing data in a direct access storage device
US5077722Jan 6, 1989Dec 31, 1991Convex Computer CorporationDisk drive insertion and removal interlock
US5126808Oct 23, 1989Jun 30, 1992Advanced Micro Devices, Inc.Flash EEPROM array with paged erase architecture
US5163021 *Jul 22, 1991Nov 10, 1992Sundisk CorporationMulti-state EEprom read and write circuits and techniques
US5172338 *Apr 11, 1990Dec 15, 1992Sundisk CorporationMulti-state EEprom read and write circuits and techniques
US5191584 *Feb 20, 1991Mar 2, 1993Micropolis CorporationMass storage array with efficient parity calculation
US5200959 *Oct 17, 1989Apr 6, 1993Sundisk CorporationDevice and method for defect handling in semi-conductor memory
US5237535 *Oct 9, 1991Aug 17, 1993Intel CorporationMethod of repairing overerased cells in a flash memory
US5272669 *Feb 20, 1991Dec 21, 1993Sundisk CorporationMethod and structure for programming floating gate memory cells
US5276649Aug 12, 1991Jan 4, 1994Mitsubishi Denki Kabushiki KaishaDynamic-type semiconductor memory device having staggered activation of column groups
US5287469Dec 27, 1989Feb 15, 1994Nec CorporationElectrically erasable and programmable non-volatile memory (EEPROM), wherein write pulses can be interrupted by subsequently received read requests
US5365484Aug 23, 1993Nov 15, 1994Advanced Micro Devices, Inc.Independent array grounds for flash EEPROM array with paged erase architechture
US5388064 *Nov 26, 1991Feb 7, 1995Information Storage Devices, Inc.Programmable non-volatile analog voltage source devices and methods
US5416646Nov 12, 1993May 16, 1995Kabushiki Kaisha ToshibaData recording and reproducing apparatus having read/write circuit with programmable parameter means
US5416782Oct 30, 1992May 16, 1995Intel CorporationMethod and apparatus for improving data failure rate testing for memory arrays
US5473753 *Oct 30, 1992Dec 5, 1995Intel CorporationMethod of managing defects in flash disk memories
US5479170 *Nov 2, 1993Dec 26, 1995California Institute Of TechnologyMethod and apparatus for long-term multi-valued storage in dynamic analog memory
US5508958 *Sep 29, 1994Apr 16, 1996Intel CorporationMethod and apparatus for sensing the state of floating gate memory cells by applying a variable gate voltage
US5519831 *Jun 1, 1994May 21, 1996Intel CorporationNon-volatile disk cache
US5541886 *Dec 27, 1994Jul 30, 1996Intel CorporationMethod and apparatus for storing control information in multi-bit non-volatile memory arrays
US5600677 *Jan 16, 1996Feb 4, 1997Zenith Electronics CorporationTrellis coded modulation system for digital television signal
US5657332 *Mar 20, 1995Aug 12, 1997Sandisk CorporationSoft errors handling in EEPROM devices
US5675540 *Jan 22, 1996Oct 7, 1997Micron Quantum Devices, Inc.Non-volatile memory system having internal data verification test mode
US5682352Feb 8, 1996Oct 28, 1997Invoice Technology, Inc.Digital testing of analog memory devices
US5696717 *Oct 15, 1996Dec 9, 1997Samsung Electronics Co., Ltd.Nonvolatile integrated circuit memory devices having adjustable erase/program threshold voltage verification capability
US5726649 *Aug 29, 1995Mar 10, 1998Yamaha CorporationControl device suitable for use in an apparatus for reproducing video, audio and accompanying characters
US5742752 *Dec 29, 1995Apr 21, 1998Symbios Logic Inc.Method for performing a RAID stripe write operation using a drive XOR command set
US5751637 *Mar 12, 1996May 12, 1998Macronix International Co., Ltd.Automatic programming algorithm for page mode flash memory with variable programming pulse height and pulse width
US5761402 *Sep 27, 1994Jun 2, 1998Hitachi, Ltd.Array type disk system updating redundant data asynchronously with data access
US5801985 *Jul 28, 1995Sep 1, 1998Micron Technology, Inc.Memory system having programmable control parameters
US5838832 *Apr 3, 1995Nov 17, 1998Iterated Systems, Inc.Method and system for representing a data set with a data transforming function and data mask
US5860106 *Jul 13, 1995Jan 12, 1999Intel CorporationMethod and apparatus for dynamically adjusting power/performance characteristics of a memory subsystem
US5867114Feb 29, 1996Feb 2, 1999Mitel CorporationMethod and apparatus for performing data compression
US5867429 *Nov 19, 1997Feb 2, 1999Sandisk CorporationHigh density non-volatile flash memory without adverse effects of electric field coupling between adjacent floating gates
US5877986 *Dec 29, 1997Mar 2, 1999Sandisk CorporationMulti-state Flash EEprom system on a card that includes defective cell substitution
US5901089 *Apr 2, 1998May 4, 1999Agate Semiconductor, Inc.Stabilization circuits and techniques for storage and retrieval of single or multiple digital bits per memory cell
US5909449 *Sep 8, 1997Jun 1, 1999Invox TechnologyMultibit-per-cell non-volatile memory with error detection and correction
US5912906 *Jun 23, 1997Jun 15, 1999Sun Microsystems, Inc.Method and apparatus for recovering from correctable ECC errors
US5930167 *Jul 30, 1997Jul 27, 1999Sandisk CorporationMulti-state non-volatile flash memory capable of being its own two state write cache
US5937424Feb 27, 1997Aug 10, 1999Intel CorporationMethod and apparatus for suspending the writing of a nonvolatile semiconductor memory with program suspend command
US5942004 *Oct 31, 1995Aug 24, 1999Stmicroelectronics, S.R.L.Device and a method for storing data and corresponding error-correction information
US5991517 *Dec 20, 1996Nov 23, 1999Sandisk CorporationFlash EEprom system with cell by cell programming verification
US5995417Oct 20, 1998Nov 30, 1999Advanced Micro Devices, Inc.Scheme for page erase and erase verify in a non-volatile memory array
US6009014Jun 3, 1998Dec 28, 1999Advanced Micro Devices, Inc.Erase verify scheme for NAND flash
US6034891Dec 1, 1997Mar 7, 2000Micron Technology, Inc.Multi-state flash memory defect management
US6040993Feb 23, 1998Mar 21, 2000Macronix International Co., Ltd.Method for programming an analog/multi-level flash EEPROM
US6041430Nov 3, 1997Mar 21, 2000Sun Microsystems, Inc.Error detection and correction code for data and check code fields
US6073204Apr 23, 1997Jun 6, 2000Micron Technology, Inc.Memory system having flexible architecture and method
US6101614Oct 21, 1997Aug 8, 2000Intel CorporationMethod and apparatus for automatically scrubbing ECC errors in memory via hardware
US6128237Dec 6, 1999Oct 3, 2000Micron Technology, Inc.Method and apparatus for enhancing the performance of semiconductor memory devices
US6134140May 14, 1998Oct 17, 2000Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device with soft-programming to adjust erased state of memory cells
US6134143Nov 19, 1999Oct 17, 2000Micron Technology, Inc.Multi-state flash memory defect management
US6134631Oct 31, 1996Oct 17, 2000Hyundai Electronics America, Inc.Non-volatile memory with embedded programmable controller
US6141261Dec 31, 1999Oct 31, 2000Patti; RobertDRAM that stores multiple bits per storage cell
US6166962Jun 24, 1999Dec 26, 2000Amic Technology, Inc.Circuit and method for conditioning flash memory array
US6178466Jun 12, 1998Jan 23, 2001Unisys CorporationSystem for maximizing bandpass on an interface directly coupling two units where the interface has independently operative data and address interconnections, and computer sysem employing same.
US6185134Dec 8, 1999Feb 6, 2001Kabushiki Kaisha ToshibaFlash memory control method, flash memory system using the control method and flash memory device using the control method
US6209113Sep 1, 1998Mar 27, 2001Micron Technology, Inc.Method and apparatus for performing error correction on data read from a multistate memory
US6212654Jul 22, 1997Apr 3, 2001Lucent Technologies Inc.Coded modulation for digital storage in analog memory devices
US6219276Feb 25, 2000Apr 17, 2001Advanced Micro Devices, Inc.Multilevel cell programming
US6219447Feb 20, 1998Apr 17, 2001Samsung Electronics Co., Ltd.Method and circuit for extracting histogram and cumulative distribution function for image enhancement apparatus
US6222762Aug 7, 1997Apr 24, 2001Sandisk CorporationMulti-state memory
US6230233Sep 13, 1991May 8, 2001Sandisk CorporationWear leveling techniques for flash EEPROM systems
US6240458Dec 22, 1998May 29, 2001Unisys CorporationSystem and method for programmably controlling data transfer request rates between data sources and destinations in a data processing system
US6275419Oct 13, 2000Aug 14, 2001Sandisk CorporationMulti-state memory
US6279069Dec 26, 1996Aug 21, 2001Intel CorporationInterface for flash EEPROM memory arrays
US6288944May 23, 2000Sep 11, 2001Fujitsu LimitedNAND type nonvolatile memory with improved erase-verify operations
US6292394Jun 29, 2000Sep 18, 2001Saifun Semiconductors Ltd.Method for programming of a semiconductor memory cell
US6301151Aug 9, 2000Oct 9, 2001Information Storage Devices, Inc.Adaptive programming method and apparatus for flash memory analog storage
US6304486Dec 20, 1999Oct 16, 2001Fujitsu LimitedSensing time control device and method
US6307776Oct 6, 2000Oct 23, 2001Sandisk CorporationMulti-bit-per-cell flash EEPROM memory with refresh
US6317363Oct 13, 2000Nov 13, 2001Sandisk CorporationMulti-state memory
US6317364Oct 13, 2000Nov 13, 2001Sandisk CorporationMulti-state memory
US6345004Dec 26, 2000Feb 5, 2002Mitsubishi Denki Kabushiki KaishaRepair analysis circuit for redundancy, redundant repairing method, and semiconductor device
US6360346Aug 26, 1998Mar 19, 2002Sony CorporationStorage unit, method of checking storage unit, reading and writing method
US6363008Feb 17, 2000Mar 26, 2002Multi Level Memory TechnologyMulti-bit-cell non-volatile memory with maximized data capacity
US6363454Apr 18, 2000Mar 26, 2002Micron Technology, Inc.Memory system having flexible architecture and method
US6366496Aug 2, 2000Apr 2, 2002Stmicroelectronics S.R.L.Method for programming multi-level non-volatile memories by controlling the gate voltage
US6396742Jul 28, 2000May 28, 2002Silicon Storage Technology, Inc.Testing of multilevel semiconductor memory
US6397364Nov 10, 1998May 28, 2002Mordecai BarkanDigital data representation for multi-bit data storage and transmission
US6405323Mar 30, 1999Jun 11, 2002Silicon Storage Technology, Inc.Defect management for interface to electrically-erasable programmable read-only memory
US6418060Jan 3, 2002Jul 9, 2002Ememory Technology Inc.Method of programming and erasing non-volatile memory cells
US6442585Nov 26, 1997Aug 27, 2002Compaq Computer CorporationMethod for scheduling contexts based on statistics of memory system interactions in a computer system
US6456528Sep 17, 2001Sep 24, 2002Sandisk CorporationSelective operation of a multi-state non-volatile memory system in a binary mode
US6466476Jan 18, 2001Oct 15, 2002Multi Level Memory TechnologyData coding for multi-bit-per-cell memories having variable numbers of bits per memory cell
US6467062Nov 10, 1998Oct 15, 2002Mordecai BarkanDigital data (multi-bit) storage with discrete analog memory cells
US6469931Jul 2, 2001Oct 22, 2002M-Systems Flash Disk Pioneers Ltd.Method for increasing information content in a computer memory
US6522580Jun 27, 2001Feb 18, 2003Sandisk CorporationOperating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states
US6525952Apr 8, 2002Feb 25, 2003Sony CorporationRecording system, data recording apparatus, memory apparatus, and data recording method
US6532556Jan 27, 2000Mar 11, 2003Multi Level Memory TechnologyData management for multi-bit-per-cell memories
US6538922Sep 27, 2000Mar 25, 2003Sandisk CorporationWritable tracking cells
US6558967Jan 31, 2001May 6, 2003Multi Level Memory TechnologyMulti-bit-per-cell memory system with numbers of bits per cell set by testing of memory units
US6560152Nov 2, 2001May 6, 2003Sandisk CorporationNon-volatile memory with temperature-compensated data read
US6577539Oct 11, 2001Jun 10, 2003Kabushiki Kaisha ToshibaNon-volatile semiconductor memory device with programming voltage generating system and data programming method
US6584012Jun 4, 2002Jun 24, 2003Btg International Inc.Electrically alterable non-volatile memory with N-bits per cell
US6615307May 10, 2000Sep 2, 2003Micron Technology, Inc.Flash with consistent latency for read operations
US6621739Jan 18, 2002Sep 16, 2003Sandisk CorporationReducing the effects of noise in non-volatile memories through multiple reads
US6643169Sep 18, 2001Nov 4, 2003Intel CorporationVariable level memory
US6678192Nov 2, 2001Jan 13, 2004Sandisk CorporationError management for writable tracking storage units
US6687155May 9, 2003Feb 3, 2004Oki Electric Industry Co., Ltd.Analog storage semiconductor memory that uses plural write voltages and plural read voltages having different voltage levels
US6707748Dec 31, 2002Mar 16, 2004Ritek CorporationBack up power embodied non-volatile memory device
US6708257Jul 12, 1999Mar 16, 2004Koninklijke Philips Electronics N.V.Buffering system bus for external-memory access
US6717847Aug 26, 2002Apr 6, 2004Sandisk CorporationSelective operation of a multi-state non-volatile memory system in a binary mode
US6731557Jun 20, 2002May 4, 2004Stmicroelectronics S.R.L.Method of refreshing an electrically erasable and programmable non-volatile memory
US6738293Apr 15, 2003May 18, 2004Kabushiki Kaisha ToshibaNon-volatile semiconductor memory device and data programming method
US6751766May 20, 2002Jun 15, 2004Sandisk CorporationIncreasing the effectiveness of error correction codes and operating multi-level memory systems by using information about the quality of the stored data
US6757193Apr 3, 2002Jun 29, 2004Macronix International Co., Ltd.Coding method of multi-level memory cell
US6774808May 17, 2000Aug 10, 2004Dell Products L.P.Electromechanical lock for components
US6781877Sep 6, 2002Aug 24, 2004Sandisk CorporationTechniques for reducing effects of coupling between storage elements of adjacent rows of memory cells
US6807095Dec 18, 2002Oct 19, 2004Sandisk CorporationMulti-state nonvolatile memory capable of reducing effects of coupling between storage elements
US6809964Aug 30, 2001Oct 26, 2004Micron Technology, Inc.Nonvolatile semiconductor memory device capable of transferring data internally without using an external bus
US6829167Dec 12, 2002Dec 7, 2004Sandisk CorporationError recovery for nonvolatile memory
US6845052May 30, 2003Jan 18, 2005Macronix International Co., Ltd.Dual reference cell sensing scheme for non-volatile memory
US6851018Mar 27, 2002Feb 1, 2005Hewlett-Packard Development Company, L.P.Exchanging operation parameters between a data storage device and a controller
US6856546Nov 13, 2001Feb 15, 2005Sandisk CorporationMulti-state memory
US6862218Feb 25, 2004Mar 1, 2005Sandisk CorporationMulti-state memory
US6870767Sep 18, 2003Mar 22, 2005Intel CorporationVariable level memory
US6894926Apr 30, 2003May 17, 2005Sandisk CorporationMulti-state memory
US6907497Dec 20, 2002Jun 14, 2005Kabushiki Kaisha ToshibaNon-volatile semiconductor memory device
US6930925Oct 14, 2003Aug 16, 2005Atmel CorporationSuspend-resume programming method for flash memory
US6934188Jun 18, 2004Aug 23, 2005Micron Technology, Inc.Non-volatile memory erase circuitry
US6937511Jan 27, 2004Aug 30, 2005Macronix International Co., Ltd.Circuit and method for programming charge storage memory cells
US6963505Oct 29, 2003Nov 8, 2005Aifun Semiconductors Ltd.Method circuit and system for determining a reference voltage
US6972993Feb 7, 2003Dec 6, 2005Sandisk CorporationMethod and structure for efficient data verification operation for non-volatile memories
US6988175Jun 30, 2003Jan 17, 2006M-Systems Flash Disk Pioneers Ltd.Flash memory management method that is resistant to data corruption by power loss
US6992932Oct 29, 2003Jan 31, 2006Saifun Semiconductors LtdMethod circuit and system for read error detection in a non-volatile memory array
US7002843Jan 27, 2004Feb 21, 2006Sandisk CorporationVariable current sinking for coarse/fine programming of non-volatile memory
US7012835Oct 3, 2003Mar 14, 2006Sandisk CorporationFlash memory data correction and scrub techniques
US7020017Apr 6, 2004Mar 28, 2006Sandisk CorporationVariable programming of non-volatile memory
US7023735Jun 16, 2004Apr 4, 2006Ramot At Tel-Aviv University Ltd.Methods of increasing the reliability of a flash memory
US7031210Jun 29, 2004Apr 18, 2006Hynix Semiconductor Inc.Method of measuring threshold voltage for a NAND flash memory device
US7031214Dec 11, 2002Apr 18, 2006Silicon Storage Technology, Inc.Digital multilevel memory system having multistage autozero sensing
US7031216Jun 22, 2004Apr 18, 2006Hynix Semiconductor Inc.Refresh controller with low peak current
US7039846May 28, 2003May 2, 2006Comtech Telecommunications Corp.Enhanced turbo product code decoder system utilizing a codeword organization method
US7042766Jul 22, 2004May 9, 2006Spansion, LlcMethod of programming a flash memory device using multilevel charge storage
US7054193Nov 5, 2004May 30, 2006Samsung Electronics Co., Ltd.Non-uniform programming pulse width for writing of multi-bit-per-cell memories
US7054199Dec 22, 2004May 30, 2006Samsung Electronics Co., Ltd.Multi level flash memory device and program method
US7057958Sep 30, 2003Jun 6, 2006Sandisk CorporationMethod and system for temperature compensation for memory cells with temperature-dependent behavior
US7065147Jun 22, 2001Jun 20, 2006Texas Instruments IncorporatedSystem and method of data communication using turbo trellis coded modulation combined with constellation shaping with or without precoding
US7068539Jan 27, 2004Jun 27, 2006Sandisk CorporationCharge packet metering for coarse/fine programming of non-volatile memory
US7079555Nov 5, 2001Jul 18, 2006Pulse Communications, Inc.Integrated digital loop carrier system with virtual tributary mapper circuit
US7088615Jul 27, 2004Aug 8, 2006Sandisk CorporationMulti-state memory
US7099194Dec 3, 2004Aug 29, 2006Sandisk CorporationError recovery for nonvolatile memory
US7102924Jan 3, 2005Sep 5, 2006Sandisk CorporationTechniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US7113432Nov 19, 2003Sep 26, 2006Sandisk CorporationCompressed event counting technique and application to a flash memory system
US7130210Jan 13, 2005Oct 31, 2006Spansion LlcMulti-level ONO flash program algorithm for threshold width control
US7139192Feb 6, 2004Nov 21, 2006Samsung Electronics Co., Ltd.Programming of multi-level memory cells on a continuous word line
US7139198Jan 27, 2004Nov 21, 2006Sandisk CorporationEfficient verification for coarse/fine programming of non-volatile memory
US7151692May 20, 2005Dec 19, 2006Macronix International Co., Ltd.Operation scheme for programming charge trapping non-volatile memory
US7170802Dec 31, 2003Jan 30, 2007Sandisk CorporationFlexible and area efficient column redundancy for non-volatile memories
US7173859Apr 5, 2005Feb 6, 2007Sandisk CorporationFaster programming of higher level states in multi-level cell flash memory
US7177184Apr 5, 2004Feb 13, 2007Sandisk CorporationSelective operation of a multi-state non-volatile memory system in a binary mode
US7177195Jul 27, 2005Feb 13, 2007Sandisk CorporationReducing the effects of noise in non-volatile memories through multiple reads
US7177199Oct 20, 2003Feb 13, 2007Sandisk CorporationBehavior based programming of non-volatile memory
US7177200Aug 2, 2004Feb 13, 2007Msystems Ltd.Two-phase programming of a flash memory
US7184338Aug 30, 2005Feb 27, 2007Spansion LlcSemiconductor device, semiconductor device testing method, and programming method
US7187195Dec 10, 2004Mar 6, 2007Hynix Semiconductor Inc.Parallel compression test circuit of memory device
US7187592Aug 18, 2004Mar 6, 2007Sandisk CorporationMulti-state memory
US7190614May 20, 2005Mar 13, 2007Macronix International Co., Ltd.Operation scheme for programming charge trapping non-volatile memory
US7193898Jun 20, 2005Mar 20, 2007Sandisk CorporationCompensation currents in non-volatile memory read operations
US7193921Apr 11, 2005Mar 20, 2007Samsung Electronics, Co., Ltd.Cascade wake-up circuit preventing power noise in memory device
US7196928Apr 5, 2005Mar 27, 2007Sandisk CorporationCompensating for coupling during read operations of non-volatile memory
US7197594Sep 23, 2003Mar 27, 2007Infineon Technologies Flash Gmbh & Co. KgCircuit, system and method for encoding data to be stored on a non-volatile memory array
US7200062Aug 31, 2004Apr 3, 2007Micron Technology, Inc.Method and system for reducing the peak current in refreshing dynamic random access memory devices
US7221592Feb 25, 2005May 22, 2007Micron Technology, Inc.Multiple level programming in a non-volatile memory device
US7224613Aug 16, 2005May 29, 2007Sandisk CorporationOperating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states
US7231474May 31, 2005Jun 12, 2007Advanced Micro Devices, Inc.Serial interface having a read temperature command
US7231562Jan 9, 2004Jun 12, 2007Infineon Technologies AgMemory module, test system and method for testing one or a plurality of memory modules
US7243275Dec 14, 2005Jul 10, 2007Sandisk CorporationSmart verify for multi-state memories
US7254690May 20, 2004Aug 7, 2007S. Aqua Semiconductor LlcPipelined semiconductor memories and systems
US7257027Dec 6, 2005Aug 14, 2007Hynix Semiconductor Inc.Non-volatile memory device, and multi-page program, read and copyback program method thereof
US7259987Dec 21, 2005Aug 21, 2007Sandisk CorporationSystems for variable programming of non-volatile memory
US7266026Aug 9, 2005Sep 4, 2007Sandisk CorporationSymbol frequency leveling in a storage system
US7274611Jul 28, 2006Sep 25, 2007Micron Technology, Inc.Method and architecture to calibrate read operations in synchronous flash memory
US7277355Aug 29, 2005Oct 2, 2007Micron Technology, Inc.Method and apparatus for generating temperature-compensated read and verify operations in flash memories
US7280398Aug 31, 2006Oct 9, 2007Micron Technology, Inc.System and memory for sequential multi-plane page memory operations
US7280409Mar 17, 2006Oct 9, 2007Matsushita Electric Industrial Co., Ltd.Non-volatile memory device with threshold voltage control function
US7289344Nov 10, 2005Oct 30, 2007Sandisk CorporationReverse coupling effect with timing information for non-volatile memory
US7301807Feb 22, 2005Nov 27, 2007Sandisk CorporationWritable tracking cells
US7301817Oct 27, 2005Nov 27, 2007Sandisk CorporationMethod for programming of multi-state non-volatile memory using smart verify
US7308525Mar 28, 2005Dec 11, 2007Sandisk Il Ltd.Method of managing a multi-bit cell flash memory with improved reliablility and performance
US7310255Dec 29, 2005Dec 18, 2007Sandisk CorporationNon-volatile memory with improved program-verify operations
US7310272Jun 2, 2006Dec 18, 2007Sandisk CorporationSystem for performing data pattern sensitivity compensation using different voltage
US7310347Jan 18, 2005Dec 18, 2007Sandisk, Il Ltd.States encoding in multi-bit flash cells
US7321509Feb 16, 2007Jan 22, 2008Sandisk CorporationCompensating for coupling in non-volatile storage
US7342831Jun 16, 2006Mar 11, 2008Sandisk CorporationSystem for operating non-volatile memory using temperature compensation of voltages of unselected word lines and select gates
US7345928Dec 14, 2005Mar 18, 2008Sandisk CorporationData recovery methods in multi-state memory after program fail
US7349263May 2, 2006Mar 25, 2008Samsung Electronics Co., Ltd.Circuit and method for adaptive incremental step-pulse programming in a flash memory device
US7356755Oct 16, 2003Apr 8, 2008Intel CorporationError correction for multi-level cell memory with overwrite capability
US7363420Dec 15, 2003Apr 22, 2008Nortel Networks LimitedMethod and file structures for managing data on a flash disk
US7397697Jan 5, 2007Jul 8, 2008Sandisk CorporationMulti-bit-per-cell flash EEPROM memory with refresh
US7408804Dec 6, 2005Aug 5, 2008Sandisk CorporationSystems for soft programming non-volatile memory utilizing individual verification and additional soft programming of subsets of memory cells
US7409473Dec 21, 2004Aug 5, 2008Sandisk CorporationOff-chip data relocation
US7420847Dec 14, 2005Sep 2, 2008Sandisk CorporationMulti-state memory having data recovery after program fail
US7433231Apr 26, 2006Oct 7, 2008Micron Technology, Inc.Multiple select gates with non-volatile memory cells
US7437498Jul 26, 2004Oct 14, 2008San Disk Il, LtdMethod and system for optimizing reliability and performance of programming data in non-volatile memory devices
US7440324Dec 29, 2006Oct 21, 2008Sandisk CorporationApparatus with alternating read mode
US7441067Nov 15, 2004Oct 21, 2008Sandisk CorporationCyclic flash memory wear leveling
US7453737Jun 7, 2007Nov 18, 2008Micron Technology, Inc.Program method with optimized voltage level for flash memory
US7460410Aug 11, 2006Dec 2, 2008Panasonic CorporationNonvolatile semiconductor memory device and programming or erasing method therefor
US7460412Dec 29, 2006Dec 2, 2008Samsung Electronics Co., Ltd.Flash memory device and erasing method thereof
US7466592Aug 20, 2007Dec 16, 2008Renesas Technology Corp.Semiconductor memory device
US7468911Nov 2, 2006Dec 23, 2008Sandisk CorporationNon-volatile memory using multiple boosting modes for reduced program disturb
US7471581Mar 22, 2007Dec 30, 2008Silicon Storage Technology, Inc.Wide dynamic range and high speed voltage mode sensing for a multilevel digital non-volatile memory
US7492641Jun 20, 2006Feb 17, 2009Kabushiki Kaisha ToshibaNon-volatile semiconductor memory device
US7508710Nov 13, 2006Mar 24, 2009Sandisk CorporationOperating non-volatile memory with boost structures
US7539062Dec 20, 2006May 26, 2009Micron Technology, Inc.Interleaved memory program and verify method, device and system
US7551492Mar 8, 2007Jun 23, 2009Mosaid Technologies, Inc.Non-volatile semiconductor memory with page erase
US7570520Dec 27, 2006Aug 4, 2009Sandisk CorporationNon-volatile storage system with initial programming voltage based on trial
US7593259Jun 13, 2007Sep 22, 2009Mosaid Technologies IncorporatedFlash multi-level threshold distribution scheme
US7596707May 6, 2005Sep 29, 2009Sun Microsystems, Inc.System and method for efficient power throttling in multiprocessor chip
US7631245Jan 6, 2006Dec 8, 2009Sandisk Il Ltd.NAND flash memory controller exporting a NAND interface
US7633802Dec 29, 2008Dec 15, 2009Sandisk CorporationNon-real time reprogramming of non-volatile memory to achieve tighter distribution of threshold voltages
US7656734Jun 29, 2007Feb 2, 2010Sandisk 3D LlcMethods and apparatus for extending the effective thermal operating range of a memory
US7660158Jun 19, 2008Feb 9, 2010Micron Technology, Inc.Programming method to reduce gate coupling interference for non-volatile memory
US7660183Aug 1, 2005Feb 9, 2010Rambus Inc.Low power memory device
US7742351Jun 13, 2007Jun 22, 2010Semiconductor Energy Laboratory Co., Ltd.Semiconductor device and electronic device
US7885119Jul 20, 2006Feb 8, 2011Sandisk CorporationCompensating for coupling during programming
US20010002172Jan 23, 2001May 31, 2001Tomoharu TanakaNonvolatile semiconductor memory device
US20010006479Dec 26, 2000Jul 5, 2001Tamio IkehashiRead circuit of nonvolatile semiconductor memory
US20020038440Nov 10, 1998Mar 28, 2002Moti BarkanDigital data representation for multi-bit data storage and transmission
US20020118574Feb 26, 2001Aug 29, 2002Geoffrey GongwerNon-volatile memory with improved programming and method therefor
US20020174295Jan 29, 2002Nov 21, 2002Ulrich Thomas R.Enhanced file system failure tolerance
US20020196510Mar 28, 2002Dec 26, 2002Hietala Vincent MarkMethod and system for decoding multilevel signals
US20030002348Jun 27, 2001Jan 2, 2003Sandisk CorporationOperating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states
US20030103400Dec 11, 2002Jun 5, 2003Hieu Van TranMultistage autozero sensing for a multilevel non-volatile memory integrated circuit system
US20030161183Dec 11, 2002Aug 28, 2003Tran Hieu VanDigital multilevel non-volatile memory system
US20030189856Nov 19, 2002Oct 9, 2003Samsung Electronics Co., Ltd.Multi-level flash memory with temperature compensation
US20040057265Jul 9, 2003Mar 25, 2004Stmicroelectronics SaMethod of controlling an electronic non-volatile memory and associated device
US20040057285Sep 24, 2002Mar 25, 2004Sandisk CorporationNon-volatile memory and method with reduced neighboring field errors
US20040083333Oct 2, 2003Apr 29, 2004Sandisk CorporationHybrid implementation for error correction codes within a non-volatile memory system
US20040083334Oct 2, 2003Apr 29, 2004Sandisk CorporationMethod and apparatus for managing the integrity of data in non-volatile memory system
US20040105311Nov 12, 2003Jun 3, 2004Raul-Adrian CerneaNon-volatile memory with improved sensing and method therefor
US20040114437Dec 13, 2002Jun 17, 2004Li Chi Nan BrianCompaction scheme in NVM
US20040160842Sep 5, 2003Aug 19, 2004Renesas Technology Corp.Semiconductor memory device suppressing peak current
US20050007802Apr 12, 2004Jan 13, 2005Gerpheide George E.Zero drift analog memory cell, array and method of operation
US20050013165Jun 16, 2004Jan 20, 2005Amir BanFlash memories with adaptive reference voltages
US20050024941Dec 16, 2003Feb 3, 2005M-Systems Flash Disk Pioneers, Ltd.Method of archiving data
US20050024978Jul 26, 2004Feb 3, 2005M-Systems Flash Disk Pioneers Ltd.Method and system for optimizing reliability and performance of programming data in non-volatile memory devices
US20050086574Oct 16, 2003Apr 21, 2005Fackenthal Richard E.Error correction for multi-level cell memory with overwrite capability
US20050121436Dec 3, 2004Jun 9, 2005Fuji Photo Film Co., Ltd.Heating method for a band-shaped body and heating apparatus for a band-shaped body
US20050157555Jan 21, 2004Jul 21, 2005Tsuyoshi OnoNonvolatile semiconductor memory device
US20050162913Jan 26, 2004Jul 28, 2005Jian ChenMethod of reading NAND memory to compensate for coupling between storage elements
US20050169051Feb 22, 2005Aug 4, 2005Khalid Shahzad B.Writable tracking cells
US20050189649Apr 25, 2005Sep 1, 2005Fujitsu LimitedLSI package, LSI element testing method, and semiconductor device manufacturing method
US20050213393Feb 22, 2005Sep 29, 2005M-Systems Flash Disk Pioneers, Ltd.States encoding in multi-bit flash cells for optimizing error rate
US20050224853Mar 19, 2003Oct 13, 2005Narumi OhkawaSemiconductor device, manufacturing process thereof and imaging device
US20050240745Dec 17, 2004Oct 27, 2005Sundar IyerHigh speed memory control and I/O processor system
US20050243626Oct 27, 2004Nov 3, 2005M-Systems Flash Disk Pioneers Ltd.Refreshing data stored in a flash memory
US20060004952Aug 8, 2005Jan 5, 2006M-Systems Flash Disk Pioneers, Ltd.Method of managing a multi-bit-cell flash memory
US20060028875Aug 18, 2005Feb 9, 2006M-Systems Flash Disk Pioneers, Ltd.Drift compensation in a flash memory
US20060028877Jan 19, 2005Feb 9, 2006M-Systems Flash Disk Pioneers Ltd.Different numbers of bits per cell in non-volatile memory devices
US20060101193Mar 14, 2005May 11, 2006M-Systems Flash Disk Pioneers, Ltd.States encoding in multi-bit flash cells for optimizing error rate
US20060107136Dec 14, 2005May 18, 2006Gongwer Geoffrey SSmart verify for multi-state memories
US20060129750Dec 15, 2005Jun 15, 2006Samsung Electronics Co., Ltd.Method and apparatus for storing multimedia data in nonvolatile storage device in units of blocks
US20060133141Dec 22, 2004Jun 22, 2006Gorobets Sergey AErased sector detection mechanisms
US20060156189Dec 21, 2004Jul 13, 2006Andrew TomlinMethod for copying data in reprogrammable non-volatile memory
US20060179334Feb 9, 2005Aug 10, 2006International Business Machines CorporationDynamic power management via DIMM read operation limiter
US20060203546Nov 29, 2005Sep 14, 2006M-Systems Flash Disk Pioneers, Ltd.Method of achieving wear leveling in flash memory using relative grades
US20060218359Mar 22, 2005Sep 28, 2006Sigmatel, Inc.Method and system for managing multi-plane memory devices
US20060221705Dec 6, 2005Oct 5, 2006Hemink Gerrit JSoft programming non-volatile memory utilizing individual verification and additional soft programming of subsets of memory cells
US20060221714Apr 5, 2005Oct 5, 2006Yan LiRead operation for non-volatile storage that includes compensation for coupling
US20060239077Apr 13, 2006Oct 26, 2006Park Ki-TaeNAND Flash Memory Device Having Dummy Memory cells and Methods of Operating Same
US20060256620May 11, 2005Nov 16, 2006Micron Technology, Inc.Programming memory devices
US20060256626Jul 27, 2006Nov 16, 2006Werner Carl WIntegrated Circuit with Analog or Multilevel Storage Cells and User-Selectable Sampling Frequency
US20060256891Jul 17, 2006Nov 16, 2006Applied Microcircuits CorporationSystem for five-level non-causal channel equalization
US20060271748May 31, 2005Nov 30, 2006Intel CorporationPartial page scheme for memory technologies
US20060285392May 1, 2006Dec 21, 2006Micron Technology, Inc.Selective slow programming convergence in a flash memory device
US20060285396Jun 17, 2005Dec 21, 2006Micron Technology, Inc.Program method with optimized voltage level for flash memory
US20070006013Jul 26, 2006Jan 4, 2007Simpletech, Inc.Solid-state memory device with protection against power failure
US20070019481Apr 20, 2006Jan 25, 2007Park Chul WSemiconductor memories with block-dedicated programmable latency register
US20070033581Aug 2, 2005Feb 8, 2007Andrew TomlinSituation sensitive memory performance
US20070047314Aug 31, 2005Mar 1, 2007Micron Technology, Inc.Programming method for NAND EEPROM
US20070047326Oct 11, 2006Mar 1, 2007Micron Technology, Inc.Programming memory devices
US20070050536Aug 30, 2006Mar 1, 2007Cypress Semiconductor CorporationFlash drive fast wear leveling
US20070058446Dec 21, 2005Mar 15, 2007Hynix Semiconductor Inc.Erase and Program Method of Flash Memory Device for Increasing Program Speed of Flash Memory Device
US20070061502Dec 28, 2005Mar 15, 2007M-Systems Flash Disk Pioneers Ltd.Flash memory storage system and method
US20070067667Feb 17, 2006Mar 22, 2007Fujitsu LimitedWrite back method for RAID apparatus
US20070074093Jan 6, 2006Mar 29, 2007M-Systems Flash Disk Pioneers Ltd.NAND flash memory controller exporting and NAND interface
US20070086239Jan 26, 2006Apr 19, 2007M-Systems Flash Disk Pioneers, Ltd.Probabilistic error correction in multi-bit-per-cell flash memory
US20070086260Oct 13, 2005Apr 19, 2007Sinclair Alan WMethod of storing transformed units of data in a memory system having fixed sized storage blocks
US20070089034Jan 11, 2006Apr 19, 2007M-Systems Flash Disk Pioneers, Ltd.Method of error correction in MBC flash memory
US20070091677Apr 5, 2006Apr 26, 2007M-Systems Flash Disk Pioneers Ltd.Method for recovering from errors in flash memory
US20070091694Jun 16, 2006Apr 26, 2007Samsung Electronics Co., Ltd.Flash memory device capable of improving reliability
US20070103978Nov 8, 2005May 10, 2007Conley Kevin MMemory with retargetable memory cell redundancy
US20070103986Dec 27, 2006May 10, 2007Jian ChenCompensating for coupling during read operations of non-volatile memory
US20070109845Dec 27, 2006May 17, 2007Jian ChenCompensating for coupling during read operations of non-volatile memory
US20070109849Dec 27, 2006May 17, 2007Jian ChenCompensating for coupling during read operations of non-volatile memory
US20070118713Nov 22, 2005May 24, 2007Guterman Daniel CMemory system for legacy hosts
US20070143378Dec 21, 2005Jun 21, 2007Gorobets Sergey ANon-volatile memories with adaptive file handling in a directly mapped file storage system
US20070143531Dec 15, 2005Jun 21, 2007Atri Sunil RPower loss recovery for bit alterable memory
US20070159889Sep 18, 2006Jul 12, 2007Dong-Ku KangProgramming method for flash memory capable of compensating reduction of read margin between states due to hot temperature stress
US20070159892Aug 31, 2006Jul 12, 2007Dong-Ku KangProgramming method for flash memory capable of compensating reduction of read margin between states due to high temperature stress
US20070159907Nov 7, 2006Jul 12, 2007Pan-Suk KwakMulti-chip package reducing peak power-up current
US20070168837Apr 3, 2006Jul 19, 2007M-Systems Flash Disk Pioneers Ltd.Method for implementing error-correction codes in flash memory
US20070171714Nov 8, 2006Jul 26, 2007Marvell International Ltd.Flash memory with coding and signal processing
US20070183210Feb 1, 2007Aug 9, 2007Choi Ki-HwanProgram method of flash memory capable of compensating read margin reduced due to charge loss
US20070189073Feb 16, 2006Aug 16, 2007Micron Technology, Inc.Programming method to reduce gate coupling interference for non-volatile memory
US20070195602Apr 13, 2007Aug 23, 2007Yupin FongReducing floating gate to floating gate coupling effect
US20070206426Mar 17, 2006Sep 6, 2007Nima MokhlesiSystem for performing read operation on non-volatile storage with compensation for coupling
US20070208904Mar 3, 2006Sep 6, 2007Wu-Han HsiehWear leveling method and apparatus for nonvolatile memory
US20070226599May 22, 2006Sep 27, 2007Broadcom Corporation, A California CorporationSymbol by symbol map detection for signals corrupted by colored and/or signal dependent noise
US20070236990Mar 28, 2006Oct 11, 2007Micron Technology, Inc.Programming method to reduce word line to word line breakdown for NAND flash
US20070253249Dec 4, 2006Nov 1, 2007Sang-Gu KangMulti-bit nonvolatile memory device and related programming method
US20070256620Apr 10, 2007Nov 8, 2007Autotether, Inc.Sailboat safety system for a person falling overboard
US20070266232Nov 10, 2006Nov 15, 2007Stephane RodgersMethod and System For Command Interface Protection To Achieve a Secure Interface
US20070271424Mar 22, 2007Nov 22, 2007Samsung Electronics Co., Ltd.Memory module, a memory system including a memory controller and a memory module and methods thereof
US20070280000Aug 2, 2007Dec 6, 2007Kabushiki Kaisha ToshibaMethod of writing data to a semiconductor memory device
US20070291571Jun 8, 2006Dec 20, 2007Intel CorporationIncreasing the battery life of a mobile computing system in a reduced power state through memory compression
US20080010395Jul 6, 2006Jan 10, 2008Nokia CorporationPerformance optimization in solid-state media
US20080025121Oct 2, 2007Jan 31, 2008Micron Technology, Inc.Method and apparatus for generating temperature-compensated read and verify operations in flash memories
US20080043535Aug 18, 2006Feb 21, 2008Micron Technology, Inc.Method and system for minimizing number of programming pulses used to program rows of non-volatile memory cells
US20080049504May 12, 2005Feb 28, 2008Matsushita Electric Industrial Co., Ltd.Memory Control Circuit, Nonvolatile Storage Apparatus, and Memory Control Method
US20080049506Oct 31, 2007Feb 28, 2008Guterman Daniel CAlternate Row-Based Reading and Writing for Non-Volatile Memory
US20080052446Feb 9, 2007Feb 28, 2008Sandisk Il Ltd.Logical super block mapping for NAND flash memory
US20080055993Sep 21, 2007Mar 6, 2008Micron Technology, Inc.System and memory for sequential multi-plane page memory operations
US20080080243Sep 28, 2007Apr 3, 2008Kabushiki Kaisha ToshibaSemiconductor memory device
US20080082730Dec 28, 2006Apr 3, 2008Samsung Electronics Co., Ltd.Multi-chip flash memory device and copy-back method thereof
US20080089123 *Aug 30, 2007Apr 17, 2008Dong-Hyuk ChaeMethod for Programming a Multi-Level Non-Volatile Memory Device
US20080104309Feb 6, 2007May 1, 2008Cheon Won-MoonFlash memory device with multi-level cells and method of writing data therein
US20080104312Oct 25, 2007May 1, 2008Sandisk Il Ltd.States encoding in multi-bit flash cells for optimizing error rate
US20080109590Dec 28, 2006May 8, 2008Samsung Electronics Co., Ltd.Flash memory system and garbage collection method thereof
US20080115017Oct 31, 2006May 15, 2008Jacobson Michael BDetection and correction of block-level data corruption in fault-tolerant data-storage systems
US20080123420Nov 3, 2006May 29, 2008Yigal BrandmanNonvolatile Memory With Variable Read Threshold
US20080126686Nov 27, 2007May 29, 2008Anobit Technologies Ltd.Memory power and performance management
US20080130341Dec 3, 2007Jun 5, 2008Anobit Technologies Ltd.Adaptive programming of analog memory
US20080148115Dec 17, 2007Jun 19, 2008Anobit Technologies Ltd.High-speed programming of memory devices
US20080151618Jun 13, 2007Jun 26, 2008Sandisk Il Ltd.Flash memory device and system with randomizing for suppressing errors
US20080151667Oct 19, 2007Jun 26, 2008Semiconductor Manufacturing International ( Shanghai) CorporationMethod for Decreasing Program Disturb in Memory Cells
US20080158958Dec 17, 2007Jul 3, 2008Anobit Technologies Ltd.Memory device with reduced reading
US20080181001Jan 24, 2008Jul 31, 2008Anobit TechnologiesMemory device with negative thresholds
US20080198650May 10, 2007Aug 21, 2008Anobit Technologies Ltd.Distortion Estimation And Cancellation In Memory Devices
US20080209116May 1, 2008Aug 28, 2008Jason CaulkinsMulti-Processor Flash Memory Storage Device and Management System
US20080209304May 5, 2008Aug 28, 2008International Business Machines CorporationConvolution-Encoded RAID with Trellis-Decode-Rebuild
US20080215798Jun 13, 2007Sep 4, 2008Sandisk Il Ltd.Randomizing for suppressing errors in a flash memory
US20080219050Feb 26, 2008Sep 11, 2008Anobit Technologies Ltd.Reduction of back pattern dependency effects in memory devices
US20080239093May 6, 2008Oct 2, 2008Lightsurf Technologies, Inc.Digital Camera Device Providing Improved Methodology for Rapidly Taking Successive Pictures
US20080239812Mar 28, 2008Oct 2, 2008Kabushiki Kaisha ToshibaNonvolatile semiconductor memory system
US20080263262Mar 10, 2008Oct 23, 2008Anobit Technologies Ltd.Command interface for memory devices
US20080282106May 12, 2008Nov 13, 2008Anobit Technologies LtdData storage with incremental redundancy
US20090024905May 10, 2007Jan 22, 2009Anobit Technologies Ltd.Combined distortion estimation and error correction coding for memory devices
US20090034337Aug 1, 2007Feb 5, 2009Seiichi AritomeMethod, apparatus, and system for improved read operation in memory
US20090043831Feb 29, 2008Feb 12, 2009Mcm Portfolio LlcSmart Solid State Drive And Method For Handling Critical Files
US20090043951Aug 6, 2008Feb 12, 2009Anobit Technologies Ltd.Programming schemes for multi-level analog memory cells
US20090049234Jan 17, 2008Feb 19, 2009Samsung Electronics Co., Ltd.Solid state memory (ssm), computer system including an ssm, and method of operating an ssm
US20090073762 *Aug 29, 2008Mar 19, 2009Samsung Electronics Co., Ltd.Methods of operating multi-bit flash memory devices and related systems
US20090086542Sep 28, 2007Apr 2, 2009Dana LeeHigh Voltage Generation and Control in Source-Side Injection Programming of Non-Volatile Memory
US20090089484Jan 16, 2008Apr 2, 2009Phison Electronics Corp.Data protection method for power failure and controller using the same
US20090091979Oct 5, 2008Apr 9, 2009Anobit TechnologiesReliable data storage in analog memory cells in the presence of temperature variations
US20090094930Apr 17, 2007Apr 16, 2009Artur SchwoererWooden Lattice Girder for Construction
US20090106485Jul 23, 2008Apr 23, 2009Anobit Technologies Ltd.Reading analog memory cells using built-in multi-threshold commands
US20090112949Oct 31, 2007Apr 30, 2009Microsoft CorporationCompressed storage management
US20090132755Nov 21, 2007May 21, 2009Micron Technology, Inc.Fault-tolerant non-volatile integrated circuit memory
US20090144600Nov 26, 2008Jun 4, 2009Anobit Technologies LtdEfficient re-read operations from memory devices
US20090150894Dec 10, 2007Jun 11, 2009Ming HuangNonvolatile memory (NVM) based solid-state disk (SSD) system for scaling and quality of service (QoS) by parallelizing command execution
US20090157964Dec 11, 2008Jun 18, 2009Anobit Technologies Ltd.Efficient data storage in multi-plane memory devices
US20090158126Dec 11, 2008Jun 18, 2009Anobit Technologies LtdEfficient interference cancellation in analog memory cell arrays
US20090168524Dec 25, 2008Jul 2, 2009Anobit Technologies Ltd.Wear level estimation in analog memory cells
US20090172257Apr 8, 2008Jul 2, 2009Pliant Technology, IncSystem and method for performing host initiated mass storage commands using a hierarchy of data structures
US20090172261Apr 8, 2008Jul 2, 2009Pliant Technology, Inc.Multiprocessor storage controller
US20090199074Feb 3, 2009Aug 6, 2009Anobit Technologies Ltd.Parameter estimation based on error correction code parity check equations
US20090204824Dec 30, 2008Aug 13, 2009Lin Jason TSystem, method and memory device providing data scrambling compatible with on-chip copy operation
US20090204872Apr 21, 2009Aug 13, 2009Super Talent Electronics Inc.Command Queuing Smart Storage Transfer Manager for Striping Data to Raw-NAND Flash Modules
US20090213653Feb 19, 2009Aug 27, 2009Anobit Technologies LtdProgramming of analog memory cells using a single programming pulse per state transition
US20090213654Feb 23, 2009Aug 27, 2009Anobit Technologies LtdProgramming analog memory cells for reduced variance after retention
US20090225595May 11, 2009Sep 10, 2009Mosaid Technologies IncorporatedFlash multi-level threshold distribution scheme
US20090228761Mar 4, 2009Sep 10, 2009Anobit Technologies LtdEfficient readout from analog memory cells using data compression
US20090240872Mar 17, 2009Sep 24, 2009Anobit Technologies LtdMemory device with multiple-accuracy read commands
US20090300227May 27, 2008Dec 3, 2009Sandisk Il Ltd.Method of monitoring host activity
US20090323412Jun 30, 2008Dec 31, 2009Nima MokhlesiRead disturb mitigation in non-volatile memory
US20090327608Jun 26, 2008Dec 31, 2009Eschmann Michael KAccelerated resume from hibernation in a cached disk system
US20100017650May 25, 2009Jan 21, 2010Nanostar Corporation, U.S.ANon-volatile memory data storage system with reliability management
US20100034022Aug 8, 2008Feb 11, 2010Deepanshu DuttaCompensating for coupling during read operations in non-volatile storage
US20100057976Aug 26, 2008Mar 4, 2010Menahem LasserMultiple performance mode memory system
US20100061151Dec 29, 2008Mar 11, 2010Toru MiwaMulti-pass programming for memory with reduced data storage requirement
US20100142277Jun 29, 2009Jun 10, 2010Yang Chang WonPage buffer circuit, nonvolatile memory device including the page buffer circuit, and method of operating the nonvolatile memory device
EP0783754B1Sep 22, 1995Jul 11, 2001Intel CorporationSensing state of a memory by variable gate voltage
EP1434236B1Mar 3, 2000Dec 28, 2005Oki Electric Industry Co. Ltd., Legal &amp; Intellectual Property DivisionSemiconductor memory device generating accurate internal reference voltage
EP1605509A1Mar 19, 2003Dec 14, 2005Fujitsu LimitedSemiconductor device, process for producing the same and imaging device
WO1996010256A1Sep 22, 1995Apr 4, 1996Intel CorporationSensing state of a memory by variable gate voltage
WO1998028745A1Oct 23, 1997Jul 2, 1998Intel CorporationNonvolatile writeable memory with fast programming capability
WO2002100112A1Jun 3, 2001Dec 12, 2002Seelive Ltd.System and method for rapid video compression
WO2007046084A2Oct 15, 2006Apr 26, 2007Ramot At Tel-Aviv University Ltd.Probabilistic error correction in multi-bit-per-cell flash memory
WO2007132452A2May 10, 2007Nov 22, 2007Anobit TechnologiesReducing programming error in memory devices
WO2007132453A2May 10, 2007Nov 22, 2007Anobit Technologies Ltd.Distortion estimation and cancellation in memory devices
WO2007132456A2May 10, 2007Nov 22, 2007Anobit Technologies Ltd.Memory device with adaptive capacity
WO2007132457A2May 10, 2007Nov 22, 2007Anobit Technologies Ltd.Combined distortion estimation and error correction coding for memory devices
WO2007132458A2May 10, 2007Nov 22, 2007Anobit Technologies Ltd.Memory device programming using combined shaping and linear spreading
WO2007146010A2Jun 6, 2007Dec 21, 2007Micron Technology, Inc.Programming a non-volatile memory device
WO2008026203A2Aug 27, 2007Mar 6, 2008Anobit TechnologiesEstimation of non-linear distortion in memory devices
WO2008053472A2Oct 30, 2007May 8, 2008Anobit Technologies Ltd.Reading memory cells using multiple thresholds
WO2008053473A2Oct 30, 2007May 8, 2008Anobit Technologies Ltd.Memory cell readout using successive approximation
WO2008068747A2Dec 3, 2007Jun 12, 2008Anobit Technologies Ltd.Automatic defect management in memory devices
WO2008077284A1Dec 27, 2006Jul 3, 2008Intel CorporationInitiative wear leveling for non-volatile memory
WO2008083131A2Dec 24, 2007Jul 10, 2008Sandisk CorporationMethod for programming with initial programming voltage based on trial
WO2008099958A1Feb 13, 2008Aug 21, 2008Kabushiki Kaisha ToshibaMethod of writing data into semiconductor memory and memory controller
WO2008111058A2Mar 11, 2008Sep 18, 2008Anobit Technologies Ltd.Adaptive estimation of memory cell read thresholds
WO2008124760A2Apr 9, 2008Oct 16, 2008Sandisk CorporationNon-volatile memory and method for predictive programming
WO2008139441A2Apr 16, 2008Nov 20, 2008Anobit Technologies Ltd.Memory device with internal signal processing unit
WO2009037691A2Sep 3, 2008Mar 26, 2009Anobit TechnologiesProgramming orders for reducing distortion in arrays of multi-level analog memory cells
WO2009037697A2Sep 17, 2008Mar 26, 2009Densbits Technologies Ltd.Improved systems and methods for determining logical values of coupled flash memory cells
WO2009038961A2Sep 2, 2008Mar 26, 2009Sandisk CorporationNonvolatile memory and method for compensating during programming for perturbing charges of neighboring cells
WO2009050703A2Oct 12, 2008Apr 23, 2009Anobit TechnologiesData storage in analog memory cell arrays having erase failures
WO2009053961A2Sep 17, 2008Apr 30, 2009Densbits Technologies Ltd.Systems and methods for multiple coding rates in flash devices
WO2009053962A2Sep 17, 2008Apr 30, 2009Densbits Technologies Ltd.Systems and methods for averaging error rates in non-volatile devices and storage systems
WO2009053963A2Sep 17, 2008Apr 30, 2009Densbits Technologies Ltd.Methods for adaptively programming flash memory devices and flash memory systems incorporating same
WO2009063450A2Nov 4, 2008May 22, 2009Anobit TechnologiesOptimized selection of memory units in multi-unit memory devices
WO2009072100A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.Systems and methods for temporarily retiring memory portions
WO2009072101A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.Apparatus and methods for generating row-specific reading thresholds in flash memory
WO2009072102A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.System and methods employing mock thresholds to generate actual reading thresholds in flash memory devices
WO2009072103A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.Flash memory apparatus and methods using a plurality of decoding stages including optional use of concatenated bch codes
WO2009072104A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.Flash memory device with physical cell value deterioration accommodation and methods useful in conjunction therewith
WO2009072105A2Sep 17, 2008Jun 11, 2009Densbits Technologies Ltd.A low power chien-search based bch/rs decoding system for flash memory
WO2009074978A2Sep 17, 2008Jun 18, 2009Densbits Technologies Ltd.Systems and methods for error correction and decoding on multi-level physical media
WO2009074979A2Sep 17, 2008Jun 18, 2009Densbits Technologies Ltd.Chien-search system employing a clock-gating scheme to save power for error correction decoder and other applications
WO2009078006A2Sep 17, 2008Jun 25, 2009Densbits Technologies Ltd.Apparatus for coding at a plurality of rates in multi-level flash memory systems, and methods useful in conjunction therewith
WO2009095902A2Sep 17, 2008Aug 6, 2009Densbits Technologies Ltd.Systems and methods for handling immediate data errors in flash memory
Non-Patent Citations
Reference
1"How to Resolve "Bad Super Block: Magic Number Wrong" in BSD", Free Online Articles Director Article Base, posted Sep. 5, 2009.
2Agrell et al., "Closest Point Search in Lattices", IEEE Transactions on Information Theory, vol. 48, No. 8, pp. 2201-2214, Aug. 2002.
3Bez et al., "Introduction to Flash memory", Proceedings of the IEEE, vol. 91, No. 4, pp. 489-502, Apr. 2003.
4Blahut, R.E., "Theory and Practice of Error Control Codes," Addison-Wesley, May, 1984, section 3.2, pp. 47-48.
5Chang, L., "Hybrid Solid State Disks: Combining Heterogeneous NAND Flash in Large SSDs", ASPDAC, Jan. 2008.
6Cho et al., "Multi-Level NAND Flash Memory with Non-Uniform Threshold Voltage Distribution," IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, Feb. 5-7, 2001, pp. 28-29 and 424.
7COMPAQ et al., "Universal Serial Bus Specification", revision 2.0, Apr. 27, 2000.
8Databahn(TM), "Flash memory controller IP", Denali Software, Inc., 1994 https://www.denali.com/en/products/databahn-flash.jsp.
9Databahn™, "Flash memory controller IP", Denali Software, Inc., 1994 https://www.denali.com/en/products/databahn—flash.jsp.
10DATALIGHT, Inc., "FlashFX Pro 3.1 High Performance Flash Manager for Rapid Development of Reliable Products", Nov. 16, 2006.
11Duann, N., Silicon Motion Presentation "SLC & MLC Hybrid", Flash Memory Summit, Santa Clara, USA, Aug. 2008.
12Eitan et al., "Can NROM, a 2-bit, Trapping Storage NVM Cell, Give a Real Challenge to Floating Gate Cells?", Proceedings of the 1999 International Conference on Solid State Devices and Materials (SSDM), pp. 522-524, Tokyo, Japan 1999.
13Eitan et al., "Multilevel Flash Cells and their Trade-Offs", Proceedings of the 1996 IEEE International Electron Devices Meeting (IEDM), pp. 169-172, New York, USA 1996.
14Engh et al., "A self adaptive programming method with 5 mV accuracy for multi-level storage in FLASH", pp. 115-118, Proceedings of the IEEE 2002 Custom Integrated Circuits Conference, May 12-15, 2002.
15Engineering Windows 7, "Support and Q&A for Solid-State Drives", e7blog, May 5, 2009.
16Goodman et al., "On-Chip ECC for Multi-Level Random Access Memories," Proceedings of the IEEE/CAM Information Theory Workshop, Ithaca, USA, Jun. 25-29, 1989.
17Gotou, H., "An Experimental Confirmation of Automatic Threshold Voltage Convergence in a Flash Memory Using Alternating Word-Line Voltage Pulses", IEEE Electron Device Letters, vol. 18, No. 10, pp. 503-505, Oct. 1997.
18Han et al., "An Intelligent Garbage Collection Algorithm for Flash Memory Storages", Computational Science and Its Applications-ICCSA 2006, vol. 3980/2006, pp. 1019-1027, Springer Berlin / Heidelberg, Germany, May 11, 2006.
19Han et al., "An Intelligent Garbage Collection Algorithm for Flash Memory Storages", Computational Science and Its Applications—ICCSA 2006, vol. 3980/2006, pp. 1019-1027, Springer Berlin / Heidelberg, Germany, May 11, 2006.
20Han et al., "CATA: A Garbage Collection Scheme for Flash Memory File Systems", Ubiquitous Intelligence and Computing, vol. 4159/2006, pp. 103-112, Springer Berlin / Heidelberg, Aug. 25, 2006.
21Hong et al., "NAND Flash-based Disk Cache Using SLC/MLC Combined Flash Memory", 2010 International Workshop on Storage Network Architecture and Parallel I/Os, pp. 21-30, USA, May 3, 2010.
22Horstein, "On the Design of Signals for Sequential and Nonsequential Detection Systems with Feedback," IEEE Transactions on Information Theory IT-12:4 (Oct. 1966), pp. 448-455.
23Huffman, A., "Non-Volatile Memory Host Controller Interface (NVMHCI)", Specification 1.0, Apr. 14, 2008.
24International Application PCT/IL2007/000575 Patentability report dated Mar. 26, 2009.
25International Application PCT/IL2007/000575 Search Report dated May 30, 2008.
26International Application PCT/IL2007/000576 Patentability Report dated Mar. 19, 2009.
27International Application PCT/IL2007/000576 Search Report dated Jul. 7, 2008.
28International Application PCT/IL2007/000579 Patentability report dated Mar. 10, 2009.
29International Application PCT/IL2007/000579 Search report dated Jul. 3, 2008.
30International Application PCT/IL2007/000580 Patentability Report dated Mar. 10, 2009.
31International Application PCT/IL2007/000580 Search Report dated Sep. 11, 2008.
32International Application PCT/IL2007/000581 Patentability Report dated Mar. 26, 2009.
33International Application PCT/IL2007/000581 Search Report dated Aug. 25, 2008.
34International Application PCT/IL2007/001059 Patentability report dated Apr. 19, 2009.
35International Application PCT/IL2007/001059 Search report dated Aug. 7, 2008.
36International Application PCT/IL2007/001315 Patentability Report dated May 5, 2009.
37International Application PCT/IL2007/001315 search report dated Aug. 7, 2008.
38International Application PCT/IL2007/001316 Patentability Report dated May 5, 2009.
39International Application PCT/IL2007/001316 Search report dated Jul. 22, 2008.
40International Application PCT/IL2007/001488 Search report dated Jun. 20, 2008.
41International Application PCT/IL2008/000329 Search report dated Nov. 25, 2008.
42International Application PCT/IL2008/000519 Search report dated Nov. 20, 2008.
43International Application PCT/IL2008/001188 Search Report dated Jan. 28, 2009.
44International Application PCT/IL2008/001356 Search Report dated Feb. 3, 2009.
45International Application PCT/IL2008/001446 Search report dated Feb. 20, 2009.
46JEDEC Standard JESD84-C44, "Embedded MultiMediaCard (e.MMC) Mechanical Standard, with Optional Reset Signal", Jedec Solid State Technology Association, USA, Jul. 2009.
47JEDEC Standard JESD84-C44, "Embedded MultiMediaCard (e•MMC) Mechanical Standard, with Optional Reset Signal", Jedec Solid State Technology Association, USA, Jul. 2009.
48JEDEC, "UFS Specification", version 0.1, Nov. 11, 2009.
49Jung et al., in "A 117 mm.sup.2 3.3V Only 128 Mb Multilevel NAND Flash Memory for Mass Storage Applications," IEEE Journal of Solid State Circuits, (11:31), Nov. 1996, pp. 1575-1583.
50Kang et al., "A Superblock-based Flash Translation Layer for NAND Flash Memory", Proceedings of the 6th ACM & IEEE International Conference on Embedded Software, pp. 161-170, Seoul, Korea, Oct. 22-26, 2006.
51Kawaguchi et al. 1995. A flash-memory based file system. In Proceedings of the USENIX 1995 Technical Conference, New Orleans, Louisiana. 155-164.
52Kim et al., "Future Memory Technology including Emerging New Memories", Proceedings of the 24th International Conference on Microelectronics (MIEL), vol. 1, pp. 377-384, Nis, Serbia and Montenegro, May 16-19, 2004.
53Lee et al., "Effects of Floating Gate Interference on NAND Flash Memory Cell Operation", IEEE Electron Device Letters, vol. 23, No. 5, pp. 264-266, May 2002.
54Maayan et al., "A 512 Mb NROM Flash Data Storage Memory with 8 MB/s Data Rate", Proceedings of the 2002 IEEE International Solid-State circuits Conference (ISSCC 2002), pp. 100-101, San Francisco, USA, Feb. 3-7, 2002.
55Micron Technology Inc., "Memory Management in NAND Flash Arrays", Technical Note, year 2005.
56Mielke et al., "Recovery Effects in the Distributed Cycling of Flash Memories", IEEE 44th Annual International Reliability Physics Symposium, pp. 29-35, San Jose, USA, Mar. 2006.
57Numonyx, "M25PE16: 16-Mbit, page-erasable serial flash memory with byte-alterability, 75 MHz SPI bus, standard pinout", Apr. 2008.
58ONFI, "Open NAND Flash Interface Specification," revision 1.0, Dec. 28, 2006.
59Panchbhai et al., "Improving Reliability of NAND Based Flash Memory Using Hybrid SLC/MLC Device", Project Proposal for CSci 8980-Advanced Storage Systems, University of Minnesota, USA, Spring 2009.
60Panchbhai et al., "Improving Reliability of NAND Based Flash Memory Using Hybrid SLC/MLC Device", Project Proposal for CSci 8980—Advanced Storage Systems, University of Minnesota, USA, Spring 2009.
61Park et al., "Sub-Grouped Superblock Management for High-Performance Flash Storages", IEICE Electronics Express, vol. 6, No. 6, pp. 297-303, Mar. 25, 2009.
62Phison Electronics Corporation, "PS8000 Controller Specification (for SD Card)", revision 1.2, Document No. S-07018, Mar. 28, 2007.
63SD Group and SD Card Association, "SD Specifications Part 1 Physical Layer Specification", version 3.01, draft 1.00, Nov. 9, 2009.
64Serial ATA International Organization, "Serial ATA Revision 3.0 Specification", Jun. 2, 2009.
65Shalvi et al., U.S. Appl. No. 12/251,471 "Compensation for Voltage Drifts in Analog Memory Cells" filed on Oct. 15, 2008.
66Shalvi et al., U.S. Appl. No. 12/822,207 "Adaptive Over-Provisioning in Memory Systems" filed on Jun. 24, 2010.
67Shalvi, et al., "Signal Codes," Proceedings of the 2003 IEEE Information Theory Workshop (ITW'2003), Paris, France, Mar. 31-Apr. 4, 2003.
68Shiozaki, A., "Adaptive Type-II Hybrid Broadcast ARQ System", IEEE Transactions on Communications, vol. 44, Issue 4, pp. 420-422, Apr. 1996.
69Sommer, N., U.S. Appl. No. 12/171,797 "Memory Device with Non-Uniform Programming Levels" filed on Jul. 11, 2008.
70ST Microelectronics, "Bad Block Management in NAND Flash Memories", Application note AN-1819, Geneva, Switzerland, May, 2004.
71ST Microelectronics, "Wear Leveling in Single Level Cell NAND Flash Memories," Application note AN-1822 Geneva, Switzerland, Feb. 2007.
72Suh et al., "A 3.3V 32Mb NAND Flash Memory with Incremental Step Pulse Programming Scheme", IEEE Journal of Solid-State Circuits, vol. 30, No. 11, pp. 1149-1156, Nov. 1995.
73Super User Forums, "SD Card Failure, can't read superblock", posted Aug. 8, 2010.
74Takeuchi et al., "A Double Level VTH Select Gate Array Architecture for Multi-Level NAND Flash Memories", Digest of Technical Papers, 1995 Symposium on VLSI Circuits, pp. 69-70, Jun. 8-10, 1995.
75Takeuchi et al., "A Multipage Cell Architecture for High-Speed Programming Multilevel NAND Flash Memories", IEEE Journal of Solid State Circuits, vol. 33, No. 8, Aug. 1998.
76U.S. Appl. No. 11/945,575 Official Action dated Aug. 24, 2010.
77U.S. Appl. No. 11/949,135 Official Action dated Oct. 2, 2009.
78U.S. Appl. No. 11/957,970 Official Action dated May 20, 2010.
79U.S. Appl. No. 11/995,801 Official Action dated Oct. 15, 2010.
80U.S. Appl. No. 11/995,814 Official Action dated Dec. 17, 2010.
81U.S. Appl. No. 12/019,011 Official Action dated Nov. 20, 2009.
82U.S. Appl. No. 12/045,520 Official Action dated Nov. 16, 2010.
83U.S. Appl. No. 12/171,797 Official Action dated Aug. 25, 2010.
84U.S. Appl. No. 12/251,471 Official Action dated Jan. 3, 2011.
85U.S. Appl. No. 12/388,528 Official Action dated Nov. 29, 2010.
86U.S. Appl. No. 12/880,101 "Reuse of Host Hibernation Storage Space by Memory Controller", filed on Sep. 12, 2010.
87U.S. Appl. No. 12/890,724 "Error Correction Coding Over Multiple Memory Pages", filed on Sep. 27, 2010.
88U.S. Appl. No. 12/963,649 filed on Dec. 9, 2010.
89U.S. Appl. No. 12/987,174 filed on Jan. 10, 2011.
90U.S. Appl. No. 12/987,175 filed on Jan. 10, 2011.
91U.S. Appl. No. 13/021,754 filed on Feb. 6, 2011.
92Ubuntu Forums, "Memory Stick Failed IO Superblock", posted Nov. 11, 2009.
93US 7,161,836, 01/2007, Wan et al. (withdrawn)
94Wu et al., "eNVy: A non-Volatile, Main Memory Storage System", Proceedings of the 6th International Conference on Architectural support for programming languages and operating systems, pp. 86-87, San Jose, USA, 1994.
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US8145984May 24, 2011Mar 27, 2012Anobit Technologies Ltd.Reading memory cells using multiple thresholds
US8339873Apr 27, 2010Dec 25, 2012Bruce Lee MortonMemory device and method thereof
US8400858Aug 22, 2011Mar 19, 2013Apple Inc.Memory device with reduced sense time readout
US8482978Jun 28, 2011Jul 9, 2013Apple Inc.Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8570804Sep 22, 2011Oct 29, 2013Apple Inc.Distortion estimation and cancellation in memory devices
US8595591Jul 6, 2011Nov 26, 2013Apple Inc.Interference-aware assignment of programming levels in analog memory cells
US8599611Sep 22, 2011Dec 3, 2013Apple Inc.Distortion estimation and cancellation in memory devices
US8645794Jul 28, 2011Feb 4, 2014Apple Inc.Data storage in analog memory cells using a non-integer number of bits per cell
US8670274 *Jul 16, 2013Mar 11, 2014Apple Inc.Data storage in analog memory cells using modified pass voltages
US8694854Aug 2, 2011Apr 8, 2014Apple Inc.Read threshold setting based on soft readout statistics
US8767459Jul 28, 2011Jul 1, 2014Apple Inc.Data storage in analog memory cells across word lines using a non-integer number of bits per cell
US8856475Jun 29, 2011Oct 7, 2014Apple Inc.Efficient selection of memory blocks for compaction
US9021181Sep 14, 2011Apr 28, 2015Apple Inc.Memory management for unifying memory cell conditions by using maximum time intervals
US9032278 *Mar 4, 2014May 12, 2015Silicon Motion Inc.Method for performing data shaping, and associated memory device and controller thereof
US9053011Feb 28, 2013Jun 9, 2015Sandisk Technologies Inc.Selective protection of lower page data during upper page write
US9099169May 28, 2012Aug 4, 2015Tagmatech, LlcMemory device and method thereof
US20130301360 *Jul 16, 2013Nov 14, 2013Apple Inc.Data Storage in Analog Memory Cells Using Modified Pass Voltages
US20140189222 *Mar 4, 2014Jul 3, 2014Silicon Motion Inc.Method for performing data shaping, and associated memory device and controller thereof
US20140317365 *Apr 22, 2013Oct 23, 2014Apple Inc.Techniques for reducing power-down time in non-volatile memory devices
Classifications
U.S. Classification365/185.03
International ClassificationG11C11/34
Cooperative ClassificationG11C2211/5621, G11C11/5628, G11C11/5642
Legal Events
DateCodeEventDescription
Jul 6, 2009ASAssignment
Owner name: ANOBIT TECHNOLOGIES LTD, ISRAEL
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SOMMER, NAFTALI;WINTER, SHAI;SHALVI, OFIR;REEL/FRAME:022912/0606
Effective date: 20090702
Jun 19, 2012ASAssignment
Effective date: 20120601
Owner name: APPLE INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ANOBIT TECHNOLOGIES LTD.;REEL/FRAME:028399/0733
Sep 10, 2014FPAYFee payment
Year of fee payment: 4