|Publication number||US8049224 B2|
|Application number||US 12/862,471|
|Publication date||Nov 1, 2011|
|Filing date||Aug 24, 2010|
|Priority date||Jul 9, 2002|
|Also published as||US6953736, US7338883, US7534701, US7803694, US20040053477, US20050255682, US20080164492, US20080265261, US20100314628|
|Publication number||12862471, 862471, US 8049224 B2, US 8049224B2, US-B2-8049224, US8049224 B2, US8049224B2|
|Inventors||Bruno Ghyselen, Daniel Bensahel, Thomas Skotnicki|
|Original Assignee||S.O.I.Tec Silicon On Insulator Technologies|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (58), Non-Patent Citations (15), Classifications (15), Legal Events (2)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is a divisional of U.S. application Ser. No. 12/170,583 filed Jul. 10, 2008 now U.S. Pat. No. 7,802,694, which is a divisional of U.S. application Ser. No. 12/040,134 filed Feb. 29, 2008, now U.S. Pat. No. 7,534,701, which is a divisional of U.S. application Ser. No. 11/165,339, filed Jun. 24, 2005, now U.S. Pat. No. 7,338,883, which is a divisional of U.S. application Ser. No. 10/615,259, filed Jul. 9, 2003, now U.S. Pat. No. 6,953,736, which claims the benefit of U.S. Provisional Application No. 60/445,825, filed Feb. 10, 2003.
The present invention relates to the transfer of a thin layer of a donor wafer to a receiving substrate in order to form structures such as a semiconductor-on-insulator structure. The invention is aimed more particularly at carrying out this transfer in order to produce electronic structures comprising strained layers.
Several processes and techniques for transferring semiconductor layers, such as Si or SiGe layers, have been proposed, in which the donor wafer comprises in succession a single-crystal silicon support substrate and a thickness of SiGe. Zhi-Yuan Cheng et al. of Massachusetts Institute of Technology has presented, in a document entitled “SiGe-On-Insulator (SGOI): Substrate Preparation and MOSFET Fabrication for Electron Mobility Evaluation” (2001 IEEE International SOI Conference, October 1), two known techniques for transferring layers applied to the donor wafer including a SiGe buffer layer.
The first of these layer transfer techniques is called “etch-back”. It consists of removing, by chemical-mechanical means, the single-crystal Si support substrate and the SiGe buffer layer after bonding the donor wafer to the receiving substrate. In particular, an etching called “selective etching” is used to remove the buffer layer, as this has the ability of etching the strained SiGe of the buffer layer more easily than the relaxed SiGe of the surface layer. The relaxed SiGe layer then behaves as a “stop layer” for the etching, since the etching stops at least partly at the level thereof.
Finally, a strained Si film is then grown epitaxially on the relaxed SiGe layer in order to produce a strained Si-on-SiGe structure. In this final structure, a layer of relaxed material (in this case, the layer of SiGe) is interposed between the layer of strained material (in this case the Si film) and the oxide.
This may substantially reduce the technical performance expected of the Si/SiGe combination, and especially its electrical properties. Thus, for example, the SiGe layer may have a tendency to increase the circuit capacitances and therefore reduce the switching rates of the electronic components to be produced or produced in the Si/SiGe active part.
The fabrication of electronic components in the active part of such a structure comprising this combination having two on-insulator layers also has the risk of being complex to carry out, especially by the creation of lateral insulating regions in the on-insulator combination. This process furthermore limits the application to the production of an Si/SiGe-on-insulator structure and provides no solution to the production, for example, of a strained Si-on-insulator structure.
Other etch-back techniques and processes have also been proposed, for example, in U.S. Pat. No. 5,013,681, in which an unstrained Si layer is especially transferred.
The second layer transfer technique reported in the document by Zhi-Yuan Cheng et al. is based on the SMARTCUT® technology of Soitec S.A., which is known to those skilled in the art, and descriptions of which may be found in a number of works dealing with wafer reduction techniques. In the SMARTCUT® process, before bonding, an ion species is implanted into the relaxed SiGe layer to create a region of weakness therein. After bonding, the donor wafer splits or is cut at the region of weakness. What is obtained therefore is, on the one hand, a donor wafer, stripped of part of the relaxed SiGe layer, and, on the other hand, a structure comprising, bonded together, a removed thin layer of relaxed SiGe and the receiving substrate. The SMARTCUT® technique is advantageous in that it affords the possibility of recycling the donor wafer instead of sacrificing it, unlike the etch-back technique.
Other processes have been proposed, using the two techniques simultaneously. U.S. Pat. No. 5,882,987 and a document by K. D. Hobart et al. from the Naval Research Laboratory in Washington (“On scaling the thin film Si thickness of SOI substrates”) disclose an overall process for producing a “semiconductor-on-insulator” (also called SeOI) structures from a donor wafer comprising in succession a single-crystal Si base support substrate, an SiGe layer and an epitaxially grown Si film bonded to an oxidized support substrate. In these disclosures, the SMARTCUT® technique is employed, creating, before bonding, a region of weakness in the Si support substrate which, after bonding, causes detachment in the donor wafer in this region. A structure consisting in succession of part of the Si support substrate, the SiGe layer and the epitaxially grown Si film is thus removed, the whole assembly being bonded to the oxidized receiving substrate.
Two successive selective etching operations are then carried out on the structure firstly to remove the remaining part of the Si support substrate with an etching solution, such that the SiGe layer forms a stop layer, and then to remove the SiGe layer with an etching solution such that the Si film forms a stop layer. The resulting structure is an SeOI structure with a surface Si layer. This silicon layer is both very thin and very uniform through its thickness, and is provided using a process which can avoid a finishing step which would otherwise be prejudicial to the quality of the silicon layer. The main objective of this process is not, however, to produce an SeOI structure with a strained silicon layer. The SiGe layer used to produce the SeOI structure during implementation of this process has a typical thickness of between 0.01 and 0.2 microns, a thickness insufficient to fulfill the role of a buffer layer between the Si support substrate and a potential relaxed SiGe layer. The silicon of the film grown epitaxially on the SiGe layer and constituting the Si layer of the final SeOI structure therefore would be little strained or unstrained, and therefore does not achieve production of a structure comprising a strained Si layer so as to benefit from its useful electrical properties, especially in SeOI structures. Also, since the instruments for implanting species are very often limited to about 200 keV, the associated maximum implantation depths would correspond substantially to the minimum thickness of a reliable buffer layer, i.e., about one to two microns, which is insufficient to implant into the Si support substrate, so it would be difficult to use this process with an SiGe layer thick enough to contain both a buffer layer and a relaxed surface SiGe layer. More powerful implantation instruments require an equipment infrastructure that would be very expensive and the operating costs could be prohibitive. This type of process therefore seems to be unsuitable for producing a structure comprising a strained Si layer.
An IBM document by L. J. Huang et al. (“SiGe-On-Insulator prepared by wafer bonding and layer transfer for high-performance field-effect transistors”, Applied Physics Letters, 26 Feb. 2001, Vol. 78, No. 9), discloses for example a process for producing an Si/SGOI structure with strained silicon, starting from a donor wafer comprising in succession a single-crystal Si support substrate, a SiGe buffer layer and a relaxed SiGe layer. The process employed consists in using the SMARTCUT® technique in the relaxed SiGe layer, thus making it possible, after bonding to an oxidized receiving substrate and after cutting in the region of weakness created beforehand, to produce a SGOI structure with relaxed SiGe. A film of strained Si is then epitaxially grown on the relaxed SiGe layer in order to produce a Si/SGOI structure. In this final structure, a layer of relaxed material (i.e., the SiGe layer) is subjacent to the layer of strained material (i.e., the Si film). This may be prejudicial to the performance, especially the electronic performance, expected in this case of the layer of strained material, as already mentioned above. This process furthermore limits the application to the production of such a Si/SiGe-on-insulator structure and does not provide a solution to the production, for example, of a strained Si-on-insulator structure.
PCT Publication WO 01/99169 discloses processes for producing, from a wafer consisting in succession of a Si substrate, a SiGe buffer layer, a relaxed SiGe layer and, optionally, a layer of strained Si or SiGe, a final structure having the relaxed SiGe layer on the optional other strained Si or SiGe layer. The technique employed to produce such a structure involves, after bonding the wafer to a receiving substrate, removal of material from the wafer that it is not desired to retain, by selectively etching the Si substrate and the SiGe buffer layer. This technique does make it possible to achieve thin layer thicknesses having homogeneity through the thickness, but it does entail, however, the destruction of the Si substrate and of the SiGe buffer layer by chemical etching. These processes do not therefore afford the possibility of reusing part of the wafer, and especially at least part of the buffer layer, for a new layer transfer. Moreover, these processes do not provide a solution to the production of a simple strained silicon-on-insulator structure.
Accordingly, there is a need for a process to produce strained silicon-on-insulator which can overcome the above drawbacks.
The invention relates to a semiconductor wafer and a method of preparing a semiconductor wafer with a strained layer, which may have improved electrical properties. In a preferred embodiment of the method, a region of weakness configured to facilitate splitting is created in a matching layer that has a first lattice parameter. The region of weakness can be created, for example, implanting atomic species or by adding a porous layer. A strained layer of a semiconductor material is grown on the matching layer in a strained state to impart the same first lattice parameter in the strained layer as in the matching layer. A receiving substrate is associated with the strained layer to form a composite structure. Product and donor wafers are obtained by splitting the composite structure at the region of weakness. The product wafer includes the strained layer and the receiving substrate, and the donor wafer includes at least a portion of the matching layer.
The matching layer is preferably grown on a handling substrate that has a second lattice parameter that is different from the first lattice parameter, and the matching layer can include a buffer layer that is graded between the first and second lattice parameters, preferably such that the surface of the matching layer on which the strained layer is grown is substantially relaxed. Advantageously, the lattice parameter of the first material when strained is different than the lattice parameter of the first material in a relaxed state.
The receiving substrate is preferably bonded to the strained layer. Also, the strained layer is preferably disposed directly adjacent an insulator on a side of the strained layer on which the receiving substrate is disposed, and an insulator layer can be provided between the strained layer and receiving substrate. A portion of the matching layer can be retained on the strained layer after splitting. Additionally, a step to smooth roughness from the retained portion may be conducted, or the retained portion may be selectively etched from the strained layer.
The preferred material for the strained layer is Si, and for the matching layer is SiGe. Additionally, the region of weakness is preferably formed prior to growing the strained layer.
In the preferred embodiment, the strain imparted to the strained layer is sufficient for modifying the energy band structure of the strained layer material for improving the electrical properties thereof compared to the material in a relaxed state. The strained layer has a thickness that is sufficiently thin to prevent substantial relaxation of the strain. This thickness is preferably less than about 20 nanometers. The resulting charge carrier mobility in the strained semiconductor material layer is at least about 50% higher than in the same semiconductor material in a relaxed state.
In one embodiment, a strain-retaining layer having the first lattice parameter can be provided on the strained layer in association therewith for maintaining the strain from the side of the strained layer opposite the receiving substrate. The matching and strain-retaining layers can be made of substantially the same material.
In another embodiment, a second strained layer of a semiconductor material is provided on the first strain-retaining layer to impart the first lattice parameter therein. This enables the second strained layer to be transferred to a second receiving substrate after creating a weakened region in the first strain-retaining layer, and the first strained layer to be transferred to a first receiving substrate, such as after the transfer of the second strained layer. A second strain-retaining layer can be provided on the second strained layer substantially with the first lattice parameter for maintaining the strained state of the second strained layer from the side of the second strained layer opposite the first strain-retaining layer.
The second receiving substrate can be associated with the strained layers to form a second composite structure, and a second product wafer and a second donor wafer can be obtained by splitting the second composite structure at the second region of weakness. Preferably, the second product wafer includes the second strained layer and the second receiving substrate, while the second donor wafer includes at least a portion of the first strain-retaining layer. The first region of weakness can be created in the first strain-retaining layer, and the first receiving substrate can be associated with the second donor wafer to form the first composite structure. In this embodiment, a first product wafer and first donor wafer are obtained by splitting the first composite structure at the first region of weakness. The first product wafer preferably includes the first strained layer and the first receiving substrate, while the first donor wafer includes at least a portion of the matching layer.
A semiconductor wafer of a preferred embodiment of the invention includes a matching layer having a first lattice parameter and a strained layer of a semiconductor material grown on the matching layer in a strained state to impart the same first lattice parameter in the strained layer as in the matching layer. The wafer also has a strain-retaining layer grown on the strained layer in a substantially relaxed state and having the same first lattice parameter for maintaining the strained state of the strained layer from the side of the strained layer opposite the receiving substrate.
In one embodiment, a second strained layer is disposed on the first strain-retaining layer and is strained to impart the first lattice parameter therein. A second strain-retaining layer is on the second strained layer in a substantially relaxed state and has the first lattice parameter for maintaining the strained state of the second strained layer from the side of the second strained layer opposite the first strain-retaining layer.
A repeating pattern of first and second layers can be provided, such as on the matching layer. This preferably allows for performing multiple transfers of a portions of the pattern to a receiving substrate to produce product wafers, with each portion including at least one of the first layers.
An oxide of the material of the first strained layer can be bonded thereto as the strain retaining member before splitting. Preferably, the first strained layer comprises silicon, and the method further comprising bonding silica to the silicon of the first strained layer prior to splitting. Additionally, the transferred strained layer of portion thereof remaining thereof can be thickened epitaxially to produce a thicker strained layer.
Another embodiment relates to a semiconductor wafer comprising a substrate; an oxide layer upon the substrate; a silicon carbide (SiC) layer upon the oxide layer, and a strained layer of a semiconductor material in a strained state upon the silicon carbide layer. Preferably, the substrate is silicon, the oxide is silicon dioxide and the strained layer is a strained SiC, Si, SiGe or SiGeC layer.
Further aspects and advantages of the present invention will be more clearly apparent on reading the following detailed description of the implementation of preferred processes thereof, these being given by way of non-limiting example and with reference to the appended drawings, in which:
The expression “strained layer” is understood here to mean any layer of a semiconductor material with a crystallographic structure that is strained in tension or in compression during crystal growth, such as during epitaxy, with at least one lattice parameter that is substantially different from the nominal lattice parameter of this material. Conversely, the term “relaxed layer” means any layer of a semiconductor material which has an unstrained crystallographic structure. That is to say, one which has a lattice parameter substantially identical to the nominal lattice parameter of the material of the layer.
The invention aims to produce an SeOI structure. The strain exerted within the semiconductor material of the produced SeOI may in fact exhibit physical and/or electrical properties worthwhile exploiting. Thus, for example, a main benefit of tension-strained silicon layers (also called strained Si layers) consists mainly in the fact that the charge carriers (such as holes and electrons) have a higher mobility than that usually found in relaxed Si layers. The strained Si layers may in this regard reach a charge carrier mobility 100% higher than that within relaxed Si layers, and preferably the charge carrier mobility is at least about 50% higher.
To produce such strained Si layers, it is known to grow a silicon film by epitaxy on a base composed of silicon and germanium. Since germanium in equilibrium has a lattice parameter slightly greater than that of the silicon in equilibrium (greater by approximately 4%), the presence of germanium in a defined amount in the silicon thus makes it possible to slightly increase the lattice parameter compared with a base consisting only of silicon. This silicon-germanium base (also called SiGe base) will thus strain the epitaxially grown Si film so as to make its lattice parameter substantially identical to its own.
In practice, a substrate made of bulk SiGe is not available on the market and the SiGe base is then generally composed of a single-crystal Si support substrate on which a relaxed SiGe layer is produced via a buffer layer. The term “buffer layer” is understood to mean an intermediate layer between two crystallographic structures with different lattice parameters, having in the region of one of its faces a lattice parameter substantially identical to that of the first structure and in the region of its other face a lattice parameter substantially identical to that of the second structure. The buffer layer inserted between the Si support substrate and the relaxed SiGe layer is generally made of SiGe, with a quantity-wise proportion of germanium which progressively increases through the thickness of the support substrate towards the relaxed layer.
Thus, the buffer layer has a thickness sufficient to make it possible to:
to gradually increase the germanium content from the support substrate towards the relaxed layer;
to confine defects associated with the difference in lattice parameter so that they are buried; and
to give a sufficiently thick relaxed SiGe layer stability with respect to an Si film grown epitaxially on its surface in order to strain the latter so as to modify its lattice parameter without influencing that of the relaxed SiGe layer. The thickness of the buffer layer is preferably about between one and three microns.
In the field of application of the present invention, this type of wafer is used as a donor in the sense that at least a layer of material is removed therefrom in order to transfer it to a receiving substrate. This transfer generally comprises a first step of bonding the donor wafer to the receiving substrate. A second step consists in keeping of the bonded donor wafer only at least one thin layer adjacent to the bonding region, by removing the superfluous parts from the donor wafer.
The preferred process of the invention for producing an electronic structure comprising a thin layer of strained semiconductor material from a donor wafer comprising a lattice parameter matching layer comprising an upper layer of semiconductor material having a first lattice parameter, includes the following steps:
(a) growth of a film of semiconductor material on the upper layer of the matching layer, which film has a second, nominal, lattice parameter substantially different from the first lattice parameter, with a thickness small enough to keep the first lattice parameter of the upper layer of the subjacent matching layer and thus to be strained;
(b) formation of a region of weakness in the wafer on the matching layer side in relation to the film, the location of which in each of the following embodiments is shown at 7 in
(c) bonding of a receiving substrate with the donor wafer on the film side; and
(d) removal of at least part of the donor wafer on the matching layer side in relation to the film, comprising supply of energy into the region of weakness in order to detach a structure which includes the relaxed layer from the wafer.
Additionally, embodiments of the invention include the following aspects:
in step (d) relates substantially the entire portion of the donor wafer disposed on the same side of the film as the matching layer can be removed;
step (d) can be carried out so as not to remove part of the donor wafer on the side of the film where the matching-layer is disposed, and this unremoved portion can include part of the matching layer close to the film. In this case, a process for correcting the surface roughness may be carried out on the surface of the unremoved portion of the matching layer;
after step (a), a step of growing at least one growth layer on the film can additionally be carried out, and preferably the growth layer does not substantially decrease the strained state of the film. In the latter case, the growth layer preferably has a nominal lattice parameter substantially identical to the first lattice parameter;
after step (a), steps of growing, on the film, layers not substantially decreasing the strained state of the film can be carried out. These growth layers preferably form a multilayer structure having a layer having the first lattice parameter and a strained layer made of semiconductor material having a nominal lattice parameter substantially different from the first lattice parameter. The growth layer directly adjacent to the film is preferably a layer having the first lattice parameter;
between step (a) and step (c), a step of forming at least one bonding layer between the receiving substrate and the donor wafer can be additionally carried out, with the bonding layer formed on the receiving substrate and/or on the bonding face of the donor wafer. The bonding layer can be made of silica;
the bonding may be carried out by molecular adhesion (wafer bonding);
the bonding is preferably accompanied by a heat treatment in order to strengthen the bonds;
the region of weakness is preferably formed by implantation of atomic species into the matching layer at a depth substantially equal to the implant depth;
before step (a), the region of weakness can be formed by porosification of a layer beneath the film;
step (d) can comprise, after the energy supply operation of step (d), an operation of selectively etching the material having the first lattice parameter with respect to the material constituting the film in order to remove the remainder of the matching layer;
the preferred film of strained material is made of silicon and the preferred matching layer is made of silicon-germanium, the matching layer comprising a buffer layer with a germanium concentration that increases through the thickness and the upper layer which is relaxed beneath the strained film. If part of the matching layer remains after removal during step (c), this part of the matching layer is preferably at least part of the upper relaxed silicon-germanium layer of the matching layer;
in either of the two immediately preceding cases, and if a growth layer has been grown on the film, this growth layer is preferably made of relaxed silicon-germanium, with a germanium concentration substantially equal to the germanium concentration of the relaxed upper layer of the matching layer;
the receiving substrate can be made of silicon;
the wafer preferably comprises at least one layer furthermore containing carbon, with a carbon concentration in the layer substantially less than or equal to 50%; and
the wafer (10) preferably comprises at least one layer furthermore containing carbon, with a carbon concentration in the layer substantially less than or equal to 5%.
The invention provides semiconductor-on-substrate structures, which can be produced in accordance with the above process. Preferably, the thickness of semiconductor of the structure includes:
the film; or
part of the matching layer on the film; or
the film on the growth layer having a nominal lattice parameter substantially identical to the first lattice parameter; or
the film on a multilayer structure; or
part of the matching layer on the film on the growth layer having a nominal lattice parameter substantially identical to the first lattice parameter; or
part of the matching layer on the film on a multilayer structure;
and there is a layer of electrically insulating material beneath the thickness of the semiconductor of the structure, so that the structure is a semiconductor-on-insulator structure.
The present invention provides a reliable process for transferring a film of strained material from a donor wafer to a receiving substrate, the assembly then forming the desired electronic structure, without relaxing the strain within the film during transfer. An example of a process according to the invention will now be described below with reference to
Thus, in our example, it will be advantageous to choose an SiGe matching layer 2 consisting in succession of a SiGe buffer layer and a relaxed SiGe layer on the surface. The buffer layer preferably has a germanium concentration which grows uniformly from the interface with the support substrate 1, for reasons which were explained above. Its thickness is typically between 1 and 3 micrometers in order to obtain good structural relaxation on the surface. The relaxed SiGe layer has advantageously been formed by epitaxy on the surface of the buffer layer and its thickness may vary widely depending on the case, with a typical thickness of between 0.5 and 1 micron.
The germanium concentration in the silicon within the relaxed SiGe layer is typically about between 15% and 30% in order to obtain, during the next step (shown by
With reference to
These modifications of its internal crystallographic structure will increase the mobility of the charge carriers (such as holes and electrons) by modifying the energy band structure of the silicon crystal. The electrical properties desired in this invention are thus obtained. It is desired, however, to form quite a thin Si film 3, as too great a film thickness could cause at least partial relaxation of the strain in the thickness of the film towards the nominal lattice parameter of the silicon. The thickness of the film 3 is thus typically less than about 20 nanometers, and preferably about between 10 and 20 nanometers. Above about 20 nanometers there is a risk of substantial relaxation of the strain that is desired in the present invention, and below about 10 nanometers there is a risk of the thickness of the film causing problems in the fabrication of certain electronic components.
Once this donor wafer 10 containing a strained Si film 3 has been produced, one difficulty resides in implementing a reliable process for transferring the strained film 3 from the donor wafer 10 onto a receiving substrate 4, the whole assembly then forming the desired electronic structure 20 without any relaxation of the strain within the film 3 during transfer. To solve this particular difficulty, several methods of implementation may be suggested.
In a first method of implementing the process according to the invention, with reference to
If necessary, bonding is accompanied by an appropriate prior treatment of the respective surfaces to be bonded and/or by supplying thermal energy and/or supplying an additional tie layer. Thus, for example, a heat treatment carried out during bonding allows the bonds to be strengthened.
Bonding may also be reinforced by a bonding layer inserted between the film 3 and the receiving substrate 4, which makes it possible to produce molecular bonds both with the film 3 and with the material constituting the bonding face of the receiving substrate 4 which are stronger than those existing between the film 3 and the receiving substrate 4.
Silicon oxide (also called silica or SiO2) is a material that may be chosen for producing such a bonding layer, as it exhibits good adhesion with the silicon of the film 3. The silica may be formed on the film 3 and/or on the receiving substrate 4 by SiO2 deposition or by thermal oxidation on the respective bonding surfaces.
Preferably, the material constituting the bonding face of the receiving substrate 4 and/or the material of the bonding layer optionally formed is electrically insulating, so that there exists an insulating layer directly adjacent to the strained Si film 3. A conducting or semiconducting material directly adjacent to the film 3 could impair the electrical effects desired here in a structure consisting of the combination of the two materials. This advantageous choice of insulating material adjacent to the film 3 becomes particularly useful when the structure 20 that it is desired to produce in the end is an SeOI structure, the semiconductor layer of the SeOI structure then being the transferred film 3 of strained Si. Moreover, the receiving substrate 4 bonded to the strained Si film 3 makes it possible to retain substantially the strained structural state of the strained Si of the film 3, this being so even if the donor wafer 10 on which the strained Si film 3 has been grown epitaxially is removed, the strain within the film 3 being mainly ensured after transfer by the bonding forces existing between the film 3 and the receiving substrate 4.
Transfer of the strained film 3 from the donor wafer 10 to the receiving substrate 4 without relaxing the strain within the film 3 is thus made possible, thereby solving the abovementioned difficulty.
The receiving substrate 4 preferably provides mechanical support sufficiently rigid to sustain the strained Si film 3 and protect it from any mechanical stresses coming from the outside. Once the receiving substrate 4 has been bonded, part of the donor wafer 10 is removed using one or more of the preferred techniques that will be explained later, in order to transfer the strained Si film 3 to the receiving substrate and to produce the desired structure 20.
In a first case, with reference to
In a second case, with reference to
According to a second method of implementing the process according to the invention, with reference to
In one particular method of implementation, further layers may be grown epitaxially on the SiGe layer, such as strained Si or SiC layers and SiGe or SiGeC layers respectively alternating in order to form a multilayer structure.
It should be pointed out that, unlike the first method of implementation, the bonds do not necessarily constitute the only means of preserving the strain in the film 3. This is because if the relaxed SiGe layer 6 is thick enough, it may participate in or even cause the preservation of the strain in the film 3 after these two layers have been transferred. The thickness of the SiGe epilayer 6 may thus be judiciously chosen in this regard so as to preserve greater or lesser amounts of the strain in the Si layer.
As in the first method of implementation, once the receiving substrate 4 has bonded, part of the donor wafer 10 is removed using one or more of the preferred techniques that will be explained below, in order to transfer the strained Si film 3 to the receiving substrate 4 and produce the desired structure 20. In a first case, with reference to
In a second case, with reference to
Thus, by means of the process according to the invention several structures (shown for example in
With reference to
A first technique, called the SMARTCUT® technique, known to those skilled in the art (and descriptions of which may be found in a number of works dealing with wafer reduction techniques), consists in implanting atomic species (such as hydrogen ions) and then in subjecting the implanted region, which then forms a region of weakness, to a heat treatment and/or mechanical treatment, or another supply of energy, in order to make the cut in the region of weakness. Cutting a region of weakness thus formed in the matching layer 2 makes it possible to remove most of the wafer 10, in order to obtain a structure comprising the remainder of the matching layer 2, the strained Si film 3, optionally epitaxially grown overlayers such as the layer 6, the optional bonding layer and the receiving substrate 4.
A second technique consists in obtaining a weak interface by creating at least one porous layer, as described for example in document EP-A-0 849 788, and then in subjecting the weak layer to a mechanical treatment, or another supply of energy, in order to make the cut in the weakened layer. The weakened layer made of porous silicon is formed within the support substrate 1, between the support substrate 1 and the matching layer 2, in the matching layer 2 (for example between a buffer layer and a relaxed layer) or on the matching layer 2 (that is to say between the matching layer 2 and the strained Si film 3 or the optional relaxed SiGe layer 6).
To form a weakened layer within the support substrate 1, the porous layer is preferably advantageously grown on a single-crystal Si support substrate, and then a second growth is carried out on the porous layer so as to grow a non-porous Si layer having substantially the same lattice parameter as the Si of the support substrate. The support substrate 1 then consists of the support substrate, the porous layer and the non-porous Si layer.
Cutting a weakened layer makes it possible to remove at least some of the wafer 10 to obtain a structure comprising the optional remainder of the wafer 10, the strained Si film 3, optionally epitaxially grown overlayers such as the layer 6, optionally the inserted bonding layer and the receiving substrate 4.
A treatment of the wafer 10, in order to remove the porous silicon which remains after the cutting, is advantageously carried out, such as an etching operation or a heat treatment. If the porous layer lies within the support substrate 1, a lapping, chemical-mechanical polishing and/or selective chemical etching operations are then advantageously carried out in order to remove the remaining part of the support substrate 1.
These two techniques or other suitable techniques make it possible to rapidly remove, en bloc, a substantial part of the wafer 10. They also allow the possibility of reusing the removed part of the wafer 10 in another process, such as for example a process according to the invention.
Thus, if the part removed is the support substrate 1, an operation to reform a matching layer 2, a film 3 and an optional SiGe layer 6 and/or other layers may be carried out as described above, after the surface of the support substrate 1 has been polished. If the removed part is the support substrate 1 and at least part of the matching layer 2, a possible reformation of another part of the matching layer 2, of a film 3 and of an SiGe layer 6 and/or other layers may be carried out as described above, after the surface of the remaining part of the matching layer 2 has been polished.
A second material removal operation after cutting the wafer 10 according, for example, to one of the above two techniques can include correcting surface defects or in removing, if necessary, the remaining part of the matching layer 2. If it is desired to remove all of the remaining part of the matching layer 2 (referring to
The remaining part of the matching layer 2 is in this case etched by wet etching using etching solutions having a substantial selectivity with respect to the strained Si film 3, such as a solution comprising HF/H2O2/CH3COOH (approximately 1/1000 selectivity) or HNA (hydrofluoric-nitric-acetic solution). Dry etching operations may also be carried out in order to remove material, such as plasma etching, or by sputtering. This chemical method has the main advantage of being quite rapid for thin layers to be removed and of avoiding the use of chemical-mechanical polishing finishing operations usually employed after cutting the wafer.
It thus makes it possible to maintain good surface quality and good thickness homogeneity of the strained Si film 3 obtained during its epitaxy, it preferably having been unnecessary to carry out a mechanical finishing step in the case in which the material removal is completed by a single chemical operation, thus preventing defects from appearing, such as strain-hardened regions, that such a mechanical finishing step is likely to cause. In certain particular cases, gentle polishing is, however, used in order to compensate for any small surface roughnesses.
The chemical etching operation may advantageously be preceded, especially in the case of a thick layer to be removed, by mechanical or chemical-mechanical abrasion by lapping and/or chemical-mechanical polishing CMP of the remaining part of the matching layer 2. If it is desired to maintain part of the matching layer 5 (referring to
In one particular embodiment of the structure of the product wafer 20, one or more epitaxial depositions may be carried out on the donor wafer 10, such as epitaxial deposition of an SiGe or SiGeC layer, or epitaxial deposition of a strained Si or SiC layer, or successive epitaxial depositions of SiGe or SiGeC layers and strained Si or SiC layers in alternation, in order to form a multilayer structure.
Having completed the final structure, a finishing step may optionally be carried out, such as finishing treatments, for example like an annealing operation in order to further strengthen the bonding interface between the donor wafer 10 and the receiving substrate 4.
Although the preferred embodiment of the present invention has a SiGe lattice parameter matching layer 2, other embodiments have a matching layer 2 made from other types of type III-V materials or other materials capable of straining the material of the epitaxially overgrown film 3 or another semiconductor material.
In one embodiment, shown in
In another embodiment, which is shown in
The stack of multiple strained layers interposed with at least one strain-retaining layer permits multiple transfers from different parts of the collective donor wafer. The second strained layer 22 is transferred to the second receiving substrate 23 by splitting at the region of weakness 26 the composite structure 24 thus created into a second product wafer 25 and a second donor wafer 27 by splitting the composite structure 24. The second product wafer 25 in this embodiment includes the second strained layer 21 and the second receiving substrate 23, and the second donor wafer 27 includes at least a portion of the first strain-retaining layer 6. In the embodiment of
A weakened region 7 can be formed in the matching layer 2, which is preferably accomplished at this stage, as shown in
In one embodiment, the strained layer is transferred to a layer of an oxide of the strained layer material after the strained layer is transferred to a receiving substrate. After the transfer, preferably any remaining portion of the matching layer is removed from the strained layer, and the transferred strained layer is epitaxially grown to increase its thickness.
Preferably, the strained layer of this embodiment is of silicon and the oxide is silica. When these materials are used, the critical thickness of the strained layer, which is the thickness beyond which the layer relaxes and defects can typically appear in the crystalline structure of the layer, can be significantly increased. This consequently permits a thicker strained layer to be produced than can be produced with the strained silicon being associated directly with silicon germanium. The strained silicon layer can be thickened by growing to achieve a thickness of around 60 nm. Preferably, the strained silicon layer is thickened by growing to a thickness of between about 40 nm and 60 nm.
While illustrative embodiments of the invention are disclosed herein, it will be appreciated that numerous modifications and other embodiments may be devised by those skilled in the art. For example, while in the preferred embodiment a strained silicon film 3 in transferred, other types of films of a semiconductor able to be strained and transferred can be transferred according to a process of the invention. Additionally, in the semiconductor layers, other constituents may be added thereto, such as carbon with a carbon concentration in the layer in question of less than or equal to about 50% or more preferably with a concentration of less than or equal to about 5%. Therefore, it will be understood that the appended claims are intended to cover all such modifications and embodiments that come within the spirit and scope of the present invention.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5013681||Sep 29, 1989||May 7, 1991||The United States Of America As Represented By The Secretary Of The Navy||Method of producing a thin silicon-on-insulator layer|
|US5374564||Sep 15, 1992||Dec 20, 1994||Commissariat A L'energie Atomique||Process for the production of thin semiconductor material films|
|US5882987||Aug 26, 1997||Mar 16, 1999||International Business Machines Corporation||Smart-cut process for the production of thin semiconductor material films|
|US5906951||Apr 30, 1997||May 25, 1999||International Business Machines Corporation||Strained Si/SiGe layers on insulator|
|US6059895||May 13, 1999||May 9, 2000||International Business Machines Corporation||Strained Si/SiGe layers on insulator|
|US6100166||Dec 18, 1997||Aug 8, 2000||Canon Kabushiki Kaisha||Process for producing semiconductor article|
|US6171965||Apr 21, 1999||Jan 9, 2001||Silicon Genesis Corporation||Treatment method of cleaved film for the manufacture of substrates|
|US6194245||Dec 7, 1999||Feb 27, 2001||Sony Corporation||Method for making thin film semiconductor|
|US6323108 *||Jul 27, 1999||Nov 27, 2001||The United States Of America As Represented By The Secretary Of The Navy||Fabrication ultra-thin bonded semiconductor layers|
|US6335231||Aug 31, 1999||Jan 1, 2002||Semiconductor Energy Laboratory Co., Ltd.||Method of fabricating a high reliable SOI substrate|
|US6362065 *||Feb 26, 2001||Mar 26, 2002||Texas Instruments Incorporated||Blocking of boron diffusion through the emitter-emitter poly interface in PNP HBTs through use of a SiC layer at the top of the emitter epi layer|
|US6372609||Oct 8, 1999||Apr 16, 2002||Shin-Etsu Handotai Co., Ltd.||Method of Fabricating SOI wafer by hydrogen ION delamination method and SOI wafer fabricated by the method|
|US6382292||Mar 25, 1998||May 7, 2002||Canon Kabushiki Kaisha||Method and apparatus for separating composite member using fluid|
|US6403450||Apr 6, 1999||Jun 11, 2002||Commissariat A L'energie Atomique||Heat treatment method for semiconductor substrates|
|US6410371||Feb 26, 2001||Jun 25, 2002||Advanced Micro Devices, Inc.||Method of fabrication of semiconductor-on-insulator (SOI) wafer having a Si/SiGe/Si active layer|
|US6524935 *||Sep 29, 2000||Feb 25, 2003||International Business Machines Corporation||Preparation of strained Si/SiGe on insulator by hydrogen induced layer transfer technique|
|US6537370||Sep 10, 1999||Mar 25, 2003||FRANCE TéLéCOM||Process for obtaining a layer of single-crystal germanium on a substrate of single-crystal silicon, and products obtained|
|US6562703||Mar 13, 2002||May 13, 2003||Sharp Laboratories Of America, Inc.||Molecular hydrogen implantation method for forming a relaxed silicon germanium layer with high germanium content|
|US6573126||Aug 10, 2001||Jun 3, 2003||Massachusetts Institute Of Technology||Process for producing semiconductor article using graded epitaxial growth|
|US6573159||Dec 17, 1999||Jun 3, 2003||Shin-Etsu Handotai Co., Ltd.||Method for thermally annealing silicon wafer and silicon wafer|
|US6589333||Sep 18, 2000||Jul 8, 2003||Max-Planck-Gesellschaft Zur Foerderung Der Wissenschaften E.V.||Method for the manufacture of a substrate, substrate manufactured in accordance with this method, carrier wafer and diamond jewel|
|US6603156||Mar 31, 2001||Aug 5, 2003||International Business Machines Corporation||Strained silicon on insulator structures|
|US6690043 *||Nov 22, 2000||Feb 10, 2004||Kabushiki Kaisha Toshiba||Semiconductor device and method of manufacturing the same|
|US6737670||Mar 7, 2003||May 18, 2004||Massachusetts Institute Of Technology||Semiconductor substrate structure|
|US6790747||Oct 9, 2002||Sep 14, 2004||Silicon Genesis Corporation||Method and device for controlled cleaving process|
|US6846718||Oct 13, 2000||Jan 25, 2005||Shin-Etsu Handotai Co., Ltd.||Method for producing SOI wafer and SOI wafer|
|US7029993||Aug 17, 2000||Apr 18, 2006||S.O.I.Tec Silicon On Insulator Technologies S.A.||Method for treating substrates for microelectronics and substrates obtained according to said method|
|US20020030227||Jan 18, 2001||Mar 14, 2002||Bulsara Mayank T.||Strained-silicon diffused metal oxide semiconductor field effect transistors|
|US20020061660||Sep 27, 2001||May 23, 2002||Masataka Ito||SOI annealing method and SOI manufacturing method|
|US20020072130||Aug 10, 2001||Jun 13, 2002||Zhi-Yuan Cheng||Process for producing semiconductor article using graded expital growth|
|US20020094658 *||Mar 4, 2002||Jul 18, 2002||Swanson Leland S.||Blocking of boron diffusion through the emitter-emitter poly interface in PNP HBTs through use of a SiC layer at the top of the emitter EPI layer|
|US20020140031||Mar 31, 2001||Oct 3, 2002||Kern Rim||Strained silicon on insulator structures|
|US20020168864||Apr 4, 2002||Nov 14, 2002||Zhiyuan Cheng||Method for semiconductor device fabrication|
|US20030089901||Jul 16, 2001||May 15, 2003||Fitzgerald Eugene A.||Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits|
|US20030227057 *||Oct 4, 2002||Dec 11, 2003||Lochtefeld Anthony J.||Strained-semiconductor-on-insulator device structures|
|US20060189102||Feb 7, 2006||Aug 24, 2006||S.O.I.Tec Silicon On Insulator Technologies S.A.||Process for treating substrates for the microelectronics industry, and substrates obtained by this process|
|EP0849788A2||Dec 17, 1997||Jun 24, 1998||Canon Kabushiki Kaisha||Process for producing semiconductor article by making use of a substrate having a porous semiconductor layer|
|EP1045448A1||Oct 8, 1999||Oct 18, 2000||Shin-Etsu Handotai Co., Ltd||Method of producing soi wafer by hydrogen ion implanting separation method and soi wafer produced by the method|
|EP1050901A2||Apr 26, 2000||Nov 8, 2000||Canon Kabushiki Kaisha||Method of separating composite member and process for producing thin film|
|EP1061565A1||Dec 17, 1999||Dec 20, 2000||Shin-Etsu Handotai Co., Ltd||Method for thermally annealing silicon wafer and silicon wafer|
|EP1158581A1||Oct 13, 2000||Nov 28, 2001||Shin-Etsu Handotai Co., Ltd||Method for manufacturing soi wafer, and soi wafer|
|FR2777115A1||Title not available|
|FR2797713A1||Title not available|
|GB2365214A||Title not available|
|JP2001168342A||Title not available|
|JP2001284558A||Title not available|
|WO2000015885A1||Sep 10, 1999||Mar 23, 2000||France Telecom||Method for obtaining a monocrystalline germanium layer on a monocrystalline silicon substrate, and resulting products|
|WO2001011930A2||Aug 10, 2000||Feb 15, 2001||Silicon Genesis Corporation||A cleaving process to fabricate multilayered substrates using low implantation doses|
|WO2001015215A1||Aug 17, 2000||Mar 1, 2001||S.O.I.Tec Silicon On Insulator Technologies||Method for treating substrates for microelectronics and substrates obtained according to said method|
|WO2001028000A1||Oct 13, 2000||Apr 19, 2001||Shin-Etsu Handotai Co., Ltd.||Method for manufacturing soi wafer, and soi wafer|
|WO2001099169A2||Jun 20, 2001||Dec 27, 2001||Massachusetts Institute Of Technology||Etch stop layer system for sige devices|
|WO2002015244A2||Aug 10, 2001||Feb 21, 2002||Massachusetts Institute Of Technology||Process for producing semiconductor article using graded expitaxial growth|
|WO2002027783A1||Sep 27, 2001||Apr 4, 2002||International Business Machines Corporation||PREPARATION OF A RELAXED SiGe LAYER ON AN INSULATOR|
|WO2002071491A1||Feb 7, 2002||Sep 12, 2002||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits|
|WO2002071493A2||Feb 7, 2002||Sep 12, 2002||Amberwave Systems Corporation||Relaxed silicon germanium platform for high speed cmos electronics and high speed analog|
|WO2002080241A1||Mar 21, 2002||Oct 10, 2002||International Business Machines Corporation||Method of forming strained silicon on insulator (ssoi) and structures formed thereby|
|WO2003017358A1||Jul 17, 2002||Feb 27, 2003||Rosemount Aerospace, Inc.||Method of manufacturing a semiconductor structure comprising sic on an oxide layer|
|WO2004006327A2||Jul 9, 2003||Jan 15, 2004||S.O.I. Tec Silicon On Insulator Technologies||Transfer of a thin layer from a wafer comprising a buffer layer|
|1||Bauer et al., "Relaxed SiGe buffers with thicknesses below 0.1 mum," Thin Solid Films, 369:152-156 (2000).|
|2||Bauer et al., "Relaxed SiGe buffers with thicknesses below 0.1 μm," Thin Solid Films, 369:152-156 (2000).|
|3||Cheng et al., "SiGe-On-Insulator (SGOI): Substrate Preparation and MOSFET Fabrication for Electron Mobility Evaluation," 2001 IEEE International SOI Conference, Oct. 1, 2001, pp. 13-14.|
|4||Delhougne et al., "Development of a new type of SiGe thin strain relaxed buffer based on the incorporation of a carbon-containing layer," Applied Surface Science, 224(1-4):91-94 (2004).|
|5||Egloff et al., "Evaluation of Strain Sources in Bond and Etchback Silicon-on-Insulator," Philips J. Res., 49(1-2):125-138 (1995).|
|6||Fitzgerald et al., "Relaxed GexSi1-x structures for III-V integration with Si and high mobility two-dimensional electron gases in Si," J. Vac. Sci. Technol. B 10(4): 1807-1819 (1992).|
|7||Hobart et al., "On Scaling the Thin Film Si Thickness of SOI Substrates, A Perspective on Wafer Bonding for Thin Film Devices," Naval Research Laboratory, Electronics Science and Technology Division, Washington, DC 20375, 10 pages (undated).|
|8||Hollander et al., "Strain relaxation of pseudomorphic Si1-xGex/Si(100) heterostructures after hydrogen or helium ion implantation for virtual substrate fabrication," Nuclear Instruments and Methods in Physics Research B, 175-177:357-367 (2001).|
|9||Huang et al., "SiGe-on-insulator prepared by wafer bonding and layer transfer for high-performance field-effect transistors," Applied Physics Letters, 78(9):1267-1269 (2001).|
|10||Langdo et al., "SiGe-free strained Si on insulator by wafer bonding and layer transfer," Applied Physics Letters, 82(24):4256-4258 (2003).|
|11||Lyutovich et al., "Thin SiGe buffers with high Ge content for n-MOSFETs," Materials Science and Engineering, B89:341-345 (2002).|
|12||Mizuno et al., "High Performance Strained-Si p-MOSFETs on SiGe-on-Insulator Substrates Fabricated by SIMOX Technology," IDEM Technical Digest, pp. 934-936 (1999).|
|13||Tan et al., "Temperature and Stress Distribution in the SOI Structure During Fabrication," IEEE Transactions on Semiconductor Manufacturing, 16(2):314-318 (2003).|
|14||Taraschi et al., "Relaxed SiGe-on-insulator fabricated via wafer bonding and etch back," J. Vac. Sci. Technol. B, 20(2):725-727 (2002).|
|15||Tong et al., "Semiconductor on Wafer Bonding: Science and Technology," John Wiley & Sons, Inc., pp. 1-15 and 81-99 (1999).|
|U.S. Classification||257/77, 257/E29.104, 438/458, 257/E29.068|
|International Classification||H01L21/301, H01L29/12, H01L21/762, H01L29/10|
|Cooperative Classification||H01L21/76254, H01L29/1054, H01L21/76259, Y10S438/938|
|European Classification||H01L29/10D2B4, H01L21/762D8F, H01L21/762D8B|
|Mar 20, 2012||CC||Certificate of correction|
|Apr 28, 2015||FPAY||Fee payment|
Year of fee payment: 4