|Publication number||US8078794 B2|
|Application number||US 11/926,743|
|Publication date||Dec 13, 2011|
|Priority date||Jan 6, 2000|
|Also published as||US20080215800|
|Publication number||11926743, 926743, US 8078794 B2, US 8078794B2, US-B2-8078794, US8078794 B2, US8078794B2|
|Inventors||Charles C. Lee, David Q. Chow, Abraham Chih-Kang Ma, I-Kang Yu, Ming-Shiang Shen|
|Original Assignee||Super Talent Electronics, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (49), Referenced by (27), Classifications (23), Legal Events (5)|
|External Links: USPTO, USPTO Assignment, Espacenet|
The present invention relates to secondary storage devices such as solid state drive (SSD), and more particularly to a hybrid SSD devices using a combination of single-level cell (SLC) and multi-level cell (MLC) flash memory array.
Portable electronic storage device such as USB flash drive has become popular in the past few years replacing other forms of storage media such as floppy disk, removable storage, CD-ROM and DVD commonly used in a computing device. Latest trend is to use flash memory as non-volatile memory (e.g., NAND flash) to build a secondary storage device such as solid state drive (SSD). SSDs do not require batteries and do not have any moving parts hence eliminating seek time, latency and other electro-mechanical delays inherent in conventional disk drives.
There are two types of flash memories today, single-level cell (SLC) flash memory and multi-bit cell (MBC) or multi-level cell (MLC) flash memory. SLC flash memory stores one-bit of data per cell, while MBC or MLC flash memory stores more than one bits (e.g., 2, 4 or other higher power of 2 bits) of data per cell. MLC flash memory has cheaper manufacturing costs than SLC does for same amount of storage or on a per MB (Mega Byte) basis.
Currently, SSDs are built using the higher cost SLC flash memory instead of MLC mainly due to one reason—relative higher data endurance (i.e., number of write/erase cycles). The problem associated with this approach is that the cost is too high for many practical applications or usages. One solution is to use MLC flash memory in a SSD. However, the data endurance rate of MLC based SSD could drop as much as a factor of ten (10) comparing to the SLC based SSD. This is not valid solution. Therefore it would be desirable to have an improved SSD device that overcomes the problems described herein.
This section is for the purpose of summarizing some aspects of the present invention and to briefly introduce some preferred embodiments. Simplifications or omissions in this section as well as in the abstract and the title herein may be made to avoid obscuring the purpose of the section. Such simplifications or omissions are not intended to limit the scope of the present invention.
Hybrid solid state drives (SSD) using a combination of single-level cell (SLC) and multi-level cell (MLC) flash memory arrays are disclosed. According to one aspect of the present invention, a hybrid SSD is built using a combination SLC and MLC flash memory arrays. The SSD also includes a micro-controller to control and coordinate data transfer from a host computing device to either the SLC flash memory array or the MLC flash memory array. A memory selection indicator is determined by triaging data file based on one or more criteria, which include, but is not limited to, storing system files and user directories in the SLC flash memory array and storing user files in the MLC flash memory array; or storing more frequent access files in the SLC flash memory array, while less frequent accessed files in the MLC flash memory array.
According to an exemplary embodiment of the present invention, a hybrid solid state drive includes at least the following: an interface configured for receiving data transfer commands from a host computing device, each of the received data transfer commands includes either a data read or a data write request; a single-level cell (SLC) flash memory array; a multi-level cell (MLC) flash memory array; a micro-controller configured for controlling the interface, the SLC flash memory array and MLC flash memory array, the micro-processor extracts particular characteristics of a data file associated with said each of the received data transfer commands, and then, based on the particular characteristics for the data write request, a memory selection indicator is determined by triaging the data file to be stored in either the SLC flash memory array or the MLC flash memory array based on one or more criteria; and an address mapping memory, coupling to the micro-controller, configured to correlate logical block address (LBA) of the data file to a physical block address (PBA) associated with one of the SLC flash memory array and the MLC flash memory array according to the memory selection indicator.
The hybrid solid state drive further includes a read cache configured to be a first buffer holding data blocks to be transferred to the host computing device, a write cache configured to be a second buffer holding data blocks to be written to either the SLC or MLC flash memory array, one or more register files configured to hold the particular characteristics for the micro-controller, and a memory switch configured to switch between the SLC flash memory array and the MLC flash memory array based on the memory selection indicator.
According to another exemplary embodiment of the present invention, a method of writing data in a hybrid solid state drive (SSD) includes at least the following steps: receiving data transfer commands; determining whether each of the received data transfer commands is a data read or a data write request; when the data write request is determined, extracting particular characteristics of a data file associated with said each of the received data transfer commands; constructing a memory selection indicator by triaging the data file to be stored in either a SLC flash memory array or a MLC flash memory array using the particular characteristics based on one or more criteria; correlating logical block address (LBA) of the data file to a physical block address (PBA) associated with one of the SLC flash memory array and the MLC flash memory array according to the memory selection indicator; and writing data blocks to the physical block address accordingly.
The method further includes pre-storing the data blocks associated with LBA to a write cache when the data write request is determined and storing the particular characteristics of the data file into one or more register files of the micro-controller.
One of the objects, features, and advantages in the present invention is to use a smart data file triage method to ensure the lower manufacturing cost can be achieved by using a combination of SLC and MLC flash memory to build a SSD that has an acceptable level of data endurance. Other objects, features, and advantages of the present invention will become apparent upon examining the following detailed description of an embodiment thereof, taken in conjunction with the attached drawings.
These and other features, aspects, and advantages of the present invention will be better understood with regard to the following description, appended claims, and accompanying drawings as follows:
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will become obvious to those skilled in the art that the present invention may be practiced without these specific details. The descriptions and representations herein are the common means used by those experienced or skilled in the art to most effectively convey the substance of their work to others skilled in the art. In other instances, well-known methods, procedures, components, and circuitry have not been described in detail to avoid unnecessarily obscuring aspects of the present invention.
Reference herein to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment can be included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments mutually exclusive of other embodiments. Used herein, the terms “upper”, “lower”, “top”, “bottom”, “middle”, “upwards”, and “downwards” are intended to provide relative positions for the purposes of description, and are not intended to designate an absolute frame of reference. Further, the order of blocks in process flowcharts or diagrams representing one or more embodiments of the invention do not inherently indicate any particular order nor imply any limitations in the invention.
Embodiments of the present invention are discussed herein with reference to
Referring now to the drawings,
The SSD interface 202 is configured for transferring data between the hybrid SSD 200 and a data host (e.g., the computing device 100 of
The data read cache 203 and the data write cache 204 comprise volatile memory modules configured as data transfer buffer between the host and the hybrid SSD 200. The data read cache 203 is configured to keep recently requested data blocks or clusters. The data write cache 204 is configured to hold data in write requests to be stored. The register files 206 are configured to hold particular metadata of a data file relevant for various function units (e.g., LBA range decoder 214) to perform tasks. For example, particular data (e.g., starting cluster number and total number of clusters to be read or written) of the metadata may be loaded into the register files 206 by the micro-controller 210.
The logical-to-physical address mapping memory 220 (generally made of static RAM (SRAM)) is configured to map logical block address (LBA) to a physical block address, which includes a memory selection indicator for the memory switch 222 to direct data transfer to either the SLC flash memory array 226 or the MLC memory array 228. The hybrid SSD 200 may be configured to have various capacities (e.g., 32 GB, 64 GB, etc.) with different ratios between the SLC flash memory array 226 and the MLC flash memory array 228. The ratios may have a range between 10% and 90%. In other words, the amount of the SLC flash memory array versus the amount of the MLC flash memory array in the hybrid SSD 200 may be from 10% to 90% depending upon applications or usages. The present invention sets no limit as to what ratio to be used in the hybrid SSD. One ratio may work better in one particular embodiment while different ratios may perform better in others. For example, a hybrid SSD configured as a secondary storage for archival purpose, a very low ratio may be more suitable because the archival data is only written once. Therefore, MLC flash memory could provide enough data endurance and reliability.
It is noted that the SLC flash memory array 226 may include at least one flash memory chip. Likewise, the MLC flash memory array 228 may include at least one MLC flash memory chip.
Referring now to
According to one aspect of the present invention, the mapping schemes between LBAs and PBAs are dependent upon definitions of cluster and sector with characteristics of the flash memory (i.e., blocks and pages). Since flash memory need to carry additional information for error correction code (ECC), the mapping schemes must include those factors.
According to another aspect of the present invention, the mapping scheme between LBAs 304 and PBAs of either the SLC flash memory array 326 or the MLC flash memory array 328 is configured to allow more efficient usages of the SLC and MLC flash memory array. The mapping scheme together with other techniques such as wear leveling can prolong data endurance of the hybrid SSD while maintaining a reasonable manufacturing cost, hence overcoming shortcomings of the prior art approach.
Process 400 starts with the micro-controller 210 in an “idle” state until a data write request is received at step 402. For example, the SSD interface 202 receives a data transfer command that is then extracted by the command extractor 212 to determine whether the command is a data write request. In the data write request, a logical block address (LBA) of a data file is provided. Next, at step 404, the micro-controller 210 stores particular metadata of the data file into the register files 206. For example, LBA range decoder 214 may need to store starting cluster address/number and total number of cluster of the data file.
Next, the process 400 moves to a decision 406, in which it is determined which one of the flash memory array (i.e., SLC or MLC) to store the data associated with the received LBA. There are a number of alternatives may be used in the present invention. Some of the alternative embodiments are shown in
If the result of decision 406 is “SLC”, then the micro-controller 210 maps the received LBA in the address mapping memory 220 to a corresponding physical block address of the SLC flash memory array 226 at step 408. The micro-controller 210 finally writes the data into the SLC flash memory array 226 at the physical block address at step 410 before the process 400 moves back to the “idle” state. Otherwise, if the result of decision 406 is “MLC”, then the micro-controller 210 maps the received LBA in the address mapping memory 220 to a corresponding physical block address of the MLC flash memory array 228 at step 412. The micro-controller 210 writes the data to the physical block address of the MLC flash memory array 228 at step 414 before the process 400 goes back to the “idle” state.
A second alternative process 530 is shown in
If “no” at the decision 536, that means the data file has not been accessed over the threshold. The process 530 moves to step 537 marking the data file to be stored in the MLC flash memory array. Otherwise, the data file has exceeded the threshold, therefore the process 530 moves back to step 534 marking the data file to be stored in the SLC flash memory array.
The fourth process 550 includes a decision 556 to determine whether the data file is located in a directory designated for archival directory. If “yes”, the process 550 moves to step 557 marking the data file for storing in the MLC flash memory array. Otherwise the data file is marked to be stored in the SLC flash memory array at step 554. Although the third 540 and fourth 550 processes are shown as separate alternatives, it will be appreciated by those ordinary skilled in the art that the decisions 546 and 556 may be implemented in one process such that the data files in an archival directory and in an ongoing project directory are stored in the MLC and in SLC flash memory array, respectively.
Finally in the fifth alternative process 560, decision 566 determines or triages the data file based on file name. For example, a data file with a file name prefixed by “SLC” or equivalent is checked at decision 566. If “yes”, the data file is marked to be stored in the SLC flash memory array at step 564. Otherwise marks the data file with “MLC” at step 567.
The alternative processes shown in
The operating system 600 comprises a file system 642, a networking manager 644, a process manager 646, a memory manger 648 and one or more device drivers 650. The device driver 650 is a special computer software module to allow interaction with hardware devices such as printer, display monitor, keyboard, mouse, etc. The memory manager 648 coordinates various types of memory (e.g., register, cache. RAM, etc.) by tracking memory availability, allocating and de-allocating memory. The process manager 646 manages applications or services executed on the processor. The network manager 644 allows the computing device to communicate with other computing devices coupling to a data network. The file system 642 defines data structure of files and file folders (i.e., directories) in such way, the operating system 600 can store and retrieve the data in a secondary storage. Specific characteristics in the data structure of the file system 642 may be used for implementing the data file triage process in accordance with one embodiment of the present invention.
According to one embodiment of the present invention, the data file triage process shown in
The number of bytes per sector 731 is generally 512. The number of sectors per cluster 732 is a power of 2 between 1 and 128. One restriction is to limit the number of bytes per cluster under 32 KB. Any larger cluster size may result into a huge waste of secondary storage, because any data file containing data less than the size of the cluster still occupies the entire cluster. Each of the clusters in a data partition is referenced by a 16-bit cluster address in FAT16 (other size in other file system). Therefore, the total number of sectors required for each copy of FAT 736 can be calculated as follows:
Total sectors=(total clusters)×(size of address)/(bytes per sector)
Data files are stored in a cluster by cluster basis. When the size of a data file is smaller than that of a cluster, the data file occupies one cluster. When the size of a data file is larger than that of a cluster, the data file occupies more than one cluster and is represented by a chain of clusters. Representation of the chain of clusters is a single link list, which is stored in a file allocation table (FAT). And every data file is represented by a unique non-overlapping link list in the FAT.
An exemplary partial FAT 740 is shown in
In the example shown in
In the FAT16 file system, the contents of a data file are stored starting at the first cluster indicated in LBA. When the contents fill up the first cluster, the remaining contents are stored in the next cluster in the link list until the contents have been stored in entirety. If the data file is a directory, a “dot” record and a “dotdot” record are stored in the first cluster, instead of file contents. Since a “dot” or “dotdot” record includes a special first byte “2E”, one method for distinguishing a directory from a regular data file is to check the first byte of the file contents.
Based on idiosyncrasy of the file system of an operating system such as examples shown in
Although the present invention has been described with reference to specific embodiments thereof, these embodiments are merely illustrative, and not restrictive of, the present invention. Various modifications or changes to the specifically disclosed exemplary embodiments will be suggested to persons skilled in the art. For example, whereas various exemplary data triage methods have been shown and described many other methods that can accomplish same purpose may also be used; whereas data structures of FAT16 are described and shown, file systems such as FAT 12, FAT32, NTFS, and others may be used to accomplish the same. In summary, the scope of the invention should not be restricted to the specific exemplary embodiments disclosed herein, and all modifications that are readily suggested to those of ordinary skill in the art should be included within the spirit and purview of this application and scope of the appended claims.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US5623552||Aug 15, 1995||Apr 22, 1997||Cardguard International, Inc.||Self-authenticating identification card with fingerprint identification|
|US5907856||Mar 31, 1997||May 25, 1999||Lexar Media, Inc.||Moving sectors within a block of information in a flash memory mass storage architecture|
|US5959541||Sep 23, 1997||Sep 28, 1999||Accu-Time Systems, Inc.||Biometric time and attendance system with epidermal topographical updating capability|
|US6000006||Aug 25, 1997||Dec 7, 1999||Bit Microsystems, Inc.||Unified re-map and cache-index table with dual write-counters for wear-leveling of non-volatile flash RAM mass storage|
|US6012636||Apr 22, 1997||Jan 11, 2000||Smith; Frank E.||Multiple card data system having first and second memory elements including magnetic strip and fingerprints scanning means|
|US6069920||Sep 30, 1998||May 30, 2000||Siemens Aktiengesellschaft||Method and arrangement for transmitting voice in a radio system|
|US6081858||Nov 26, 1997||Jun 27, 2000||Cirrus Logic, Inc.||Apparatus and method for shaping random waveforms|
|US6125192||Apr 21, 1997||Sep 26, 2000||Digital Persona, Inc.||Fingerprint recognition system|
|US6193152||May 9, 1997||Feb 27, 2001||Receiptcity.Com, Inc.||Modular signature and data-capture system and point of transaction payment and reward system|
|US6202138||Jan 20, 2000||Mar 13, 2001||Lexar Media, Inc||Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices|
|US6230233||Sep 13, 1991||May 8, 2001||Sandisk Corporation||Wear leveling techniques for flash EEPROM systems|
|US6275894||Sep 23, 1998||Aug 14, 2001||Advanced Micro Devices, Inc.||Bank selector circuit for a simultaneous operation flash memory device with a flexible bank partition architecture|
|US6321478||Dec 4, 1998||Nov 27, 2001||Smith & Wesson Corp.||Firearm having an intelligent controller|
|US6324620 *||Jul 23, 1998||Nov 27, 2001||International Business Machines Corporation||Dynamic DASD data management and partitioning based on access frequency utilization and capacity|
|US6418009 *||Sep 28, 2000||Jul 9, 2002||Nortel Networks Limited||Broadband multi-layer capacitor|
|US6547130||Aug 4, 1999||Apr 15, 2003||Ming-Shiang Shen||Integrated circuit card with fingerprint verification capability|
|US6636929||Apr 6, 2000||Oct 21, 2003||Hewlett-Packard Development Company, L.P.||USB virtual devices|
|US6718407||Sep 30, 1999||Apr 6, 2004||Intel Corporation||Multiplexer selecting one of input/output data from a low pin count interface and a program information to update a firmware device from a communication interface|
|US6880024||Jun 12, 2003||Apr 12, 2005||Phison Electronics Corp.||Control system for memory storage device having two different interfaces|
|US7103765||Oct 19, 2001||Sep 5, 2006||Ben Wei Chen||Method and system for providing a modulized server on board|
|US7228299 *||May 2, 2003||Jun 5, 2007||Veritas Operating Corporation||System and method for performing file lookups based on tags|
|US7257714||Jan 6, 2000||Aug 14, 2007||Super Talent Electronics, Inc.||Electronic data storage medium with fingerprint verification capability|
|US20010043174||Apr 7, 1997||Nov 22, 2001||Jeffrey Jacobsen||Display system for wireless pager|
|US20020166023||Apr 11, 2002||Nov 7, 2002||Dell Products, L.P.||High speed bus interface for non-volatile integrated circuit memory supporting continuous transfer|
|US20030046510||Mar 30, 2001||Mar 6, 2003||North Gregory Allen||System-on-a-chip with soft cache and systems and methods using the same|
|US20030163656||Feb 26, 2002||Aug 28, 2003||Ganton Robert Bruce||Memory configuration for a wireless communications device|
|US20040148482||Jan 13, 2004||Jul 29, 2004||Grundy Kevin P.||Memory chain|
|US20040255054||Jun 10, 2003||Dec 16, 2004||Khein-Seng Pua||High-speed data transmission device|
|US20050102444||Nov 7, 2003||May 12, 2005||Cruz Arnaldo R.||Memory controller useable in a data processing system|
|US20050120146||Dec 2, 2003||Jun 2, 2005||Super Talent Electronics Inc.||Single-Chip USB Controller Reading Power-On Boot Code from Integrated Flash Memory for User Storage|
|US20050160213||Jan 21, 2004||Jul 21, 2005||Chen Ben W.||Method and system for providing a modular server on USB flash storage|
|US20050193161||Feb 26, 2004||Sep 1, 2005||Lee Charles C.||System and method for controlling flash memory|
|US20050246243||Feb 25, 2005||Nov 3, 2005||Adams Neil P||System and method for handling peripheral connections to mobile devices|
|US20050251617 *||May 7, 2004||Nov 10, 2005||Sinclair Alan W||Hybrid non-volatile memory system|
|US20050268082||Jun 6, 2005||Dec 1, 2005||Poisner David I||Method and apparatus to boot system from the USB port|
|US20060065743||Sep 30, 2004||Mar 30, 2006||Stmicroelectronics, Inc.||USB device with secondary USB on-the-go function|
|US20060075174||Feb 3, 2005||Apr 6, 2006||Mr. Cory Vuong Vuong||Method and aparatus for plug-and-play webserver|
|US20060106962||Nov 17, 2004||May 18, 2006||Woodbridge Nancy G||USB On-The-Go implementation|
|US20060161725||Jan 20, 2005||Jul 20, 2006||Lee Charles C||Multiple function flash memory system|
|US20060206702||Mar 9, 2005||Sep 14, 2006||Wyse Technology Inc.||Operating system boot from external media|
|US20060242395||Mar 9, 2005||Oct 26, 2006||Wyse Technology Inc.||Operating system boot from network location|
|US20060271731 *||Aug 7, 2006||Nov 30, 2006||Michael Kilian||Methods and apparatus for parsing a content address to facilitate selection of a physical storage location in a data storage system|
|US20070113267||Nov 14, 2005||May 17, 2007||Route1 Inc.||Portable device for accessing host computer via remote computer|
|US20080104309 *||Feb 6, 2007||May 1, 2008||Cheon Won-Moon||Flash memory device with multi-level cells and method of writing data therein|
|US20080112238 *||Dec 20, 2006||May 15, 2008||Seon-Taek Kim||Hybrid flash memory device and method for assigning reserved blocks thereof|
|US20080126680 *||Dec 18, 2006||May 29, 2008||Yang-Sup Lee||Non-volatile memory system storing data in single-level cell or multi-level cell according to data characteristics|
|US20090100244 *||Jul 1, 2008||Apr 16, 2009||Li-Pin Chang||Adaptive hybrid density memory storage device and control method thereof|
|US20090248965 *||Mar 10, 2009||Oct 1, 2009||Asmedia Technology Inc.||Hybrid flash memory device and method of controlling the same|
|US20100082883 *||Feb 26, 2009||Apr 1, 2010||Ming-Dar Chen||Hybrid density memory system and control method thereof|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US8402217 *||Mar 19, 2013||Marvell International Ltd.||Implementing RAID in solid state memory|
|US8626985 *||Dec 1, 2009||Jan 7, 2014||Toshiba Samsung Storage Technology Korea Corporation||Hybrid optical disk drive, method of operating the same, and electronic system adopting the hybrid optical disk drive|
|US8725944||Mar 15, 2013||May 13, 2014||Marvell World Trade Ltd.||Implementing raid in solid state memory|
|US8762622 *||Jun 25, 2009||Jun 24, 2014||Stec, Inc.||Enhanced MLC solid state device|
|US8782331 *||Aug 9, 2012||Jul 15, 2014||Kabushiki Kaisha Toshiba||Semiconductor storage device with volatile and nonvolatile memories to allocate blocks to a memory and release allocated blocks|
|US8804452||Jul 31, 2012||Aug 12, 2014||Micron Technology, Inc.||Data interleaving module|
|US8819334||Jun 17, 2013||Aug 26, 2014||Compellent Technologies||Solid state drive data storage system and method|
|US8825941 *||Jun 25, 2009||Sep 2, 2014||Stec, Inc.||SLC-MLC combination flash storage device|
|US8923045 *||May 31, 2012||Dec 30, 2014||Seagate Technology Llc||Multi-level cell (MLC) update with protected mode capability|
|US8977813||Apr 23, 2014||Mar 10, 2015||Marvell World Trade Ltd.||Implementing RAID in solid state memory|
|US8988800||Aug 22, 2014||Mar 24, 2015||Marvell International Ltd.||Error correction for storage devices|
|US8990521 *||Sep 11, 2012||Mar 24, 2015||Kabushiki Kaisha Toshiba||Information processing device and computer program product|
|US9134924||May 20, 2014||Sep 15, 2015||Kabushiki Kaisha Toshiba||Semiconductor storage device with volatile and nonvolatile memories to allocate blocks to a memory and release allocated blocks|
|US9146851 *||Mar 26, 2012||Sep 29, 2015||Compellent Technologies||Single-level cell and multi-level cell hybrid solid state drive|
|US9183134||Apr 22, 2010||Nov 10, 2015||Seagate Technology Llc||Data segregation in a storage device|
|US9189440||Jul 14, 2014||Nov 17, 2015||Micron Technology, Inc.||Data interleaving module|
|US9201731||Mar 9, 2015||Dec 1, 2015||Marvell World Trade Ltd.||Error correction for storage devices|
|US20090089491 *||Sep 29, 2008||Apr 2, 2009||Kabushiki Kaisha Toshiba||Semiconductor memory device and data management method using semiconductor memory device|
|US20090327590 *||Jun 25, 2009||Dec 31, 2009||Stec, Inc.||Enhanced mlc solid state device|
|US20090327591 *||Dec 31, 2009||Stec, Inc.||Slc-mlc combination flash storage device|
|US20100142350 *||Dec 1, 2009||Jun 10, 2010||Byung-Hoon Chung||Hybrid optical disk drive, method of operating the same, and electronic system adopting the hybrid optical disk drive|
|US20110066793 *||Sep 14, 2010||Mar 17, 2011||Gregory Burd||Implementing RAID In Solid State Memory|
|US20120311245 *||Aug 9, 2012||Dec 6, 2012||Hirokuni Yano||Semiconductor storage device with volatile and nonvolatile memories|
|US20130138900 *||Sep 11, 2012||May 30, 2013||Kabushiki Kaisha Toshiba||Information processing device and computer program product|
|US20130254458 *||Mar 26, 2012||Sep 26, 2013||Michael H. Pittelko||Single-level cell and multi-level cell hybrid solid state drive|
|US20130322169 *||May 31, 2012||Dec 5, 2013||Seagate Technology Llc||Multi-level cell (mlc) update with protected mode capability|
|WO2015035343A1 *||Sep 8, 2014||Mar 12, 2015||Lyve Minds, Inc.||Electronic device data distribution|
|U.S. Classification||711/103, 711/E12.083|
|Cooperative Classification||G06F3/0688, G06F12/0246, G06F12/1416, G06F2212/7202, G06F12/0866, G06F3/0643, G06F2212/2022, G06F21/78, G07C9/00087, G06F21/32, G11C2211/5641, G06F3/0613|
|European Classification||G06F12/14C, G06F12/08B12, G07C9/00B6D4, G06F3/06A4F4, G06F21/78, G06F3/06A6L4N, G06F21/32, G06F3/06A2P4|
|Dec 5, 2007||AS||Assignment|
Owner name: SUPER TALENT ELECTRONICS, INC., CALIFORNIA
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, CHARLES C;CHOW, DAVID Q;MA, ABRAHAM CHIH-KANG;AND OTHERS;SIGNING DATES FROM 20071029 TO 20071030;REEL/FRAME:020198/0042
|Mar 27, 2014||AS||Assignment|
Owner name: SUPER TALENT TECHNOLOGY, CORP., CALIFORNIA
Free format text: CHANGE OF NAME;ASSIGNOR:SUPER TALENT ELECTRONIC, INC.;REEL/FRAME:032540/0565
Effective date: 20050124
|Jul 24, 2015||REMI||Maintenance fee reminder mailed|
|Dec 13, 2015||LAPS||Lapse for failure to pay maintenance fees|
|Feb 2, 2016||FP||Expired due to failure to pay maintenance fee|
Effective date: 20151213