Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS8097495 B2
Publication typeGrant
Application numberUS 12/060,418
Publication dateJan 17, 2012
Filing dateApr 1, 2008
Priority dateJun 30, 2005
Also published asCN100547777C, CN101213662A, EP1911091A2, US7375415, US20070001272, US20080182365, WO2007011511A2, WO2007011511A3
Publication number060418, 12060418, US 8097495 B2, US 8097495B2, US-B2-8097495, US8097495 B2, US8097495B2
InventorsMing Hsun Lee, Chih-Chin Liao, Cheemen Yu, Hem Takiar
Original AssigneeSandisk Technologies Inc.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Die package with asymmetric leadframe connection
US 8097495 B2
Abstract
A leadframe for a semiconductor package is disclosed including electrical leads which extend from one side of the leadframe to an opposite side of the leadframe, where electrical connection may be made with the semiconductor die at the second side of the leadframe. The semiconductor die may be supported on the leads extending across the leadframe. The package may further include a spacer layer affixed to the electrical leads to fortify the semiconductor package and to prevent exposure of the electrical leads during the molding of the package.
Images(7)
Previous page
Next page
Claims(15)
1. A method of providing a standard pinout configuration for a semiconductor package having first and second sides for a semiconductor die having die bond pads along a single edge of the semiconductor die adjacent to the second side of the package, comprising the step of:
extending electrical lead pins of a leadframe from a first side of the package across the semiconductor die to make connection with the die bond pads adjacent the second side of the package;
encapsulating the semiconductor die and a portion of the electrical lead pins in molding compound; and
fortifying the leadframe during the encapsulation step for the semiconductor package by providing a spacer layer, separate and independent of the molding compound, and mounted on a side of the leadframe opposite the semiconductor die, the spacer layer extending across a substantial portion of each electrical lead pin of the extended electrical lead pins.
2. A method of providing a standard pinout configuration for a semiconductor package as recited in claim 1, further comprising the step of supporting the semiconductor die on the electrical leads.
3. The method of claim 1, further comprising the step of providing a second set of electrical lead pins extending from the first side of the package and terminating adjacent the first side of the package.
4. The method of claim 3 further comprising the step of supporting the semiconductor die on the second set of electrical lead pins.
5. The method of claim 1, further comprising the step of mounting the semiconductor die to the electrical lead pins, the lead pins have opposed ends extending from beneath opposite edges of the semiconductor die.
6. The method of claim 1, further comprising wire bonding ends of the electrical lead pins adjacent the first side of the package to bond pads on the semiconductor die located adjacent the first side of the package.
7. The method of claim 6, further comprising the steps of:
providing a second set of electrical lead pins extending from the first side of the package and terminating adjacent the first side of the package, and
wire bonding ends of the second set of electrical lead pins adjacent the first side of the package to bond pads on the semiconductor die located adjacent the first side of the package.
8. A method of providing a standard pinout configuration for a semiconductor package having first and second sides for a semiconductor die having die bond pads along a single edge of the semiconductor die adjacent to the second side of the package, comprising the step of:
extending electrical leads of a leadframe from a first side of the package across the semiconductor die to make connection with the die bond pads adjacent the second side of the package;
encapsulating the package in a molding compound; and
preventing the electrical leads beneath the semiconductor die from being exposed outside of the molding compound by providing a spacer layer, separate and independent of the molding compound, and mounted on a side of the leadframe opposite the semiconductor die.
9. The method of claim 8, further comprising the step of supporting the semiconductor die on the electrical leads.
10. The method of claim 8, further comprising the step of supporting the semiconductor die on the electrical leads.
11. The method of claim 8, further comprising the step of providing a second set of electrical leads extending from the first side of the package and terminating adjacent the first side of the package.
12. The method of claim 11 further comprising the step of supporting the semiconductor die on the second set of electrical leads.
13. The method of claim 8, further comprising the step of mounting the semiconductor die to the electrical leads, the lead electrical leads have opposed ends extending from beneath opposite edges of the semiconductor die.
14. The method of claim 8, further comprising wire bonding ends of the electrical leads adjacent the first side of the package to bond pads on the semiconductor die located adjacent the first side of the package.
15. The method of claim 14, further comprising the steps of:
providing a second set of electrical leads extending from the first side of the package and terminating adjacent the first side of the package, and
wire bonding ends of the second set of electrical leads adjacent the first side of the package to bond pads on the semiconductor die located adjacent the first side of the package.
Description
CLAIM OF PRIORITY

This application is a divisional of U.S. patent application Ser. No. 11/170,897 filed Jun. 30, 2005, entitled “DIE PACKAGE WITH ASYMMETRIC LEADFRAME CONNECTION”, which application is incorporated herein by reference in its entirety.

BACKGROUND OF THE INVENTION

1. Field of the Invention

Embodiments of the present invention relate to a method of a semiconductor package, and a semiconductor package formed thereby.

2. Description of the Related Art

As the size of electronic devices continue to decrease, the associated semiconductor packages that operate them are being designed with smaller form factors, lower power requirements and higher functionality. Currently, sub-micron features in semiconductor fabrication are placing higher demands on package technology including higher lead counts, reduced lead pitch, minimum footprint area and significant overall volume reduction.

One branch of semiconductor packaging involves the use of a leadframe, which is a thin layer of metal on which one or more semiconductor die are mounted. The leadframe includes electrical leads for communicating electrical signals from the one or more semiconductors to a printed circuit board or other external electrical devices. Common leadframe-based packages include plastic small outlined packages (PSOP), thin small outlined packages (TSOP), and shrink small outline packages (SSOP). Components in a conventional leadframe package are shown in FIGS. 1 and 2. The illustrated components may be used for example in a TSOP package, which come standard in 32-lead, 40-lead, 48-lead and 56-lead packages (fewer leads are shown in the figures for clarity).

FIG. 1 shows a leadframe 20 before attachment of a semiconductor die 22. A typical leadframe 20 may include a number of leads 24 having first ends 24 a for attaching to semiconductor die 22, and a second end (not shown) for affixing to a printed circuit board or other electrical component. Leadframe 20 may further include a die attach pad 26 for structurally supporting semiconductor die 22 on leadframe 20. While die attach pad 26 may provide a path to ground, it conventionally does not carry signals to or from the semiconductor die 22. In certain leadframe configurations, it is known to omit die attach pad 26 and instead attach the semiconductor die directly to the leadframe leads in a so-called chip on lead (COL) configuration.

Semiconductor leads 24 may be mounted to die attach pad 26 as shown in FIG. 2 using a die attach compound. Semiconductor die 22 is conventionally formed with a plurality of die bond pads 28 on first and second opposed edges on the top side of the semiconductor die. Once the semiconductor die is mounted to the leadframe, a wire bond process is performed whereby bond pads 28 are electrically coupled to respective electrical leads 24 using a delicate wire 30. The assignment of a bond pad 28 to a particular electrical lead 24 is defined by industry standard specification. FIG. 2 shows less than all of the bond pads 28 being wired to leads 24 for clarity, but each bond pad may be wired to its respective electrical in conventional designs. It is also known to have less than all of the bond pads wired to an electrical as shown in FIG. 2.

FIG. 3 shows a cross-sectional side view of leadframe 20 and semiconductor die 22 after the wire bond process. Once wire bonding is completed, a molding process performed to encase the components in a molding compound 34 and form the finished package. It is known to recess or “down-set” the semiconductor die within the leadframe, as shown in FIG. 3, in order to balance the semiconductor die against the forces of the molding compound as it flows around the die and leadframe. It is important that the semiconductor die be balanced during molding process as an imbalance can cause excessive movement of the semiconductor die under the force of the molding compound as it flows. Such movement can break or short one or more of the wire bonds 28, resulting in damage or complete failure of the semiconductor package. As there may be fifty or more wire bonds in a package, this can become a significant problem if the semiconductor die is not properly balanced during the molding process.

It is also know during the molding process in a down-set packaging configuration that a higher concentration of molding compound flows over the top of the semiconductor die in the molding process. This results in a downward force on top of the semiconductor die. Without the die attach pad 26 or other proper structural support, the die and leadframe may get forced downward until one or more of the electrical leads attaching to the die are exposed to the external environment at the bottom of the package. This again may result in damage or failure of the package.

As shown in FIGS. 2 and 3 it is typical to have bond pads 28 on first and second opposite sides of the semiconductor die for electrical coupling with their respective leads. According to industry specification and ease of design, bond pads along the first edge of the semiconductor die connect to respective pins adjacent to first edge, and bond pads along the second edge of the semiconductor die connect to respective pins adjacent the second edge. In an effort to reduce semiconductor die form factor, it is now know to provide bond pads on a semiconductor die along only one edge of the die as shown in FIG. 4. If electrical connection is to be made to industry standard to maintain the proper pinout connections, a system is required for electrically connecting the bond pads along the single edge of the semiconductor die with the electrical leads on both the first and second sides of a leadframe.

SUMMARY OF THE INVENTION

The present invention, roughly describe relates to a method of fabricating a leadframe for a semiconductor package, and a leadframe formed thereby. The leadframe according to embodiments of the invention may be used to electrically couple die bond pads along a single edge of a semiconductor die with first and second opposed sides of the leadframe. A first side of the leadframe adjacent the bond pad edge of the die includes a plurality of electrical leads which terminate a short distance from the first side for connection to the adjacent bond pads. A second side of the leadframe opposite the first side includes a plurality of elongated electrical leads. These electrical leads extend from the second side across an interior of the leadframe and terminate proximate to the ends of the electrical leads extending from the first side of the leadframe.

One or more semiconductor die may be supported on the leadframe by being mounted to the elongated electrical leads. Thus, the elongated electrical leads serve a dual purpose of carrying electrical signals to and from the semiconductor die, as well as physically supporting the semiconductor die on the leadframe. Once the one or more semiconductor die are attached to the leadframe, the die bond pads along the single edge of the die may be wire-bonded to both the electrical leads from the first side of the leadframe and the elongated electrical leads extending from the second side of the leadframe. In embodiments, the elongated electrical leads allow the semiconductor die to be used in an industry standard pinout configuration.

After the wire-bond process, the semiconductor die, wire-bonds and portions of electrical leads may be encapsulated in molding compound to form a semiconductor die package. In a further embodiment of the present invention, before encapsulation, a spacer layer may be affixed to surfaces of the elongated electrical leads opposite the surfaces of the leads supporting the semiconductor die. The spacer layer may be a dielectric material such as for example a polyimide film or tape, or various epoxy resins. The spacer layer provides at least two benefits. First, the spacer layer fortifies and improves the balance of the leadframe during the molding process to prevent excessive movement of semiconductor die and jeopardy to the wire bond between the die and leadframe. Secondly, the spacer layer insulates and prevents exposure of the elongated electrical leads outside of the package.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is and exploded perspective view of a conventional leadframe and semiconductor die.

FIG. 2 is a perspective view of a conventional semiconductor die wire-bonded to a conventional leadframe.

FIG. 3 is a cross-sectional side view of a conventional semiconductor package including a semiconductor die and leadframe encased in molding compound.

FIG. 4 is a conventional view of a semiconductor die including semiconductor bond pads along a single edge of the semiconductor die.

FIG. 5 is a perspective view of a leadframe according to an embodiment of the present invention.

FIG. 6 is an exploded perspective view of a leadframe according the embodiment of the present invention and a semiconductor die having bond pads along a single edge.

FIG. 7 is a perspective view of a semiconductor die wire-bonded to a leadframe according to an embodiment of the present invention.

FIG. 8 is a cross-sectional side view of a semiconductor package according the present invention including a semiconductor die and leadframe encased within a molding compound.

FIG. 9 is a cross-sectional side view of a semiconductor die according to an alternative embodiment of the present invention including a semiconductor die, leadframe and spacer layer encased within a molding compound.

FIG. 10 is a cross-sectional side view of a semiconductor package according to a further embodiment of the present invention including a plurality of semiconductor die.

DETAILED DESCRIPTION

Embodiment to the present invention will now be described in reference to FIGS. 5-10 which in general relate to a method of fabricating a semiconductor package, and a semiconductor package formed thereby. It is understood that the present invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the invention to those skilled in the art. Indeed, the invention is intended to cover alternatives, modifications and equivalents of these embodiments, which are included within the scope and spirit of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be clear to those of ordinary skill in the art that the present invention may be practiced without such specific details.

More particularly, embodiments of the present invention relate to fabricating a leadframe for a semiconductor package having a standard pinout configuration, where the semiconductor die includes die bond pads along a single edge as shown for example by the semiconductor die of prior art FIG. 4, and the leadframe formed thereby. Referring now to FIG. 5, leadframe 100 is provided for establishing electrical connection between the semiconductor die shown for example in FIG. 4 and electrical leads on both sides of the leadframe. Leadframe 100 includes first and second opposed sides 102 and 104 and third and fourth opposed sides 106 and 108 extending generally between sides 102 and 104. Side 102 includes a plurality of electrical leads 110 having first ends 110 a for connection to bond pads on a semiconductor, and second ends 110 b for connection to an external device such as a printed circuit board (ends 110 b are not shown in FIG. 5, but are seen in FIG. 8).

Side 104 of leadframe 100 similarly includes a plurality of electrical leads, referred to as leads 112. However, leads 112 extend from side 104 across the interior of the leadframe generally parallel to sides 106 and 108 and have ends 112 a terminating proximate to ends 110 a near side 102. Despite the proximity of the ends of leads 112 and 110 near side 102, leads 110 and 112 are separate and electrically isolated from each other. Leads 112 may include second ends 112 b opposite ends 112 a for connection to an external device such as a printed circuit board (ends 112 b are not shown in FIG. 5, but are seen in FIG. 8). In embodiments, the leadframe 100 may be formed of copper, copper alloy or any of a variety of conductive materials from which leadframes are made.

One or more of the leads 112 may extend between and be attached to both sides 102 and 104 of leadframe 100, such as for example the leads indicated at 112′. Leads 112′ connected to both sides 102 and 104 do not carry electrical signals from the semiconductor die, but may be used for an electrical ground for the semiconductor die, as well as providing structural support for the semiconductor die mounted thereon as explained hereinafter. With the exception of leads 112′ attached to both sides, leads 112 may in general be thought of collectively as a cantilever extending from side 104 of leadframe 100. There may be no leads 112′ that connect to both sides 102 and 104 in alternative embodiments of the present invention.

It is understood that the configuration of the various leads 112 and 110 shown in the figures is one possible configuration of many. Those of skill in the art would appreciate a wide variety of configurations including short leads 110 and long leads 112 extending beneath the semiconductor die. While the long cantilevered electrical leads 112 have been described as coming from side 104 and extending towards side 102, it is understood that the respective positions of leads 110 and 112 may be reversed to operate with semiconductor die having wire bond pads along an edge opposite to that shown in the figures.

In an embodiment of the invention, each of the electrical leads 112 may be affixed together by reinforcements 116 extending generally transverse to and across each of the electrical leads 112. Reinforcements 116 may be any of various dielectric materials having a degree of rigidity to thereby hold electrical lead 112 together in order to improve the structural support of electrical leads 112 as a whole. In one embodiment, reinforcements may be a polyimide adhesive tape affixed across the top and/or bottom surface of electrical leads 112. In an embodiment, electrical leads may be formed with a pair of grooves for receiving the polyimide tape. In alternative embodiments, reinforcements 116 may be formed of other isolative materials, including epoxy resins (FR-4, FR-5) or bismaleimide triazine (BT), provided in the notches and adhered to electrical leads 112. In alternative embodiments of the invention, more or less than two reinforcements 116 may be provided on fingers 112. In further embodiments, reinforcements 116 may be omitted entirely.

FIG. 6 shows an exploded perspective view of a conventional semiconductor die 22 to be mounted on leadframe 100. As indicated above, semiconductor die 22 may include a plurality of die bond pads 28 down a side of semiconductor die lying adjacent leadframe side 102 when the die is attached. It is understood that semiconductor 22 may include die bond pads at other locations of the semiconductor die. However, the leadframe 100 according to the present invention may be used any time it is desired to electrically couple die bond pads along a single edge of a semiconductor die with first and second opposed sides of the leadframe. It is contemplated that leadframe 100 may include additional leads on side 104 for connecting with die bond pads on semiconductor die 22 in the event that semiconductor die 22 has die bond pads on first and second opposed sides.

Semiconductor die 22 may be bonded to fingers 112 of leadframe 100 using a dielectric die-attached compound. Thus, electrical leads 112 serve a dual purpose of carrying electrical signals to and from semiconductor die 22, as well as physically supporting semiconductor 22 on leadframe 100. Due to the fact that leads 112 carry electrical signals, semiconductor die 22 should be attached to leads 112 using an electrically insulative die bond compound. In embodiments, it is contemplated that a dielectric film or a layer be applied between semiconductor die 22 and leads 112 in addition to the die attach compound.

While the leads 112 extend beneath die 22 in embodiments of the invention, it is contemplated that the leads 112 may extend over the die 22 in alternative embodiments to make connection with the die bond pads along the single edge of the die 22. In such embodiments, the die may be supported in the leadframe by a die attach pad, spacer layer (described hereinafter) or other supporting member.

FIG. 7 shows die 22 affixed to leads 112 in leadframe 100. Once die 22 is attached, the die bond pads 28 may be wire-bonded to the respective electrical leads 110 and 112 in a known wire-bond process. As dictated by industry standard or customized specification, some of the wire bond pads 28 may be electrically coupled to electrical leads 110, as shown for example by wire bonds 120 and other die bond pads 28 may be electrically coupled to electrical leads 112 as shown by wire bonds 122. In embodiments, some of the die bond pads 28 may remain unconnected to either leads 110 or 112. Alternatively, embodiments, each of the die bonds pads 28 may be wire-bonded to one of the electrical leads 110, 112. In embodiments, the leads 112 of leadframe 100 allow the semiconductor die 22 to be used in an industry standard pinout configuration.

FIG. 8 is a cross-sectional side view of a semiconductor die 22 mounted on electrical leads 112 and wire-bonded to electrical leads 110 and 112 as described above. In embodiments, electrical leads 112 may be angled so as to provide a downset configuration. After the wire-bond process as described above, semiconductor 22, wire-bonds 120, 122 and portions of leads 110 and 112 may be encapsulated in molding compound 130 in a known process to form a semiconductor die package 134. Although not required, leadframe 100 according to the above-described embodiments may maintain the same pinout assignments as for a semiconductor die having die pads along two edges. Once fabrication of semiconductor die package 134 is completed and the package is tested, the package 134 may then be surface-mounted to an electrical component such as a printed circuit board in a known surface mount process.

As discussed in the Background of the Invention section, the mold compound flow exerts forces on the semiconductor die during the molding process which can cause excessive movement of the semiconductor die if the semiconductor die is not properly balanced or supported on a leadframe. If not properly balanced or supported, one or more of the wire bonds may break or short. Moreover, a lower surface of the leadframe may be forced downward and exposed through the bottom of the completed package. Exposure of the leads 112 may be problematic in a package according to the present invention in that leads 112 carry signals from the semiconductor die.

Therefore, in accordance with a further embodiment of the present invention shown in FIG. 9, a spacer layer 140 may be affixed to generally horizontal surfaces of electrical leads 112 on a side of electrical leads 112 opposite semiconductor die 22. In embodiments, spacer layer 140 may be a dielectric material such as for example a polyimide film or tape, or epoxy resins (FR-4, FR-5) or bismaleimide triazine (BT), affixed to electrical leads 112 by known adhesive compound. The thickness of spacer layer 140 may vary depending upon the space requirements within package 134.

After the molding process and any finishing required for package 134, the spacer layer may be completely encapsulated within the package 134, or a bottom surface of spacer layer may be exposed to the environment outside of package 134 without consequence to the operation of package 134. Spacer layer 140 provides at least two benefits. First, the spacer layer 140 fortifies and increases the structural support and balance of the leadframe during the molding process to prevent excessive movement of semiconductor die and jeopardy to the wire bond between the die and leadframe. Secondly, spacer layer 140 insulates and prevents exposure of electrical leads 112 outside of the package. While spacer layer 140 is formed of a dielectric material an embodiment to the invention, it may alternatively be formed of a semi-conductive material such as for example silicon, or a conductive material, and be affixed to electrical leads 112 via a dielectric die attach compound.

In the embodiment described above, the spacer layer is helpful in steadying the cantilevered electrical leads 112 during the molding process to prevent damage to the wire bonds and exposure of the leads 112. However, it is understood that the spacer layer 140 may also be advantageously used for the same purpose in an otherwise conventional leadframe die package. That is, the spacer layer may be used in a leadframe configuration where the semiconductor die has bond pads along two edges of the die, and the leadframe includes conventional electrical leads. In such embodiments, the semiconductor die may attach directly to the leadframe in a chip on lead (COL) configuration, or the spacer layer may be used in addition to a die attach pad.

Embodiments of the present invention described thus far have included a single semiconductor die 22. It is understood that more than one semiconductor die may be included in package 134 in alternative embodiments of the present invention. The embodiment shown in FIG. 10 includes three semiconductor die 22 a, 22 b, and 22 c. It is understood that two or more than three semiconductor die may be used in alternative embodiments of the present invention. Each of the die may include die bond pads along the single edge, and may be offset as shown so that all three semiconductor die may be bonded off of a single edge to both electrical leads 110 and 112 as described above and as shown by the wire bond 120, 122 in FIG. 10. The single semiconductor die of FIGS. 8 and 9 and the multiple semiconductor die embodiment of FIG. 10 may preferably operate using spacer layer 140. However, it is understood that the embodiments of FIGS. 8 and 10 may operate without spacer layer 140.

In the embodiment of FIG. 10, each of the semiconductor die 22 a, 22 b, and 22 c have die bond pads along a single common edge. In a further embodiment, at least on the die may include die bond pads along a single edge and at least one other of the die have wire-bond pads along two opposite edges. In such an embodiment, semiconductor package 134 may include electrical leads 110 and 112 adjacent the first edge of the semiconductor die as shown in FIG. 10. The package 134 may further include additional electrical leads (not shown) extending from side 104 on leadframe 100 adjacent the second, opposite edge of the semiconductor die. These additional electrical leads may electrically couple to die bond pads along that edge.

In a still further embodiment, it is contemplated that a first semiconductor die include die bond pads along only a first edge, and a second semiconductor die include die bond pads only along a second edge opposite the first edge. For such an embodiment, it is contemplated that the first side of the leadframe include both short electrical leads (as in leads 110) and long electrical leads extending beneath the semiconductor die (as in leads 112). The second side of the leadframe similarly includes short electrical leads and long electrical leads extending beneath the semiconductor die. In such embodiments, the semiconductor die may be physically attached to both sets of long electrical leads, and the long electrical leads may be interwoven with each other without contacting each other. Thus, the leadframe 100 in such an embodiment would be capable of connecting die bond pads along a first edge of a die to leads on both sides of the leadframe, and the leadframe 100 would be capable of connecting die bond pads along a second, opposite edge of a die to leads on both sides of the leadframe.

The above-described semiconductor die and leadframe may be used to form a TSOP 48-pin configuration. It is understood however that the number of pins and the type of leadframe package may vary significantly in alternative embodiments of the present invention. Although the type of die used is not critical to the present invention, the semiconductor die used in package 134 may be flash memory chips (NOR/NAND), SRAM or DDT, and/or a controller chip such as an ASIC. Other integrated circuit die for performing other functions are contemplated.

The foregoing detailed description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. The described embodiments were chosen in order to best explain the principles of the invention and its practical application to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto.

Patent Citations
Cited PatentFiling datePublication dateApplicantTitle
US3469017 *Dec 12, 1967Sep 23, 1969Rca CorpEncapsulated semiconductor device having internal shielding
US3930114 *Mar 17, 1975Dec 30, 1975Nat Semiconductor CorpIntegrated circuit package utilizing novel heat sink structure
US4157611 *Mar 11, 1977Jun 12, 1979Hitachi, Ltd.Packaging structure for semiconductor IC chip and method of packaging the same
US4934820Oct 12, 1988Jun 19, 1990Hitachi, Ltd.Semiconductor device
US5140404 *Apr 19, 1991Aug 18, 1992Micron Technology, Inc.Semiconductor device manufactured by a method for attaching a semiconductor die to a leadframe using a thermoplastic covered carrier tape
US5352633 *Jun 2, 1992Oct 4, 1994Texas Instruments IncorporatedSemiconductor lead frame lead stabilization
US5373189Jul 30, 1993Dec 13, 1994Commissariate A L'energie AtomiqueThree-dimensional multichip module
US5389739 *Dec 15, 1992Feb 14, 1995Hewlett-Packard CompanyElectronic device packaging assembly
US5780925Dec 8, 1995Jul 14, 1998International Business Machines CorporationLead frame package for electronic devices
US5798570 *Nov 14, 1996Aug 25, 1998Kabushiki Kaisha Gotoh SeisakushoPlastic molded semiconductor package with thermal dissipation means
US5894108 *Feb 11, 1997Apr 13, 1999National Semiconductor CorporationPlastic package with exposed die
US5904506 *Apr 10, 1998May 18, 1999Fujitsu LimitedSemiconductor device suitable for testing
US5955777 *Jul 2, 1997Sep 21, 1999Micron Technology, Inc.Lead frame assemblies with voltage reference plane and IC packages including same
US5965936 *Dec 31, 1997Oct 12, 1999Micron Technology, Inc.Multi-layer lead frame for a semiconductor device
US6114750Sep 30, 1997Sep 5, 2000International Rectifier Corp.Surface mount TO-220 package and process for the manufacture thereof
US6184575 *Aug 26, 1994Feb 6, 2001National Semiconductor CorporationUltra-thin composite package for integrated circuits
US6307257Dec 28, 1999Oct 23, 2001Siliconware Precision Industries, Co., Ltd.Dual-chip integrated circuit package with a chip-die pad formed from leadframe leads
US6605875Dec 30, 1999Aug 12, 2003Intel CorporationIntegrated circuit die having bond pads near adjacent sides to allow stacking of dice without regard to dice size
US6731011Feb 19, 2002May 4, 2004Matrix Semiconductor, Inc.Memory module having interconnected and stacked integrated circuits
US6841423 *Dec 16, 2002Jan 11, 2005Micron Technology, Inc.Methods for formation of recessed encapsulated microelectronic devices
US6843421Aug 13, 2001Jan 18, 2005Matrix Semiconductor, Inc.Molded memory module and method of making the module absent a substrate support
US6858470Oct 8, 2003Feb 22, 2005St Assembly Test Services Ltd.Method for fabricating semiconductor packages, and leadframe assemblies for the fabrication thereof
US6876066 *Aug 30, 2001Apr 5, 2005Micron Technology, Inc.Packaged microelectronic devices and methods of forming same
US6979596 *Mar 6, 2002Dec 27, 2005Micron Technology, Inc.Method of fabricating a tape having apertures under a lead frame for conventional IC packages
US7084490 *Jul 20, 2005Aug 1, 2006Micron Technology, Inc.Leads under chip IC package
US7125749 *Nov 22, 2002Oct 24, 2006Micron Technology, Inc.Varied-thickness heat sink for integrated circuit (IC) packages and method of fabricating IC packages
US7375415 *Jun 30, 2005May 20, 2008Sandisk CorporationDie package with asymmetric leadframe connection
US7381593 *Aug 5, 2004Jun 3, 2008St Assembly Test Services Ltd.Method and apparatus for stacked die packaging
US7619307 *Jun 5, 2008Nov 17, 2009Powertech Technology Inc.Leadframe-based semiconductor package having arched bend in a supporting bar and leadframe for the package
US7622793 *Dec 21, 2006Nov 24, 2009Anderson Richard AFlip chip shielded RF I/O land grid array package
US7638861 *Feb 28, 2006Dec 29, 2009Fairchild Semiconductor CorporationFlip chip MLP with conductive ink
US7687893 *Dec 27, 2006Mar 30, 2010Amkor Technology, Inc.Semiconductor package having leadframe with exposed anchor pads
US7728411 *Feb 15, 2006Jun 1, 2010Sandisk CorporationCOL-TSOP with nonconductive material for reducing package capacitance
US20020140068Mar 28, 2001Oct 3, 2002Ming-Hsun LeeLeadframe-based semiconductor package for multi-media card
US20040004272Jul 2, 2002Jan 8, 2004Leeshawn LuoReduces the package electrical resistance, inductance and thermal resistance to enable the device be more efficient and dissipate more power.
US20040089717Nov 13, 2002May 13, 2004Sandisk CorporationUniversal non-volatile memory card used with various different standard cards containing a memory controller
US20050029634Aug 5, 2004Feb 10, 2005International Rectifier CorporationTopless semiconductor package
US20050087846Nov 18, 2004Apr 28, 2005St Assembly Test Service Ltd.Semiconductor packages and leadframe assemblies
US20080061413 *Sep 7, 2006Mar 13, 2008Ralf OtrembaSemiconductor component having a semiconductor die and a leadframe
JPH04302164A Title not available
JPH06132458A Title not available
Non-Patent Citations
Reference
1Amended Claims in Response to Korean Office Action filed Nov. 27, 2009 in Korean Application No. 7030882/2007.
2Chinese Office Action dated Nov. 7, 2008 in Chinese Patent Application No. 200680023616.4.
3English Abstract of JP6132458 published May 13, 1994.
4English Translation of Japanese Publication No. 4302164 published on Oct. 26, 1992.
5Korean Office Action dated Jul. 30, 2009 in Korean Application No. 7030882/2007.
6Office Action dated Apr. 27, 2010 in Japanese Application No. 2008-519546.
7Office Action dated Jul. 26, 2011 in Japanese Patent Application No. 2008-519546.
8Office Action dated Mar. 4, 2010 in European Application No. 06774244.5.
9Official Action dated Apr. 30, 2008, European Application No. 06774244.5.
10Response to Office Action filed Sep. 14, 2010 in European Application No. 06774244.5.
11Response to Office Action submitted Oct. 27, 2010, Japanese Application No. 2008-519546.
12Taiwanese Office Action Dated Feb. 27, 2009 in Taiwanese Application No. 095123545.
13Taiwanese Office Action dated Jul. 9, 2008 in Taiwan Patent Application No. 095123545.
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US20100193924 *Feb 3, 2010Aug 5, 2010Kabushiki Kaisha ToshibaSemiconductor device
Classifications
U.S. Classification438/123, 257/E23.043, 257/666, 257/E21.506, 438/124, 257/E23.031, 257/E21.502
International ClassificationH01L21/60, H01L21/56, H01L21/50
Cooperative ClassificationH01L24/48, H01L2224/32245, H01L2224/73265, H01L2224/32145, H01L23/49551, H01L23/49575, H01L23/49558, H01L2224/48091, H01L2224/48247, H01L2924/01087, H01L23/4951, H01L2225/06562
European ClassificationH01L23/495G6, H01L23/495A4, H01L23/495L, H01L23/495G4B
Legal Events
DateCodeEventDescription
Jun 1, 2011ASAssignment
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SANDISK CORPORATION;REEL/FRAME:026370/0324
Effective date: 20110404
Owner name: SANDISK TECHNOLOGIES INC., TEXAS