Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUSD396212 S
Publication typeGrant
Application numberUS 29/068,463
Publication dateJul 21, 1998
Filing dateMar 3, 1997
Priority dateSep 9, 1996
Publication number068463, 29068463, US D396212 S, US D396212S, US-S-D396212, USD396212 S, USD396212S
InventorsYoshinari Enomoto, Satomi Kajiwara
Original AssigneeFuji Electric Co., Ltd.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Integrated circuit device
US D396212 S
Images(4)
Previous page
Next page
Claims(1)
  1. The ornamental design for an integrated circuit device, as shown.
Description

FIG. 1 is a perspective view of the top, front and left side of an integrated circuit device showing our new design;

FIG. 2 is a top plan view thereof;

FIG. 3 is a bottom plan view thereof;

FIG. 4 is a left side elevational view thereof;

FIG. 5 is a right side elevational view thereof;

FIG. 6 is a front elevational view thereof; and,

FIG. 7 is a rear elevational view thereof.

Classifications
U.S. ClassificationD13/182