Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUSD416236 S
Publication typeGrant
Application numberUS 29/093,046
Publication dateNov 9, 1999
Filing dateSep 2, 1998
Publication number093046, 29093046, US D416236 S, US D416236S, US-S-D416236, USD416236 S, USD416236S
InventorsKazuhiro Kobayashi, Masayoshi Shiraishi, Osamu Tanabe
Original AssigneeCitizen Electronics Co., Ltd., Seiko Instruments Inc.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Integrated circuit package
US D416236 S
Images(2)
Previous page
Next page
Claims(1)
  1. The ornamental design for an integrated circuit package, as shown and described.
Description

FIG. 1 is a front elevational view of an integrated circuit package showing our new design;

FIG. 2 is a top plan view thereof;

FIG. 3 is a bottom plan view thereof;

FIG. 4 is a right elevational view thereof, the left side being the same in appearance as the right side;

FIG. 5 is a top, front, right perspective view thereof; and,

FIG. 6 is a bottom, rear, right perspective view thereof.

Classifications
U.S. ClassificationD13/182