|Publication number||USRE37452 E1|
|Application number||US 09/654,861|
|Publication date||Nov 20, 2001|
|Filing date||Sep 1, 2000|
|Priority date||May 26, 1995|
|Also published as||DE69623770D1, DE69623770T2, DE69635626D1, DE69635626T2, DE69636797D1, EP0829135A1, EP0829135B1, EP1146642A2, EP1146642A3, EP1146642B1, EP1146643A2, EP1146643A3, EP1146643B1, US5808498, WO1996037952A1|
|Publication number||09654861, 654861, US RE37452 E1, US RE37452E1, US-E1-RE37452, USRE37452 E1, USRE37452E1|
|Inventors||Kevin S. Donnelly, Pak Shing Chau|
|Original Assignee||Rambus Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (69), Non-Patent Citations (4), Referenced by (31), Classifications (19), Legal Events (3)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This is a continuation of application No. 08/452,074, filed May 26, 1995, now abandoned.
The present invention relates generally to phase shifting circuits and more particularly to a phase shifting circuit that may be used in quadrature clock generator for for providing quadrature output signals.
A quadrature clock generator may be used in a delay locked loop (DLL) to provide two clock signals that are 90 degrees out of phase with one another. Typically, a first output clock signal (the “I” output clock signal) is in phase with the input reference clock signal, and a second output clock signal (the quadrature or “Q” output clock signal) is 90 degrees out of phase with the input reference clock signal. Both output clock signals of the quadrature clock generator have the reference frequency. The output clock signals are phase mixed to provide a desired phase difference or delay between the output clock signal of the DLL and the input reference clock.
Cyclic variations from the desired phase difference between the output clock signals of the quadrature clock generator result in “jitter.” For DLL purposes, the jitter of the quadrature clock generator affects the timing margins of the DLL, increasing lock acquisition time for the DLL. Therefore, reduced jitter is desirable.
According to one prior art method, a quadrature clock generator first divides the frequency of the input reference clock signal by two and then operates on the reduced frequency signal to produce two clock signals that are 90 degrees out of phase with one another. A DLL using a frequency dividing quadrature clock generator then must double the frequency of the clock signals to produce the desired output clock signals of the original frequency.
According to an alternative prior art method, a quadrature clock generator operates “at frequency” to provide quadrature clock signals without the intermediate steps of frequency dividing and doubling. A fixed delay element is typically used to provide the desired phase relationship. When compared to frequency dividing quadrature clock generators, at frequency quadrature clock generators have the advantages of reduced circuit complexity, reduced die area, and reduced power consumption.
Generally, frequency dividing quadrature clock generators are able to maintain the desired phase relationship between the output clock signals over a wider range of input reference clock frequencies than at frequency quadrature clock generators. Furthermore, when compared to at frequency quadrature clock generators, frequency dividing quadrature clock generators are better able to maintain the desired phase relationship in view of process variations, supply variations, and temperature variations.
Wherein frequency dividing quadrature clock generators are capable of providing adequate jitter performance, a DLL that uses a frequency dividing quadrature clock generators may exhibit bi-modal jitter (and therefore worse timing margins) due to the mismatching of components used in the frequency doubling. Thus, the components of frequency dividing quadrature clock generator must be closely matched to reduce jitter, further increasing the cost of manufacturing a frequency dividing quadrature clock generator.
Therefore, an object of the invention is to provide an at frequency quadrature clock generator having improved jitter performance.
These and other objects are provided by a quadrature clock generator that includes an at frequency phase shifting circuit for providing the Q output clock signal and a first comparator for providing the I output clock signal. Both the phase shifting circuit and the second comparator are coupled to receive an input reference clock signal. The phase shifting circuit comprises a triangle wave generator coupled in series with a second comparator. The triangle wave generator outputs a pair of complementary triangle wave signals in response to the input reference signal. The second comparator outputs the Q output clock signal in response to a comparison between the pair of complementary triangle wave signals. To better ensure that the output clock signals of the first comparator and the phase shifting circuit are in quadrature, the first and second comparators are matched such that the propagation delays associated with the comparators are equal.
According to alternative embodiments, the phase shifting circuit may be used alone to provide a predetermined fixed delay. Further, the quadrature clock generator may be used as a component of a DLL.
The present invention illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements, and in which:
FIG. 1 shows a delay locked loop that includes a quadrature clock generator and phase shifting circuit according to one embodiment.
FIG. 2 shows a quadrature clock generator as including a phase shifting circuit according to one embodiment.
FIG. 3 shows a triangle wave generator of the phase shifting circuit according in more detail.
FIG. 4 illustrates the operation of a quadrature clock generator and phase shifting circuit according to one embodiment.
FIG. 5 shows a quadrature clock generator as including a phase shifting circuit with duty cycle error correction.
FIG. 6 shows a duty cycle error correction circuit of one embodiment.
FIG. 7 shows a filter according to one embodiment.
A phase shifting circuit that operates at frequency and may be incorporated as part of a quadrature clock generator is described herein. The phase shifting circuit generally comprises a triangle wave generator coupled in series with a comparator. The triangle wave generator receives a periodic input signal and outputs two complementary triangle wave signals. The comparator compares the value of the first triangle wave to the value of the second triangle wave, outputting a logic high value when the first triangle wave is greater than the second triangle wave and a logic low value when the first triangle wave is less than the second triangle wave.
The output of the comparator transitions between logic high and logic low values when the first and second triangle waves are equal. Assuming that the input signal has a 50% duty cycle, the output signal of the comparator transitions approximately 90 degrees out of phase with the transitions of the input signal. The phase shift circuit may be used to provide the Q output clock signal of a quadrature clock generator, wherein a second comparator having approximately the same delay as the comparator of the phase shift circuit is coupled to the input signal for providing the I output clock signal of the quadrature clock generator.
FIG. 1 is a simplified block diagram of delay locked loop (DLL) 100 that includes quadrature clock generator 105, variable delay 110, clock buffers 115, and phase detector 120. A reference clock signal having a 50% duty cycle is provided as an input to the quadrature clock generator 105. Quadrature clock generator 105 uses the input reference clock signal to generate a first output clock signal “I” that is in phase with the input reference clock signal and a second output clock signal “Q” that is 90 degrees out of phase with the I output clock signal. The I and Q output clock signals are said to be in quadrature with one another.
Variable delay 110 receives the quadrature signals from quadrature clock generator 105 and phase mixes the quadrature signals to produce a variable delay in order to generate a DLL clock output signal having the desired phase relationship to the input reference clock signal. Clock buffers 115 receive the output of variable delay 110 and buffer it to drive the large wiring capacitance load at the output of DLL 100.
As shown, the output signal of DLL 100 is fed back to phase detector 120, which also receives the input reference clock signal. Phase detector 120 compares the input reference clock signal to the output signal of the DLL and outputs a control signal that causes phase shifter variable delay 110 to adjust the relative phase of the output signal of DLL 100 by adjusting the phase mixing of the I output clock signal and the Q output clock signal. The control signal may be an analog voltage or a digital signal such as a control digital word.
FIG. 2 shows a quadrature clock generator according to one embodiment. Quadrature clock generator 105 is shown as generally including a phase shift circuit 200 and a comparator 210 wherein phase shift circuit 200 provides the Q output signal and comparator 210 outputs the I output signal. The input reference clock signal is labeled “CLK” and is provided to the inputs of phase shift circuit 200 and comparator 210 along with a complementary reference clock signal “CLKB.” The I output signal of quadrature clock generator 105 is approximately in phase with the input clock signal CLK, and the Q output signal is 90 degrees out of phase with the I output signal.
Phase shift circuit 200 is shown as including triangle wave generator 201 and comparator 205. Triangle wave generator 201 outputs a first triangle wave signal VOUT to the positive input of comparator 205 and a second complementary triangle wave signal VOUTB to the negative input of comparator 205. The complementary triangle wave signals are output in response to the complementary input reference clock signals. According to one embodiment, VOUT is the integral of input reference clock signal CLK, and VOUTB is the integral of complementary input reference clock signal CLKB.
Comparator 205 outputs a square wave signal that transitions between logic high and logic low values at zero differential crossing points wherein the values of signals VOUT and VOUTB are equal. The zero differential crossing points are approximately 90 degrees out of phase with transitions in the input reference clock signals. The delay of comparator 205 results in additional phase difference, and comparator 210 is selected to have a matching delay such that the I and Q output signals are in quadrature with one another. Thus, the delay of comparator 210 causes the I output signal to be slightly out of phase with the input reference clock signal CLK, exactly canceling the phase difference caused by the delay of comparator 205.
According to one embodiment, triangle wave generator 201 comprises a current switch 202 and a filter 203. Current switch 202 includes a pair of inputs coupled to receive CLK and CLKB and a pair of output terminals A and B for outputting an output current Iout. Filter 203 is coupled across the output terminals of current switch 202. Current switch 202 changes the direction of flow for output current out in response to complementary input clock signals CLK and CLKB. For example, wherein input clock signal CLK is logic high, the output current Iout flows from output terminal A, through filter 203, and into output terminal B such that VOUT increases and VOUTB decreases. Wherein CLK is logic low, the output current Iout flows from the B output terminal, through filter 203, and into output terminal A such that VOUTB increases and VOUT decreases.
Filter 203 is shown as comprising resistor 215 and capacitor 220, each of which are coupled across the output terminals of current switch 202. The values of resistor 215 and capacitor 220 are selected such that the RC time constant of filter 203 limits the slew rate of the voltages VOUT and VOUTB, preventing VOUT and VOUTB from achieving the supply voltages VCC and VSS and resulting in complementary triangle wave signals. The values of resistor 215 and capacitor 220 are also selected such that the amplitude of the triangle wave signals is as large as possible. Wherein CLK has a frequency of 250 MHz, exemplary values of resistor 215 and capacitor 220 are 4 kΩ and 0.4 pF, respectively. Resistor 215 of filter 203 may be provided by two half-value resistors and two double-value capacitors coupled in a manner such as that shown by FIG. 7.
FIG. 3 shows a current switch 202 of one embodiment as generally comprising a differential pair of matched NMOS transistors 302 and 304 and current sources 305, 306, and 308. Transistor 302 has its gate coupled to receive the CLK signal and its drain coupled to the supply voltage VCC via current source 306. Similarly, transistor 304 has its gate coupled to receive the CLKB signal and its drain coupled to VCC via current source 308. The sources of transistors 302 and 304 are commonly coupled to system ground VSS via current source 305. Current sources 306 and 308 each source a current I, and current source 305 sinks a current having twice the value of I1.
As shown, output terminal A of current switch 202 is coupled to the drain of transistor 304, and output terminal B is coupled to the drain of transistor 302. Therefore, the drains of transistor 302 and 304 are coupled to one another via filter 203 such that filter 203 provides a conducting path to system ground VSS. Wherein transistor 302 is switched off and transistor 304 is switched on, the current provided by current source 306 is diverted through filter 203 and transistor 304 to system ground VSS such that the voltage VOUTB at output terminal B increases relative to the voltage VOUT at output terminal A. Similarly, wherein transistor 302 is switched on and transistor 304 is switched off, the current provided by current source 308 is diverted through filter 203 and transistor 302 to system ground VSS such that the voltage VOUT increases relative to the voltage VOUTB. Because NMOS transistors 302 and 304 are matched and current sources 306 and 308 are matched, the amplitudes of VOUT and VOUTB are equal.
FIG. 4 shows several waveforms that illustrate the operation of current switch 202 and quadrature clock generator 105. Specifically, FIG. 4 shows complementary input reference clock signals CLK and CLKB, complementary triangle wave signals VOUT and VOUTB, and quadrature output signals Q and I.
At time TO, CLX transitions from a logic low value to a logic high value, complementary clock signal CLKB transitions from a logic high value to a logic low value, and voltages VOUTB and VOUT are at their maximum and minimum values, respectively. While CLK is logic high and CLKB is logic low, transistor 302 is switched on and transistor 304 is switched off such that current source 308 provides a current I1 that flows from output terminal A, through filter 203, and to system ground VSS via output terminal B and transistor 302. Thus, at time TO, VOUT begins to increase, and VOUTB begins to decrease.
Because the components of current switch generator 202 are matched, the time rate of change for VOUT and VOUTB are of equal magnitude and opposite polarity. Further, the RC time constant of filter 203 limits the slew rate of VOUT and VOUTB such that both signals are triangle wave signals that swing between a maximum value, Vmax, that is less than VCC and a minimum value, Vmin, that is greater than VSS. For these reasons, the values of VOUT and VOUTB are equal half way between times TO and Ti, when CLK transitions from high to low. Thus, the differential crossing points of the triangle wave signals VOUT and VOUTB occur 90 degrees out of phase with transitions of input reference clock signal CLK.
Comparator 205 (shown in FIG. 2) detects the differential crossing point and causes the Q output signal to transition from logic low to logic high. The transition time of comparator 205 introduces a delay TD in the Q output signal of quadrature clock generator 200 such that the Q output signal is actually (90+φ) degrees out of phase with CLK, wherein φ is the phase difference corresponding to the delay TD. The delay of comparator 210 is selected such that the I output signal also includes a delay TD. Thus, the Q output signal is exactly 90 degrees out of phase with the I output signal.
At time T1, CLK transitions from high to low, CLKB transitions from low to high, and voltages VOUT and VOUTB are at their maximum and minimum values, respectively. While CLK is logic low and CLKB is logic high, transistor 304 is switched on and transistor 302 is switched off such that current source 306 provides a current I1 that flows from output terminal B, through filter 203, and to system ground VSS via output terminal A and transistor 304. Thus, at time T1, VOUTB begins to increase, and VOUT begins to decrease. Another zero differential crossing point occurs halfway between times T1 and T2. Comparator 205 detects the zero differential crossing point and causes the Q output signal to transition from logic high to logic low. At time T2, CLK transitions from low to high.
Thus far, it has been assumed that the Q output signal has a 50% duty cycle. If the input reference clock signal CLK does not have a 50% duty cycle, or if there are component mismatches, the rising and falling edges of the triangle waves may not be centered around the same voltage, and the Q output signal therefore may not have a 50% duty cycle. For the purposes of DLL 100, it is desirable that the Q output signal have a 50% duty cycle. Therefore, the quadrature clock generator 105 shown in FIG. 5 includes additional circuitry for correcting duty cycle errors.
Specifically, the embodiment of quadrature clock generator 105 shown in FIG. 5 includes a duty cycle error measurement circuit 515 coupled in series with a duty cycle correction circuit 520. Duty cycle error measurement circuit 515 and duty cycle correction circuit 520 are coupled in a feedback configuration between the output of comparator 505 of phase shift circuit 500 and the output of current switch 202 of triangle wave generator 201.
As shown, comparator 505 includes a complementary output that outputs a QB output signal that is 180 degrees out of phase with the Q output signal. The Q and QB output signals are provided as inputs to duty cycle error measurement circuit 515, which may be manufactured in accordance with the disclosure of the following patent application, which is hereby incorporated by reference: U.S. application Ser. No. 08/196,711, entitled “Amplifier With Active Duty Cycle Correction”, and commonly assigned to Rambus, Inc. of Mountain View, Calif.
Duty cycle error measurement circuit 515 outputs differential error voltages VΔ+ and VΔ− in response to detecting a difference between the duty cycle of the Q output signal and a 50% duty cycle. Duty cycle error measurement circuit 515 includes a filter (not shown) that results in error voltage VΔ being a slowly changing, near DC voltage having a magnitude that is proportional to the magnitude of the error in duty cycle. In order to ensure the stability of this second-order feedback loop, the pole of the filter for the duty cycle measurement circuit 515 is selected to be the dominant pole of the duty cycle correction feedback loop.
Duty cycle correction circuit 520 receives the differential error voltage VΔ and provides a correction current IΔ via output terminals C and D in response to the differential error voltage VΔ such that the Q output signal has a 50% duty cycle. As shown, output terminals C and D are coupled to output terminals A and B of current switch 202, respectively. The direction in which the correction current IΔ flows depends on whether the duty cycle of the Q output signal is less than or more than 50%. The correction current IΔ flows from output terminal C when the Q output signal has a duty cycle that is less than 50%. The correction current IΔ (as shown in parentheses) flows from output terminal D when the Q output signal has a duty cycle that is more than 50%. The correction current IΔ is summed with the output current Iout of current switch 202 before being fed into filter 203. The correction current therefore causes one of the triangle wave signals to increase in voltage wherein the other triangle wave signal decreases in voltage such that the zero differential crossing points occur halfway between the rising and falling edges of the input reference clock signal CLK.
According to one embodiment, duty cycle correction circuit 520 is a current switch that switches the correction current I66. FIG. 6 shows duty cycle correction circuit 520 as being a current switch that generally comprises a differential pair of matched NMOS transistors 602 and 604 and current sources 605, 606, and 608. Transistor 602 has its gate coupled to receive the V66 − error voltage and its drain coupled to the supply voltage VCC via current source 606. Similarly, transistor 604 has its gate coupled to receive the V66 − error voltage and its drain coupled to VCC via current source 608. The sources of transistors 602 and 604 are commonly coupled to system ground VSS via current source 605. Current sources 606 and 608 each source a current I2, and current source 605 sinks a current of 2I2. The current I2 is chosen to be much less than the current I1 used in current switch 202.
FIG. 7 shows resistor 215 and capacitor 220 of filter 203 according to one embodiment. Resistor 215 is shown as including a first half-value resistor 705 coupled between output terminal A of current switch 202 and a common mode voltage VCM, and a second half-value resistor 710 coupled between a common mode voltage VCM and output terminal B of current switch 202. Capacitor 220 is shown as including a first double-value capacitor 715 coupled between output terminal A of current switch 202 and system ground VSS, and a second double-value capacitor 720 coupled between output terminal B and Vss.
In the foregoing specification the invention has been described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than restrictive sense.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3296517||Mar 15, 1963||Jan 3, 1967||Papineau Milton D||Passive broadband frequency multiplier|
|US3546604||Feb 19, 1969||Dec 8, 1970||Marathon Oil Co||Phase shifters|
|US3555458||Nov 13, 1967||Jan 12, 1971||Csf||Side band generator|
|US3911368||Jun 20, 1974||Oct 7, 1975||Tarczy Hornoch Zoltan||Phase interpolating apparatus and method|
|US3921079 *||May 13, 1974||Nov 18, 1975||Gte Automatic Electric Lab Inc||Multi-phase clock distribution system|
|US3965433||Mar 27, 1975||Jun 22, 1976||Bell Telephone Laboratories, Incorporated||Phase equalizer useable in a LIND amplifier|
|US3982190||Jul 31, 1975||Sep 21, 1976||Rockwell International Corporation||Phaselock circuitry with lock indication|
|US3997772||Sep 5, 1975||Dec 14, 1976||Bell Telephone Laboratories, Incorporated||Digital phase shifter|
|US4021742||Jan 26, 1976||May 3, 1977||Sony Corporation||Phase compressor for phase modulated signal|
|US4110641||Jun 27, 1977||Aug 29, 1978||Honeywell Inc.||CMOS voltage comparator with internal hysteresis|
|US4151463||Feb 2, 1978||Apr 24, 1979||Bell Telephone Laboratories, Incorporated||Phase locked loop indicator|
|US4156851||Oct 25, 1977||May 29, 1979||Winters Paul N||Constant-phase delay network|
|US4285006||Jul 26, 1979||Aug 18, 1981||Mitsubishi Denki Kabushiki Kaisha||Ghost cancellation circuit system|
|US4607229||Nov 8, 1984||Aug 19, 1986||Kabushiki Kaisha Toshiba||Phase shifter|
|US4623805||Aug 29, 1984||Nov 18, 1986||Burroughs Corporation||Automatic signal delay adjustment apparatus|
|US4635097||Feb 11, 1985||Jan 6, 1987||Sony Corporation||Method and system for processing digital video signal incorporating phase-correction feature|
|US4638190||May 20, 1985||Jan 20, 1987||General Electric Company||Digitally controlled wideband phase shifter|
|US4644196||Jan 28, 1985||Feb 17, 1987||Motorola, Inc.||Tri-state differential amplifier|
|US4719365||Dec 24, 1984||Jan 12, 1988||Takeda Riken Kogyo Kabushikikaisha||Clocked logic delay device which corrects for the phase difference between a clock signal and an input binary signal|
|US4721904||Dec 17, 1985||Jan 26, 1988||Victor Company Of Japan, Ltd.||Digital phase difference detecting circuit|
|US4724337||Mar 27, 1986||Feb 9, 1988||Kabushiki Kaisha Toshiba||Automatic gain control detection circuit|
|US4739279||Jan 24, 1986||Apr 19, 1988||Enertec||Method and a device for rapid adjustment of the phase of a clock signal in rapid phase|
|US4745370 *||Aug 3, 1987||May 17, 1988||Motorola, Inc.||Adjustable phase shift circuit|
|US4746819||Dec 9, 1986||May 24, 1988||Victor Company Of Japan, Ltd.||Phase shifting circuit for pulse signals|
|US4789799||Jun 17, 1985||Dec 6, 1988||Tektronix, Inc.||Limiting circuit|
|US4806888||Apr 14, 1986||Feb 21, 1989||Harris Corp.||Monolithic vector modulator/complex weight using all-pass network|
|US4813005||Jun 24, 1987||Mar 14, 1989||Hewlett-Packard Company||Device for synchronizing the output pulses of a circuit with an input clock|
|US4866397 *||Apr 7, 1988||Sep 12, 1989||Exar Corporation||Wideband 0-90 degrees adjustable phase shifter|
|US4870303||Jun 3, 1988||Sep 26, 1989||Motorola, Inc.||Phase detector|
|US4878143 *||Oct 30, 1987||Oct 31, 1989||Cooper Power Systems, Inc.||Line current to time interpolator|
|US4893094||Mar 13, 1989||Jan 9, 1990||Motorola, Inc.||Frequency synthesizer with control of start-up battery saving operations|
|US4908532 *||Sep 14, 1987||Mar 13, 1990||Plessey Overseas Limited||Quadrature signals generator|
|US4935701||Sep 19, 1988||Jun 19, 1990||Fujitsu Limited||Phase shift circuit|
|US4992757||Sep 26, 1989||Feb 12, 1991||Nec Corp.||Differential amplifying circuit|
|US4994773||Oct 13, 1988||Feb 19, 1991||Chen Tzu H||Digitally controlled monolithic active phase shifter apparatus having a cascode configuration|
|US5015872||Jul 5, 1989||May 14, 1991||Ant Nachrichtentechnik Gmbh||Method and circuit arrangement for generating a phase shifted clock pulse signal|
|US5095233||Feb 14, 1991||Mar 10, 1992||Motorola, Inc.||Digital delay line with inverter tap resolution|
|US5111083 *||Nov 29, 1990||May 5, 1992||Murata Manufacturing Co., Ltd.||Detection circuit for detecting a predetermined signal from a composite signal|
|US5123020||Mar 16, 1990||Jun 16, 1992||Fujitsu Limited||Phase synchronization pull-in system in bit error detecting apparatus|
|US5126693||Sep 9, 1991||Jun 30, 1992||Motorola, Inc.||Circuit and method of reducing phase jitter in a phase lock loop|
|US5157276||Sep 26, 1991||Oct 20, 1992||Tektronix, Inc.||Low jitter clock phase adjust system|
|US5164838||Apr 18, 1991||Nov 17, 1992||Pioneer Electronic Corporation||Time base error signal generating apparatus|
|US5179303||Jul 16, 1992||Jan 12, 1993||Northern Telecom Limited||Signal delay apparatus employing a phase locked loop|
|US5182476||Jul 29, 1991||Jan 26, 1993||Motorola, Inc.||Offset cancellation circuit and method of reducing pulse pairing|
|US5187448||Feb 3, 1992||Feb 16, 1993||Motorola, Inc.||Differential amplifier with common-mode stability enhancement|
|US5220294||May 21, 1991||Jun 15, 1993||Nec Corporation||Phase-locked loop circuit|
|US5223755||Dec 26, 1990||Jun 29, 1993||Xerox Corporation||Extended frequency range variable delay locked loop for clock synchronization|
|US5248946||Dec 11, 1991||Sep 28, 1993||Mitsubishi Denki Kabushiki Kaisha||Symmetrical differential amplifier circuit|
|US5309162||Dec 10, 1992||May 3, 1994||Nippon Steel Corporation||Automatic tracking receiving antenna apparatus for broadcast by satellite|
|US5317288||Dec 15, 1992||May 31, 1994||Space Systems/Loral, Inc.||Continuously variable electronically controlled phase shift circuit|
|US5334953||Jul 22, 1993||Aug 2, 1994||Motorola, Inc.||Charge pump bias control in a phase lock loop|
|US5410263||Feb 26, 1993||Apr 25, 1995||Intel Corporation||Delay line loop for on-chip clock synthesis with zero skew and 50% duty cycle|
|US5422529||Dec 10, 1993||Jun 6, 1995||Rambus, Inc.||Differential charge pump circuit with high differential and low common mode impedance|
|US5432480||Apr 8, 1993||Jul 11, 1995||Northern Telecom Limited||Phase alignment methods and apparatus|
|US5543742 *||Sep 15, 1994||Aug 6, 1996||Rohm Co., Ltd.||Phase shifting circuit|
|DE3816973A1||May 18, 1988||Dec 22, 1988||Pioneer Electronic Corp||Impulsbreitenstoerkorrekturschaltung|
|DE4018615A1||Jun 11, 1990||Dec 13, 1990||Licentia Gmbh||Frequency converter for quadrature modulator or demodulator|
|EP0054323A2||Nov 23, 1981||Jun 23, 1982||Philips Electronics Uk Limited||Clock pulse phase shifter|
|EP0130384A1||May 30, 1984||Jan 9, 1985||Sony Corporation||A two phase voltage signal generating circuit|
|EP0343899A2||May 22, 1989||Nov 29, 1989||Advanced Micro Devices, Inc.||Circuit for generating pulses having controlled duty cycle|
|EP0377897A2||Dec 28, 1989||Jul 18, 1990||Kabushiki Kaisha Toshiba||Duty ratio control circuit apparatus|
|EP0398751A2||May 18, 1990||Nov 22, 1990||Compaq Computer Corporation||Negative feedback circuit to control the duty cycle of a logic system clock|
|EP0490690A1||Dec 12, 1991||Jun 17, 1992||Mitsubishi Denki Kabushiki Kaisha||Amplifier circuit|
|EP0521215A1||Oct 2, 1991||Jan 7, 1993||Exar Corporation||Disk drive read circuit with programmable differentiator delay|
|FR2670975A1||Title not available|
|GB2249442A||Title not available|
|JPH0410810A||Title not available|
|JPS5535516A||Title not available|
|JPS61228720A||Title not available|
|1||Enam, S. Khursheed and Asad A. Abidi, "NMOS IC's for Clock and Data Regeneration in Gigabit-Per-Second Optical-Fiber Receivers"; IEEE Jounal of Solid-State Circuits; vol. 27, No. 12; Dec., 1992; pp. 1763-1774.|
|2||International Search Report / Internation Application No. PCT/US96/07288; International Filing Date: May 21, 1996; Mailing date: Sep. 13, 1996.|
|3||Knotts, Thomas A. et al, "A 500 MHz Time Digitizer IC with 15.625ps Resolution"; 1994 IEEE International Solid State circuits Conference; p. 58 ,59; Feb., 1994.|
|4||Sonntag, Jeff, and Leonowich, Robert, "High Speed communication IC's"; 1990 IEEE International Solid-State Circuits Conference Digest of Technical Papers, San Francisco, CA Feb. 14-16, 1990; pp. 194-196.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6677792||Dec 30, 2002||Jan 13, 2004||Hynix Semiconductor Inc.||Digital DLL apparatus for correcting duty cycle and method thereof|
|US6920540||Oct 22, 2002||Jul 19, 2005||Rambus Inc.||Timing calibration apparatus and method for a memory device signaling system|
|US6970029||Dec 30, 2003||Nov 29, 2005||Intel Corporation||Variable-delay signal generators and methods of operation therefor|
|US7057431||Dec 30, 2002||Jun 6, 2006||Hynix Semiconductor Inc.||Digital DLL apparatus for correcting duty cycle and method thereof|
|US7180352 *||Jun 28, 2001||Feb 20, 2007||Intel Corporation||Clock recovery using clock phase interpolator|
|US7203860 *||Apr 3, 2003||Apr 10, 2007||Fujitsu Limited||Clock recovery circuit for high-speed data signal transmission|
|US7215157 *||Jul 13, 2004||May 8, 2007||Matsushita Electric Industrial Co., Ltd.||Small-amplitude differential interface circuit|
|US7332950||Jun 14, 2005||Feb 19, 2008||Micron Technology, Inc.||DLL measure initialization circuit for high frequency operation|
|US7398413||Jan 18, 2005||Jul 8, 2008||Rambus Inc.||Memory device signaling system and method with independent timing calibration for parallel signal paths|
|US7668276||Oct 22, 2002||Feb 23, 2010||Rambus Inc.||Phase adjustment apparatus and method for a memory device signaling system|
|US7876143 *||Aug 17, 2009||Jan 25, 2011||Fujitsu Limited||Phase shifter|
|US7893745||Jun 29, 2009||Feb 22, 2011||King Fahd University Of Petroleum And Minerals||Wideband programmable phase shifting circuit|
|US7965567||Sep 14, 2007||Jun 21, 2011||Rambus Inc.||Phase adjustment apparatus and method for a memory device signaling system|
|US8542787||Jun 17, 2011||Sep 24, 2013||Rambus Inc.||Phase adjustment apparatus and method for a memory device signaling system|
|US8791644 *||Mar 29, 2005||Jul 29, 2014||Linear Technology Corporation||Offset correction circuit for voltage-controlled current source|
|US9099194||Aug 14, 2013||Aug 4, 2015||Rambus Inc.||Memory component with pattern register circuitry to provide data patterns for calibration|
|US9123433||Jul 24, 2013||Sep 1, 2015||Rambus Inc.||Memory component with pattern register circuitry to provide data patterns for calibration|
|US9367248||Jun 22, 2015||Jun 14, 2016||Rambus Inc.||Memory component with pattern register circuitry to provide data patterns for calibration|
|US20030002607 *||Jun 28, 2001||Jan 2, 2003||Intel Corporation||Clock recovery using clock phase interpolator|
|US20030117864 *||Oct 22, 2002||Jun 26, 2003||Hampel Craig E.||Phase adjustment apparatus and method for a memory device signaling system|
|US20030204767 *||Apr 3, 2003||Oct 30, 2003||Fujitsu Limited||Clock recovery circuit for high-speed data signal transmission|
|US20050083101 *||Jul 13, 2004||Apr 21, 2005||Matsushita Electric Industrial, Co., Ltd.||Small-amplitude differential interface circuit|
|US20050132158 *||Jan 18, 2005||Jun 16, 2005||Rambus Inc.||Memory device signaling system and method with independent timing calibration for parallel signal paths|
|US20050140417 *||Dec 30, 2003||Jun 30, 2005||Intel Corporation||Variable-delay signal generators and methods of operation therefor|
|US20060226898 *||Mar 29, 2005||Oct 12, 2006||Linear Technology Corporation||Offset correction circuit for voltage-controlled current source|
|US20060279342 *||Jun 14, 2005||Dec 14, 2006||Micron Technology, Inc.||DLL measure initialization circuit for high frequency operation|
|US20090138747 *||Sep 14, 2007||May 28, 2009||Hampel Craig E||Phase Adjustment Apparatus and Method for a Memory Device Signaling System|
|US20090302919 *||Aug 17, 2009||Dec 10, 2009||Takao Sasaki||Phase Shifter|
|US20100327931 *||Jun 29, 2009||Dec 30, 2010||Saad Mohammad Al-Shahrani||Wideband programmable phase shifting circuit|
|CN101147424B||Mar 29, 2005||May 29, 2013||凌特公司||Offset correction circuit for voltage-controlled current source|
|WO2003098381A2||Apr 18, 2003||Nov 27, 2003||Intel Corporation||Mechanism for gating a receiver terminated clock|
|U.S. Classification||327/255, 327/344, 327/254, 327/238|
|International Classification||H03K5/15, H03L7/081, H03H11/18, H03K5/13, H03K5/151, H03K5/00|
|Cooperative Classification||H03H11/18, H03L7/0812, H03K5/133, H03K2005/00208, H03K5/151|
|European Classification||H03L7/081A, H03K5/151, H03K5/13D2, H03H11/18|
|Mar 14, 2002||FPAY||Fee payment|
Year of fee payment: 4
|Mar 15, 2006||FPAY||Fee payment|
Year of fee payment: 8
|Mar 15, 2010||FPAY||Fee payment|
Year of fee payment: 12