|Publication number||USRE41494 E1|
|Application number||US 11/183,298|
|Publication date||Aug 10, 2010|
|Filing date||Jul 15, 2005|
|Priority date||Apr 19, 2000|
|Also published as||CA2445711A1, CA2445711C, CA2445716A1, CA2445716C, DE60126074D1, DE60126074T2, EP1275048A2, EP1275048B1, EP1275049A2, EP1801704A2, EP1801704A3, US6594719, WO2001082089A2, WO2001082089A3, WO2001082090A2, WO2001082090A3|
|Publication number||11183298, 183298, US RE41494 E1, US RE41494E1, US-E1-RE41494, USRE41494 E1, USRE41494E1|
|Inventors||Frank W. Ahern, Doss Jeff, Charles Mollo|
|Original Assignee||Ahern Frank W, Doss Jeff, Charles Mollo|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (132), Non-Patent Citations (94), Referenced by (1), Classifications (10), Legal Events (2) |
|External Links: USPTO, USPTO Assignment, Espacenet|
Extended cardbus/PC card controller with split-bridge technology
US RE41494 E1
An improved extended cardbus/PC card controller (20) incorporating proprietary Split-Bridge™ high speed serial communication technology for interconnecting a conventional parallel system bus via a high speed serial link with a remote peripheral device. The extend cardbus/PC card controller is adapted to interface the parallel system bus, which may be PCI, PCMCIA, integrated, or some other parallel I/O bus architecture, with peripheral devices via PC cards, and now optionally via a high speed serial link using the proprietary serial Split-Bridge™ technology. The serial Split-Bridge™ technology provides real time interconnection between the parallel system bus and the remote device which may also be based on a parallel system data bus architecture, over a serial link, which serial link appears to be transparent between the buses and thus facilitates high speed data transfer exceeding data rates of 1.0 GigaHertz.
1. An interface comprising:
first electronics adapted to interface parallel data from a parallel data bus to a first bus; and
second electronics adaptedconfigured to interface said parallel data from said parallel data bus into serial data adaptedand configured to interface with a second remote bus, said second electronics configured to converting said parallel data into said serial data and, without inserting bus wait states, send said serial data to said second remote bus without requiring any external signal from said second remote bus.
2. The interface as specified in claim 1 wherein said second electronics comprises Split-Bridge™split-bridge serial interface electronics.
3. The interface as specified in claim 1 wherein said parallel data bus is based on PCI-type or PCMCIA-type interface standards.
4. The interface as specified in claim 1 wherein said serial data has a serial data rate exceeding 1.0 Giga bits/second.
5. The interface as specified in claim 1 wherein said first electronics comprises a digital signal processor (DSP).
6. The interface card as specified in claim 1 wherein said first electronics comprises Cardbus electronics.
7. The interface card as specified in claim 1 wherein said first electronics and said second electronics are adapted to concurrently support transfer of data to said respective first bus and said second busesremote bus, respectively.
8. A method of interfacing parallel data on a parallel system bus to a first bus and a second remote bus, comprising the steps of:
a) converting a first portion of the parallel data on the parallel system bus to parallel data adapted to communicate with said first bus; and
b) converting a second portion of the parallel data on the parallel system bus to high-speed serial data, which said serial data is sent, without inserting bus wait states, to the second remote bus without requiring or receiving a signal from said second remote bus before sending said serial data.
9. The method as specified in claim 8 further comprising the step of using a Split-Bridge™split-bridge serial interface.
10. The method as specified in claim 8 wherein said parallel system bus is based on PCI-type or Cardbus-type bus standard.
11. The method as specified in claim 8 wherein said serial data is sent at a data rate exceeding 1.0 GHZ.
12. The method as specified in claim 8 wherein said step a) and said step b) are performed in a single electronic device.
13. The method as specified in claim 12 wherein said electronic device comprises a Digital Signal Processor (DSP).
14. The method as specified in claim 8 wherein a retry message is sent in advance of sending said serial data.
15. The method as specified in claim 8 wherein said step a) uses Cardbus electronics.
16. An interface comprising:
first electronics adapted to interface parallel data from a parallel data bus to a first bus; and
second electronics configured to interface said parallel data from said parallel data bus into serial data and configured to interface with a second remote bus, said second electronics configured to convert said parallel data into said serial data and, without additional bus wait states, send said serial data to said second remote bus, said second electronics configured to add tag data indicative of a transaction type to the serial data.
17. The interface as specified in claim 16 wherein said second electronics comprises split-bridge serial interface electronics.
18. The interface as specified in claim 16 wherein said parallel data bus is based on PCI-type or PCMCIA-type interface standards.
19. The interface as specified in claim 16 wherein said serial data has a serial data rate exceeding 1.0 Giga bits/second.
20. The interface as specified in claim 16 wherein said first electronics comprises a digital signal processor (DSP).
21. The interface card as specified in claim 16 wherein said first electronics comprises Cardbus electronics.
22. The interface card as specified in claim 16 wherein said first electronics and said second electronics are adapted to support transfer of data to said first bus and said second remote bus, respectively.
23. A method of interfacing parallel data on a parallel system bus to a first bus and a second remote bus, comprising:
a) converting a first portion of the parallel data on the parallel system bus to parallel data adapted to communicate with said first bus; and
b) converting a second portion of the parallel data on the parallel system bus to high-speed serial data, which said serial data is sent, without requiring bus wait states, to the second remote bus, said serial data including a tag indicative of a transaction type.
24. The method as specified in claim 23 further comprising the step of using a split-bridge serial interface.
25. The method as specified in claim 23 wherein said parallel system bus is based on PCI or Cardbus bus standard.
26. The method as specified in claim 23 wherein said serial data is sent at a data rate exceeding 1.0 GHZ.
27. The method as specified in claim 23 wherein said step a) and said step b) are performed in a single electronic device.
28. The method as specified in claim 27 wherein said electronic device comprises a Digital Signal Processor (DSP).
29. The method as specified in claim 23 wherein a retry message is sent in advance of sending said serial data.
30. The method as specified in claim 23 wherein said step a) uses Cardbus electronics.
31. An interface, comprising:
first electronics configured to interface parallel data from a parallel data bus to a first bus; and
second electronics configured to interface said parallel data from said parallel data bus into serial data and configured to interface with a second remote bus, said second electronics configured to add tag data indicative of a transaction type to the serial data.
32. The interface as specified in claim 31 wherein said parallel data bus is based on PCI standard.
33. The interface as specified in claim 31 wherein said second electronics further comprises a data register configured to store said parallel data.
34. The interface as specified in claim 33 wherein said second electronics is configured to mirror said data register parallel data to a register of another remote said interface.
35. The interface as specified in claim 31 wherein said second electronics is configured to add said tag data during a transaction.
36. The interface as specified in claim 35 wherein the second electronics is configured to proceed to a data cycle without delay.
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims priority of provisional patent application serial No. 60/198,317 entitled Split-Bridge Systems, Applications and Methods of Use filed on Apr. 19, 2000, as well as co-pending and commonly assigned patent applications Ser. No. 09/130,057 filed Jun. 6, 1998, Ser. No. 09/130,058 filed Jun. 6, 1998, Ser. No. 08/679,131 now issued as U.S. Pat. No. 5,941,965; and co-pending patent application Ser. No. 09/559,678, entitled Modular Computer Based on Universal Connectivity Station, the teachings of each incorporated herein by reference.
FIELD OF THE INVENTION
The present invention is generally related to data processing systems, and more particularly to computer systems having at least one host processor and connectable to a plurality of peripherals devices including notebook computers, storage devices, displays, keyboards, mouse's and so forth.
BACKGROUND OF THE INVENTION
Computer systems today are powerful, but are rendered limited in adapting to changing computing environments. The PCI bus is pervasive in the industry, but as a parallel data bus is not easily bridged to other PCI based devices. Full bridges are known, such as used in traditional laptop computer/docking stations. However, separating the laptop computer from the docking station a significant distance has not been possible. Moreover, the processing power of computer systems has been resident within the traditional computer used by the user because the microprocessor had to be directly connected to and resident on the PCI motherboard. Thus, upgrading processing power usually meant significant costs and/or replacing the computer system.
The PCI bus is primarily a wide multiplexed address and data bus that provides support for everything from a single data word for every address to very long bursts of data words for a single address, with the implication being that burst data is intended for sequential addresses. Clearly the highest performance of the PCI bus comes from the bursts of data, however most PCI devices require reasonable performance for even the smallest single data word operations. Many PCI devices utilize only the single data mode for their transfers. In addition, starting with the implementation of the PCI 2.1 version of the specification, there has been at least pseudo isochronous behavior demanded from the bus placing limits on an individual device's utilization of the bus, thus virtually guaranteeing every device gets a dedicated segment of time on a very regular interval and within a relatively short time period. The fundamental reason behind such operation of the PCI bus is to enable such things as real time audio and video data streams to be mixed with other operations on the bus without introducing major conflicts or interruption of data output. Imagine spoken words being broken into small unconnected pieces and you get the picture. Prior to PCI 2.1 these artifacts could and did occur because devices could get on the bus and hold it for indefinite periods of time. Before modification of the spec for version 2.1, there really was no way to guarantee performance of devices on the bus, or to guarantee time slot intervals when devices would get on the bus. Purists may argue that PCI is still theoretically not an isochronous bus, but as in most things in PC engineering, it is close enough.
Traditional High Speed Serial
Typical high speed serial bus operation on the other hand allows the possibility of all sizes of data transfers across the bus like PCI, but it certainly favors the very long bursts of data unlike PCI. The typical operation of a serial bus includes an extensive header of information for every data transaction on the bus much like Ethernet, which requires on the order of 68 bytes of header of information for every data transaction regardless of length. In other words, every data transaction on Ethernet would have to include 68 bytes of data along with the header information just to approach 50% utilization of the bus. As it turns out Ethernet also requires some guaranteed dead time between operations to “mostly” prevent collisions from other Ethernet devices on the widely disperse bus, and that dead time further reduces the average performance.
The typical protocol for a serial bus is much the same as Ethernet with often much longer header information. Virtually all existing serial bus protocol implementations are very general and every block of data comes with everything needed to completely identify it. FiberChannel (FC) has such a robust protocol that virtually all other serial protocols can be transmitted across FC completely embedded within the FC protocol, sort of like including the complete family history along with object size, physical location within the room, room measurements, room number, street address, city, zip code, country, planet, galaxy, universe, . . . etc. and of course all the same information about the destination location as well, even if all you want to do is move the object to the other side of the same room. Small transfers across all of these protocols, while possible, are extremely expensive from a bandwidth point of view. Of course the possibility of isochronous operation on the more general serial bus is not very reasonable.
Recreating High Speed Serial for PCI
In creating the proprietary Split-Bridge™ technology, Mobility electronics of Phoenix, Ariz., the present applicant, actually had to go back to the drawing board and design a far simpler serial protocol to allow a marriage to the PCI bus, because none of the existing implementations could coexist without substantial loss of performance. For a detailed discussion of Applicant's proprietary Split-Bridge™ technology, cross reference is made to Applicant's co-pending commonly assigned patent applications identified as Ser. No. 09/130,057 and 09/130,058 both filed Jun. 6, 1998, the teachings of each incorporated herein by reference. The Split-Bridge™ technology approach is essentially custom fit for PCI and very extensible to all the other peripheral bus protocols under discussion like PCIx, and LDT™ of AMD corporation. Split-Bridge™ technology fundamentals are a natural for extending anything that exists within a computer. It basically uses a single-byte of overhead for 32 bits of data and address—actually less when you consider that byte enables, which are not really “overhead”, are included as well.
Armed with the far simpler protocol, all of the attributes of the PCI bus are preserved and made transparent across a high speed serial link at much higher effective bandwidth than any existing serial protocol. The net result is the liberation of a widely used general purpose bus, and the new found ability to separate what were previously considered fundamental inseparable parts of a computer into separate locations. When the most technical reviewers grasp the magnitude of the invention, then the wheels start to turn and the discussions that follow open up a new wealth of opportunities. It now becomes reasonable to explore some of the old fundamentals, like peer-to-peer communication between computers that has been part of the basic PCI specification from the beginning, but never really feasible because of the physical limits of the bus prior to Split-Bridge™ technology. The simplified single-byte overhead also enables very efficient high speed communication between two computers and could easily be extended beyond PCI.
The proprietary Split-Bridge™ technology is clearly not “just another high speed link” and distinguishing features that make it different represent novel approaches to solving some long troublesome system architecture issues.
First of all is the splitting of a PCI bridge into two separate and distinct pieces. Conceptually, a PCI bridge was never intended to be resident in two separate modules or chips and no mechanism existed to allow the sharing of setup information across two separate and distinct devices. A PCI bridge requires a number of programmable registers that supply information to both ports of a typical device. For the purpose of the following discussion, the two ports are defined into a north and south segment of the complete bridge.
The north segment is typically the configuration port of choice and the south side merely takes the information from the registers on the north side and operates accordingly. The problem exists when the north and south portions are physically and spatially separated and none of the register information is available to the south side because all the registers are in the north chip. A typical system solution conceived by the applicant prior to the invention of Split-Bridge™ technology would have been to merely create a separate set of registers in the south chip for configuration of that port. However, merely creating a separate set of registers in the south port would still leave the set up of those registers to the initialization code of the operating system and hence would have required a change to the system software.
Split-Bridge™ technology, on the other hand, chose to make the physical splitting of the bridge into two separate and spaced devices “transparent” to the system software (in other words, no knowledge to the system software that two devices were in fact behaving as one bridge chip). In order to make the operations transparent, all accesses to the configuration space were encoded, serialized, and “echoed” across the serial link to a second set of relevant registers in the south side. Such transparent echo between halves of a PCI bridge or any other bus bridge is an innovation that significantly enhances the operation of the technology.
Secondly, the actual protocol in the Split-Bridge™ technology is quite unique and different from the typical state of the art for serial bus operations. Typically transfers are “packetized” into block transfers of variable length. The problem as it relates to PCI is that the complete length of a given transfer must be known before a transfer can start so the proper packet header may be sent.
Earlier attempts to accomplish anything similar to Split-Bridge™ technology failed because the PCI bus does not inherently know from one transaction to the next when, or if, a transfer will end or how long a block or burst of information will take. In essence the protocol for the parallel PCI bus (and all other parallel, and or real time busses for that matter) is incompatible with existing protocols for serial buses.
An innovative solution to the problem was to invent a protocol for the serial bus that more or less mimics the protocol on the PCI. With such an invention it is now possible to substantially improve the performance and real time operation here to for not possible with any existing serial bus protocol.
The 8 bit to 10 bit encoding of the data on the bus is not new, but follows existing published works. However, the direct sending of 32 bits of information along with the 4 bits of control or byte enables, along with an additional 4 bits of extension represents a 40 bit for every 36 bits of existing PCI data, address, and control or a flat 10% overhead regardless of the transfer size or duration, and this approach is new and revolutionary. Extending the 4 bit extension to 12 or more bits and include other functionality such as error correction or retransmit functionality is also within the scope of the Split-Bridge™ technology.
New Applications of the Split-Bridge™ Technology
Basic Split-Bridge™ technology was created for the purpose of allowing a low cost, high speed universal dock solution for all laptop computers and it has accomplished that task very well. By taking advantage of the standard and pervasive nature of the PCI bus in many other applications in computing, dramatic improvements in the price performance for other machines can be realized as well. The present invention is rendered possible due to the attributes of applicant's proprietary Split-Bridge™ technology.
SUMMARY OF THE INVENTION
The present invention achieves technical advantages as an improved extended cardbus/PC card controller incorporating the proprietary serial high speed Split-Bridge™ technology providing serial communications between a parallel system bus and a remote peripheral device. The improved controller includes the conventional system frontside controls, I/O controls, a cardbus translator having PC card slots adapted to receive a PCMCIA card or cards, and one end of the split bridge serial communication link comprising the proprietary serial Split-Bridge™ technology. The controller may further include super I/O circuitry for communicating remote I/O devices with the system bus as the super I/O devices become more readily available in the market.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates prior art computer systems depicted as a traditional performance desk top computer shown at 10, and a portable computing device 12, such as a notebook or laptop computer, mechanically coupled to mechanical docking station 14;
FIG. 2 is a block diagram of a prior art bridge 16 used to couple two system computing buses, such as used between the portable computing device 12 and the mechanical docking station 14 shown in FIG. 1;
FIG. 3 illustrates the proprietary Split-Bridge™ technology serial communication technology of the applicant enabling high speed serial communications within the modular computer system of the present invention;
FIG. 4 is a diagram of a conventional cardbus/PC controller; and
FIG. 5 is a block diagram of an improved extended cardbus/PC card controller having an integrated serial Split-Bridge™ interface according to the preferred embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring to FIG. 3, there is depicted the proprietary Split-Bridge™ technology serial communications technology of the present applicant, discussed in great detail in commonly assigned U.S. patent applications Ser. No. 09/130,057 filed Jun. 6, 1998, and Ser. No. 09/130,058 also filed Jun. 6, 1998 the teachings of which are incorporated herein by reference.
Applicant's Split-Bridge™ technology revolutionizes the status quo for computer systems. The Split-Bridge™ technology does not require the need for custom hardware or custom software to achieve full performance serial communication between devices, including devices having parallel data buses including the PCI bus. In fact, for each device in a modular computer system, the Split-Bridge™ technology appears just like a standard PCI bridge, and all software operating systems and device drivers already take such standard devices into consideration. By utilizing standard buses within each device operating within the modular computer system, each device does not require any additional support from the Operating System (OS) software. The modular computing system has simple elegance, allowing the PCI bus which is so pervasive in the computer industry, that possible applications of the initial PCI form of Split-Bridge™ technology are all most limitless.
Originally implemented in PCI, there is nothing fundamental that ties the Split-Bridge™ technology to PCI, and thus, the Split-Bridge™ technology can migrate as bus architectures grow and migrate. The 64 bit PCI is compatible with the Split-Bridge™ technology, as is future PCIx and/or LDT™ that are currently under consideration in the industry and which are straight forward transitions of the Split-Bridge™ technology. Implementations with other protocols or other possible and natural evolutions of the Split-Bridge™ technology.
Referring to FIG. 5, there is depicted generally at 20 an improved card/bus controller according to the preferred embodiment of the present invention. Cardbus controller 20 is seen to have conventional system front side control circuitry 22, input/output (I/O) control circuitry 24 a cardbus translator circuitry 26 adapted to couple to and communicably interface with one or more PC cards inserted into respective slots 28, and being improved to include a serial Split-Bridge™ interface generally show at 30. The serial Split-Bridge™ interface portion 30 is adapted to serially communicate data and control signals between the parallel system bus 32 via a duplex serial link 34 to a remote peripheral device (not shown) converting the parallel data to outgoing serial data and converting incoming serial data to parallel data.
The proprietary Split-Bridge™ technology, when employed in the extended cardbus/PC card controller 20, significantly expands the interconnectivity of a standard communications network by allowing devices accessing the parallel systems bus 32 to communicate with a variety of external devices via PC cards, an extended cardbus, or advantageously via a serial link when employing the high speed serial Split-Bridge™ technology according to the present invention.
All of the electronics comprising the controller 20 can be embodied in discrete circuitry, in an application specific integrated circuit (ASIC), or combination thereof, to provide the multi-function interface capability between the parallel system bus 32 and remote peripheral devices. By employing a serial Split-Bridge™ technology interface 30 in a controller 30 with commercially available custom electronic control circuitry since much of such as Cardbus, the controller 20 can communicate with either Cardbus or PCMCIA, or via the serial link Split-Bridge™ remote PCI devices. Since much of the PCI interface electronics are commonly used by the respective interfaces, the integrating of the circuitry 30 is very economical.
The present invention 20 facilitates the evolution of information transfer to offer high speed serial link connectivity exceeding data rates of 1.0 GHZ for use with PCI, Cardbus, integrated, or other parallel I/O bus architectures. Moreover, conventional digital signal processors, such as those manufactured by Texas Instruments Incorporated of Dallas, Tex., (DSPs) being employed on extended Cardbus/PC card controllers are well adapted to interface with and incorporate the serial Split-Bridge™ technology interface. Integrating commercially available Cardbus/PC card controller electronics with the proprietary serial Split-Bridge™ technology significantly improves performance and available features of the device 30 with nominal additional cost associated therewith. In fact, the price versus performance improvement of the present invention shown in FIG. 4 is a quantum leap over existing price-performance points.
The Split-Bridge™ serial interface electronics 30 can be designed into a custom Application Specific Integrated Circuit (ASIC) along with other electronics, moreover, multiple interfaces 30 can be employed on to a single controller 20 and multiplexed to interface with multiple internal or external devices and users. Accordingly, limitation to integration of a single Split-Bridge™ interface is not to be inferred, but rather parallel buses and possibly future general serial buses, can be interfaced to other devices using the proprietary Split-Bridge™ serial technology.
In summary, the improved Cardbus/PC card controller 20 facilitates improved connectivity between a system parallel bus and remote peripheral devices, allowing data connectivity via either the proprietary serial Split-Bridge™ technology, or via the standard PC card slots such as those based on the PCMCIA standards. Existing electronics, including DSPs, are well adapted to interface with ASICs or other discrete/custom componentry comprising the interface and employing the serials Split-Bridge™ technology.
Though the invention has been described with respect to a specific preferred embodiment, many variations and modifications will become apparent to those skilled in the art upon reading the present application. It is therefore the intention that the appended claims be interpreted as broadly as possible in view of the prior art to include all such variations and modifications.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US3800097||Sep 15, 1972||Mar 26, 1974||Gte Automatic Electric Lab Inc||Bus system for interconnecting systems of a communication switching system|
|US4112369||Apr 9, 1976||Sep 5, 1978||Digital Data, Inc.||Secure SCA broadcasting system including subscriber actuated portable receiving terminals|
|US4413319||Mar 9, 1981||Nov 1, 1983||Allen-Bradley Company||Programmable controller for executing block transfer with remote I/O interface racks|
|US4504927||Sep 8, 1982||Mar 12, 1985||Allen-Bradley Company||Programmable controller with expandable I/O interface circuitry|
|US4535421||Jul 5, 1983||Aug 13, 1985||Pitney Bowes Inc.||Universal real time transparent asynchronous serial/echoplex converter|
|US4591660 *||Oct 25, 1983||May 27, 1986||At&T Bell Laboratories||Common control audio decryptor|
|US4787029||Sep 29, 1986||Nov 22, 1988||Gte Communication Systems Corporation||Level converting bus extender with subsystem selection signal decoding enabling connection to microprocessor|
|US4882702||May 16, 1988||Nov 21, 1989||Allen-Bradley Company, Inc.||Programmable controller with I/O expansion module located in one of I/O module positions for communication with outside I/O modules|
|US4901308||Apr 25, 1989||Feb 13, 1990||Dsc Communications Corporation||Digital bridge for a time slot interchange digital switched matrix|
|US4941845 *||Jun 7, 1989||Jul 17, 1990||Traveling Software, Inc.||Data transfer cable|
|US4954949||Oct 2, 1989||Sep 4, 1990||Commodore-Amiga, Inc.||Universal connector device for bus networks in host computer/co-processor computer system|
|US4959833||Mar 8, 1989||Sep 25, 1990||Ics Electronics Corporation||Data transmission method and bus extender|
|US4961140||Jun 29, 1988||Oct 2, 1990||International Business Machines Corporation||Apparatus and method for extending a parallel synchronous data and message bus|
|US4969830 *||Jun 12, 1989||Nov 13, 1990||Grid Systems Corporation||Connection between portable computer components|
|US5006981||Nov 8, 1988||Apr 9, 1991||Jenoptik Jena Gmbh||System bus expansion for coupling multimaster-capable multicomputer systems|
|US5038320||Jan 6, 1989||Aug 6, 1991||International Business Machines Corp.||Computer system with automatic initialization of pluggable option cards|
|US5111423||Jul 21, 1988||May 5, 1992||Altera Corporation||Programmable interface for computer system peripheral circuit card|
|US5134702||Apr 21, 1986||Jul 28, 1992||Ncr Corporation||Serial-to-parallel and parallel-to-serial converter|
|US5187645 *||Jun 7, 1991||Feb 16, 1993||Ergo Computing, Inc.||Portable computer with docking connector for peripheral devices|
|US5191653 *||Dec 28, 1990||Mar 2, 1993||Apple Computer, Inc.||Io adapter for system and io buses having different protocols and speeds|
|US5191657||Nov 9, 1989||Mar 2, 1993||Ast Research, Inc.||Microcomputer architecture utilizing an asynchronous bus between microprocessor and industry standard synchronous bus|
|US5237690||Jul 6, 1990||Aug 17, 1993||International Business Machines Corporation||System for testing adaptor card upon power up and having disablement, enablement, and reconfiguration options|
|US5274711||Nov 14, 1989||Dec 28, 1993||Rutledge Janet C||Apparatus and method for modifying a speech waveform to compensate for recruitment of loudness|
|US5301349||Aug 17, 1992||Apr 5, 1994||Kabushiki Kaisha Toshiba||Single chip computer having ground wire formed immediately parallel a data bus and drivers formed directly under the data bus for high speed data transfer|
|US5313589||Mar 12, 1993||May 17, 1994||Ibm Corporation||Low level device interface for direct access storage device including minimum functions and enabling high data rate performance|
|US5325491||Apr 13, 1993||Jun 28, 1994||International Business Machines Corporation||Method and apparatus for extending a computer bus|
|US5335326||Oct 1, 1992||Aug 2, 1994||Xerox Corporation||Multichannel FIFO device channel sequencer|
|US5335329||Jul 18, 1991||Aug 2, 1994||Texas Microsystems, Inc.||Apparatus for providing DMA functionality to devices located in a bus expansion chassis|
|US5357621||Oct 12, 1993||Oct 18, 1994||Hewlett-Packard Company||Serial architecture for memory module control|
|US5373149 *||Feb 1, 1993||Dec 13, 1994||At&T Bell Laboratories||Folding electronic card assembly|
|US5377184||Mar 2, 1992||Dec 27, 1994||International Business Machines Corporation||Method of controlling TWA link in a communications adapter by monitoring buffer fill levels|
|US5430847||Oct 22, 1992||Jul 4, 1995||International Business Machines Corporation||Method and system for extending system buses to external devices|
|US5432916 *||Jan 11, 1993||Jul 11, 1995||International Business Machines Corp.||Precharge for non-disruptive bus live insertion|
|US5440698||Apr 29, 1994||Aug 8, 1995||Xerox Corporation||Arbitration of packet switched busses, including busses for shared memory multiprocessors|
|US5446869||Dec 30, 1993||Aug 29, 1995||International Business Machines Corporation||Configuration and RAM/ROM control of PCI extension card residing on MCA adapter card|
|US5452180 *||Jul 15, 1993||Sep 19, 1995||Dell Usa, L.P.||Docking apparatus for a portable data processing unit including an arcuate support member with a card extension pivotally mounted on a base member|
|US5457785||Feb 10, 1993||Oct 10, 1995||Elonex Technologies, Inc.||CPU-independent and device-driver transparent system for translating a computer's internal bus signals onto an intermediate bus and further translating onto an expansion bus|
|US5469545||Nov 7, 1994||Nov 21, 1995||Compaq Computer Corp.||Expandable communication system with data flow control|
|US5475818||May 26, 1994||Dec 12, 1995||Aeg Transportation Systems, Inc.||Communications controller central processing unit board|
|US5477415 *||Nov 12, 1993||Dec 19, 1995||Texas Instruments Incorporated||Automatic computer docking station having a motorized tray, cammed side connectors, motorized side connectors, and locking and unlocking guide pins|
|US5483020||Apr 12, 1994||Jan 9, 1996||W. L. Gore & Associates, Inc.||High speed data transmission cable|
|US5488705||Jan 31, 1995||Jan 30, 1996||E. I. Du Pont De Nemours And Company||Apparatus for connecting computer devices|
|US5495569||Dec 30, 1994||Feb 27, 1996||Compaq Computer Corp.||Circuit for ensuring that a local interrupt controller in a microprocessor is powered up active|
|US5497498||Sep 28, 1993||Mar 5, 1996||Giga Operations Corporation||Video processing module using a second programmable logic device which reconfigures a first programmable logic device for data transformation|
|US5507002||Dec 24, 1992||Apr 9, 1996||At&T Global Information Solutions Company||Peripheral component interconnect special cycle protocol using soft message IDS|
|US5517623||Dec 13, 1990||May 14, 1996||International Business Machines Corporation||Flexible entry level or advanced level computer system|
|US5522050||May 28, 1993||May 28, 1996||International Business Machines Corporation||Bus-to-bus bridge for a multiple bus information handling system that optimizes data transfers between a system bus and a peripheral bus|
|US5524252||Apr 19, 1991||Jun 4, 1996||International Business Machines Corporation||Personal computer system combined with an adapter for networks having varying characteristics, and adapter for coupling a personal computer to such networks|
|US5530895||Feb 25, 1993||Jun 25, 1996||Microsoft Corporation||System and method for computer interface board identification by serially comparing identification address bits and asserting complementary logic patterns for each match|
|US5540597||Dec 15, 1993||Jul 30, 1996||International Business Machines Corporation||All flex PCMCIA-format cable|
|US5542055||May 28, 1993||Jul 30, 1996||International Business Machines Corp.||System for counting the number of peripheral buses in each hierarch connected to primary bus for creating map of peripheral buses to locate peripheral devices|
|US5548730||Sep 20, 1994||Aug 20, 1996||Intel Corporation||Intelligent bus bridge for input/output subsystems in a computer system|
|US5555510||Aug 2, 1994||Sep 10, 1996||Intel Corporation||Automatic computer card insertion and removal algorithm|
|US5561806||Mar 7, 1994||Oct 1, 1996||International Business Machines Corporation||Serial channel adapter|
|US5572525||May 31, 1995||Nov 5, 1996||National Instruments Corporation||GPIB extender with find listener protocol capabilities|
|US5572688||Sep 30, 1994||Nov 5, 1996||Tyan Computer Corporation||Primary bus processing element with multifunction interconnection to secondary bus|
|US5579489||Jul 26, 1994||Nov 26, 1996||Elonex I.P. Holdings, Ltd.||Digital assistant i/o expansion system|
|US5579491 *||Jul 7, 1994||Nov 26, 1996||Dell U.S.A., L.P.||Local proactive hot swap request/acknowledge system|
|US5586265||Jun 7, 1995||Dec 17, 1996||International Business Machines Corporation||Priority arbitrating interface for a plurality of shared subsystems coupled to a plurality of system processing devices for selective association of subsystem to processing device|
|US5590377||Jun 7, 1995||Dec 31, 1996||Ast Research, Inc.||Automatic control of distributed DMAs in a PCI bus system supporting dual ISA buses|
|US5611053||Jan 21, 1994||Mar 11, 1997||Advanced Micro Devices, Inc.||Apparatus and method for integrating bus master ownership of local bus load by plural data transceivers|
|US5632020 *||Jun 9, 1994||May 20, 1997||Advanced Micro Devices, Inc.||System for docking a portable computer to a host computer without suspending processor operation by a docking agent driving the bus inactive during docking|
|US5634080 *||Jul 19, 1994||May 27, 1997||Elonex Ip Holdings, Ltd.||Hand-held portable computer having an electroluminescent flat-panel display with pixel elements at right angles to the plane of the display and an excitation direction parallel to the plane of the display|
|US5655142||Aug 28, 1996||Aug 5, 1997||Advanced Micro Devices, Inc.||High performance derived local bus and computer system employing the same|
|US5671421||Dec 7, 1994||Sep 23, 1997||Intel Corporation||Serial interrupt bus protocol|
|US5694556||Jun 7, 1995||Dec 2, 1997||International Business Machines Corporation||Data processing system including buffering mechanism for inbound and outbound reads and posted writes|
|US5696911||Dec 11, 1996||Dec 9, 1997||Fredriksson; Lars-Berno||Arrangement for eliminating malfunction and/or permitting high-speed transmission in a serial bus connection, and transmitter and receiver units linked to the latter|
|US5696949||Jun 15, 1995||Dec 9, 1997||Intel Corporation||System for PCI slots expansion using asynchronous PCI-to-PCI bridge with clock generator for providing clock signal to the expansion mother board and expansion side of bridge|
|US5701483||Jan 24, 1997||Dec 23, 1997||Sun Microsystems, Inc.||Data acess implementation of device driver interface|
|US5724529 *||Nov 22, 1995||Mar 3, 1998||Cirrus Logic, Inc.||Computer system with multiple PC card controllers and a method of controlling I/O transfers in the system|
|US5736968||Feb 3, 1995||Apr 7, 1998||Mind Path Technologies, Inc.||For controlling presentation of visual graphics to an audience|
|US5748921||Dec 11, 1995||May 5, 1998||Advanced Micro Devices, Inc.||Computer system including a plurality of multimedia devices each having a high-speed memory data channel for accessing system memory|
|US5764924||Aug 24, 1995||Jun 9, 1998||Ncr Corporation||Method and apparatus for extending a local PCI bus to a remote I/O backplane|
|US5774681||Aug 9, 1996||Jun 30, 1998||Kabushiki Kaisha Toshiba||Method and apparatus for controlling a response timing of a target ready signal on a PCI bridge|
|US5781747 *||Nov 14, 1995||Jul 14, 1998||Mesa Ridge Technologies, Inc.||Method and apparatus for extending the signal path of a peripheral component interconnect bus to a remote location|
|US5793995||Jul 19, 1996||Aug 11, 1998||Compaq Computer Corporation||Bus system for shadowing registers|
|US5793996||May 3, 1995||Aug 11, 1998||Apple Computer, Inc.||Bridge for interconnecting a computer system bus, an expansion bus and a video frame buffer|
|US5799207||Mar 28, 1995||Aug 25, 1998||Industrial Technology Research Institute||Non-blocking peripheral access architecture having a register configure to indicate a path selection for data transfer between a master, memory, and an I/O device|
|US5802055||Apr 22, 1996||Sep 1, 1998||Apple Computer, Inc.||Method and apparatus for dynamic buffer allocation in a bus bridge for pipelined reads|
|US5809262||Aug 30, 1996||Sep 15, 1998||Dell U.S.A., L.P.||Commonly housed multiple processor type computing system and method of manufacturing the same|
|US5815677||Dec 31, 1996||Sep 29, 1998||Compaq Computer Corporation||Buffer reservation method for a bus bridge system|
|US5819053||Jun 5, 1996||Oct 6, 1998||Compaq Computer Corporation||Computer system bus performance monitoring|
|US5832279||May 27, 1997||Nov 3, 1998||Lsi Logic Corporation||Advanced programmable interrupt controller (APIC) with high speed serial data bus|
|US5835741||Dec 31, 1996||Nov 10, 1998||Compaq Computer Corporation||Bus-to-bus bridge in computer system, with fast burst memory range|
|US5854908||Oct 15, 1996||Dec 29, 1998||International Business Machines Corporation||Computer system generating a processor interrupt in response to receiving an interrupt/data synchronizing signal over a data bus|
|US5884027||Jun 5, 1997||Mar 16, 1999||Intel Corporation||Architecture for an I/O processor that integrates a PCI to PCI bridge|
|US5905870||Sep 11, 1996||May 18, 1999||Advanced Micro Devices, Inc||Arrangement for initiating and maintaining flow control in shared-medium, full-duplex, and switched networks|
|US5911055||Jun 5, 1996||Jun 8, 1999||Compaq Computer Corporation||Computer system|
|US5913037||Jul 3, 1996||Jun 15, 1999||Compaq Computer Corporation||Dynamic management information base manager|
|US5941965 *||Jul 12, 1996||Aug 24, 1999||Electronics Accessory Specialists International, Inc.||Computer system|
|US5948076||Dec 31, 1997||Sep 7, 1999||Adaptec, Inc.||Method and system for changing peripheral component interconnect configuration registers|
|US5953511||Apr 8, 1997||Sep 14, 1999||National Instruments Corporation||PCI bus to IEEE 1394 bus translator|
|US5968144||Jun 27, 1996||Oct 19, 1999||Vlsi Technology, Inc.||System for supporting DMA I/O device using PCI bus and PCI-PCI bridge comprising programmable DMA controller for request arbitration and storing data transfer information|
|US5991304 *||Feb 13, 1998||Nov 23, 1999||Intel Corporation||Method and apparatus for minimizing asynchronous transmit FIFO under-run and receive FIFO over-run conditions|
|US5991839||Sep 20, 1996||Nov 23, 1999||Kabushiki Kaisha Toshiba||Computer system having computer main body and expansion unit|
|US6003105||Nov 3, 1997||Dec 14, 1999||Hewlett-Packard Company||Long-haul PCI-to-PCI bridge|
|US6026075||Feb 25, 1997||Feb 15, 2000||International Business Machines Corporation||Flow control mechanism|
|US6031821||Aug 19, 1997||Feb 29, 2000||Advanced Micro Devices, Inc.||Apparatus and method for generating a pause frame in a buffered distributor based on lengths of data packets distributed according to a round robin repeater arbitration|
|US6035333||Nov 24, 1997||Mar 7, 2000||International Business Machines Corporation||Method and system for providing congestion control in a data communications network|
|US6044215||Mar 7, 1996||Mar 28, 2000||Cnf Technologies, Inc.||System and method for expansion of a computer|
|US6058144 *||Apr 3, 1998||May 2, 2000||Nortel Networks Corporation||Multi-GB/S data pulse receiver|
|US6070214 *||Aug 6, 1998||May 30, 2000||Mobility Electronics, Inc.||Serially linked bus bridge for expanding access over a first bus to a second bus|
|US6084856||Dec 18, 1997||Jul 4, 2000||Advanced Micro Devices, Inc.||Method and apparatus for adjusting overflow buffers and flow control watermark levels|
|US6085278||Jun 2, 1998||Jul 4, 2000||Adaptec, Inc.||Communications interface adapter for a computer system including posting of system interrupt status|
|US6098103||Aug 11, 1997||Aug 1, 2000||Lsi Logic Corporation||Automatic MAC control frame generating apparatus for LAN flow control|
|US6101563||May 15, 1998||Aug 8, 2000||International Business Machines Corporation||Configuration access system|
|US6115356||Dec 18, 1997||Sep 5, 2000||Advanced Micro Devices, Inc.||Apparatus and method for generating flow control frames in a workgroup switch based on traffic contribution from a network switch port|
|US6141744 *||Aug 11, 1999||Oct 31, 2000||Texas Instruments Incorporated||PC circuits, systems and methods|
|US6157967||Dec 30, 1997||Dec 5, 2000||Tandem Computer Incorporated||Method of data communication flow control in a data processing system using busy/ready commands|
|US6167029||Oct 26, 1998||Dec 26, 2000||Xaqti Corporation||System and method for integrated data flow control|
|US6167120||Jun 24, 1998||Dec 26, 2000||Lextron Systems, Inc.||Apparatus and methods for home networking|
|US6170022||Apr 3, 1998||Jan 2, 2001||International Business Machines Corporation||Method and system for monitoring and controlling data flow in a network congestion state by changing each calculated pause time by a random amount|
|US6201829 *||Apr 3, 1998||Mar 13, 2001||Adaptec, Inc.||Serial/parallel GHZ transceiver with pseudo-random built in self test pattern generator|
|US6216185||Sep 8, 1998||Apr 10, 2001||Acqis Technology, Inc.||Personal computer peripheral console with attached computer module|
|US6222825||Jan 23, 1997||Apr 24, 2001||Advanced Micro Devices, Inc.||Arrangement for determining link latency for maintaining flow control in full-duplex networks|
|US6233639||Jan 4, 1999||May 15, 2001||International Business Machines Corporation||Memory card utilizing two wire bus|
|US6237046||Apr 23, 1998||May 22, 2001||Fujitsu Limited||Input/output control apparatus managing cache memory utilizing a spare hash table for operations if first hash table enters a synonym state|
|US6247086||Nov 12, 1998||Jun 12, 2001||Adaptec, Inc.||PCI bridge for optimized command delivery|
|US6247091||Apr 28, 1997||Jun 12, 2001||International Business Machines Corporation||Method and system for communicating interrupts between nodes of a multinode computer system|
|US6445711 *||Apr 21, 2000||Sep 3, 2002||Sony Corporation||Method of and apparatus for implementing and sending an asynchronous control mechanism packet used to control bridge devices within a network of IEEE STD 1394 serial buses|
|US6473810 *||Sep 28, 1999||Oct 29, 2002||Texas Instruments Incorporated||Circuits, systems, and methods for efficient wake up of peripheral component interconnect controller|
|US6581125 *||May 14, 1999||Jun 17, 2003||Koninklijke Philips Electronics N.V.||PCI bridge having latency inducing serial bus|
|US6728822 *||Mar 10, 2000||Apr 27, 2004||International Business Machines Corporation||Bus bridge circuit, information processing system and cardbus controller|
|US6778543 *||Mar 13, 2000||Aug 17, 2004||Canon Kabushiki Kaisha||Method and device for controlling the synchronization between two serial communication buses of a network|
|US6788101 *||Feb 13, 2003||Sep 7, 2004||Lattice Semiconductor Corporation||Programmable interface circuit for differential and single-ended signals|
|US6950440 *||Mar 18, 1999||Sep 27, 2005||National Instruments Corporation||System and method for efficiently generating packets on a serial bus in response to parallel bus cycles|
|US20020078289 *||Feb 19, 2002||Jun 20, 2002||Morrow Neil G.||Bus interface segments connected by a repeater having two or more devices separated by a physical link|
|USRE37980 *||Nov 3, 2000||Feb 4, 2003||Compaq Computer Corporation||Bus-to-bus bridge in computer system, with fast burst memory range|
|JP2003050661A|| ||Title not available|
|JPH031429A *|| ||Title not available|
|JPH0628307A *|| ||Title not available|
|JPH02140852A *|| ||Title not available|
|1||"Advisory Action", U.S. Appl. No. 10/782,082, (Apr. 7, 2009),3 pages.|
|2||"Advisory Action", U.S. Appl. No. 10/782,082, (Jul. 9, 2007),3 pages.|
|3||"Advisory Action", U.S. Appl. No. 11/513,806, PTOL 303, (Apr. 10, 2008), 4 pages.|
|4||"Allowed Claims", U.S. Appl. No. 09/559,678, (Jun. 26, 2009),9 pages.|
|5||"Allowed Claims", U.S. Appl. No. 11/300,131, (Jun. 18, 2009),7 pages.|
|6||"European Search Report", EP07000788, (Oct. 1, 2008),1 Pages.|
|7||"Final Office Action", U.S. Appl. No. 09/559,678, (Aug. 20, 2007), 8 pages.|
|8||"Final Office Action", U.S. Appl. No. 09/559,678, (Jun. 22, 2004), 7 pages.|
|9||"Final Office Action", U.S. Appl. No. 09/559,678, (Nov. 8, 2005), 7 pages.|
|10||"Final Office Action", U.S. Appl. No. 09/819,053, (Jul. 12, 2005),46 pages.|
|11||"Final Office Action", U.S. Appl. No. 10/766,660, (Dec. 4, 2006),17 pages.|
|12||"Final Office Action", U.S. Appl. No. 10/782,082, (Aug. 11, 2008),26 pages.|
|13||"Final Office Action", U.S. Appl. No. 10/782,082, (Feb. 2, 2009),27 pages.|
|14||"Final Office Action", U.S. Appl. No. 10/782,082, (Mar. 6, 2007),14 pages.|
|15||"Final Office Action", U.S. Appl. No. 11/300,131, (Aug. 20, 2007), 9 pages.|
|16||"Final Office Action", U.S. Appl. No. 11/513,806, (Sep. 27, 2007), 8 pages.|
|17||"Foreign Office Action", Application Serial No. 2,445,711, (Mar. 18, 2009),2 pages.|
|18||"Foreign Office Action", Application Serial No. 2001-560830, (Mar. 19, 2009), 3 pages.|
|19||"Foreign Office Action", Application Serial No. 2001-560831, (Mar. 19, 2009), 3 pages.|
|20||"Foreign Office Action", Application Serial No. 2006-203273, (Jul. 21, 2009), 10 pages.|
|21||"Foreign Office Action", Application Serial No. 2006-203293, (Jun. 26, 2009), 9 pages.|
|22||"International Search Report", EP01925078, (Oct. 30, 2001),2 Pages.|
|23||"International Search Report", PCT/US2001/12666, (Nov. 15, 2001),2 pages.|
|24||"International Search Report", PCT/US2001/12678, (Oct. 30, 2001),2 pages.|
|25||"International Search Report", PCT/US2005/006089, (Jun. 12, 2005),4 pages.|
|26||"MC68HC11A8-HCMOS Single-Chip Microcontroller", Motorola, Inc. 1996, (1996),158 pages.|
|27||"Non Final Office Action", U.S. Appl. No. 09/130,057, (Jul. 21, 1999),27 pages.|
|28||"Non Final Office Action", U.S. Appl. No. 09/130,058, (Jul. 21, 1999),32 pages.|
|29||"Non Final Office Action", U.S. Appl. No. 09/559,677, (Dec. 12, 2002),5 pages.|
|30||"Non Final Office Action", U.S. Appl. No. 09/559,677, (Jun. 26, 2002),4 pages.|
|31||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Dec. 4, 2002), 9 pages.|
|32||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Mar. 27, 2008), 9 pages.|
|33||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Mar. 8, 2008), 8 pages.|
|34||"Non Final Office Action", U.S. Appl. No. 09/559,678, (May 2, 2006), 7 pages.|
|35||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Nov. 24, 2006), 9 pages.|
|36||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Oct. 30, 2008), 8 pages.|
|37||"Non Final Office Action", U.S. Appl. No. 09/559,678, (Sep. 17, 2005), 7 pages.|
|38||"Non Final Office Action", U.S. Appl. No. 09/819,053, (Apr. 22, 2004),12 pages.|
|39||"Non Final Office Action", U.S. Appl. No. 09/819,053, (Mar. 2, 2006),14 pages.|
|40||"Non Final Office Action", U.S. Appl. No. 09/819,054, (Jan. 28, 2003),11 pages.|
|41||"Non Final Office Action", U.S. Appl. No. 09/819,057, (Nov. 26, 2002),7 pages.|
|42||"Non Final Office Action", U.S. Appl. No. 10/766,660, (May 15, 2006),17 pages.|
|43||"Non Final Office Action", U.S. Appl. No. 10/782,082, (Jun. 9, 2006),17 pages.|
|44||"Non Final Office Action", U.S. Appl. No. 10/782,082, (Nov. 9, 2007),12 Pages.|
|45||"Non Final Office Action", U.S. Appl. No. 11/300,131, (Dec. 15, 2006), 13 pages.|
|46||"Non Final Office Action", U.S. Appl. No. 11/300,131, (Mar. 27, 2008), 12 pages.|
|47||"Non Final Office Action", U.S. Appl. No. 11/300,131, (Nov. 12, 2008), 20 pages.|
|48||"Non Final Office Action", U.S. Appl. No. 11/513,806, (Mar. 12, 2007), 10 pages.|
|49||"Non Final Office Action", U.S. Appl. No. 11/513,806, (Oct. 2, 2008), 22 pages.|
|50||"Non Final Office Action", U.S. Appl. No. 11/513,976, (Oct. 27, 2006),10 pages.|
|51||"Notice of allowance", Appl. No. 11/300,131, (Dec. 4, 2009), 4 pages.|
|52||"Notice of Allowance", U.S. Appl. No. 09/130,057, (Feb. 25, 2000),12 pages.|
|53||"Notice of Allowance", U.S. Appl. No. 09/130,058, (Feb. 25, 2000),4 pages.|
|54||"Notice of Allowance", U.S. Appl. No. 09/559,677, (Mar. 20, 2003),3 pages.|
|55||"Notice of Allowance", U.S. Appl. No. 09/559,678, (Jan. 29, 2010), 4 pages.|
|56||"Notice of Allowance", U.S. Appl. No. 09/559,678, (Jun. 26, 2009),4 pages.|
|57||"Notice of Allowance", U.S. Appl. No. 09/559,678, (Oct. 26, 2009), 4 pages.|
|58||"Notice of Allowance", U.S. Appl. No. 09/819,053, (Jun. 15, 2007),13 pages.|
|59||"Notice of Allowance", U.S. Appl. No. 09/819,054, (Dec. 2, 2003),8 pages.|
|60||"Notice of Allowance", U.S. Appl. No. 09/819,057, (Mar. 14, 2003),4 pages.|
|61||"Notice of Allowance", U.S. Appl. No. 11/300,131, (Oct. 22, 2009), 4 pages.|
|62||"Notice of Allowance", U.S. Appl. No. 11/513,976, (Jan. 16, 2008),7 pages.|
|63||"Notice of Allowance/Base Issue Fee", U.S. Appl. No. 11/300,131, (Jun. 18, 2009),12 pages.|
|64||"Patent Abstract of Japan vol. 2003, No. 6, Jun. 3, 2003 & JP 2003 050661", Casio Computer Co., Ltd., (Feb. 21, 2003),1 page.|
|65||"PCI to PCI Bridge Architecture Specification", Author-PCI Special Interest Group Revision 1.0, (Apr. 5, 1994),26 pages.|
|66||"PCI-to-PCI Bridge Architecture Specification", Chapter 5-Buffer Management, Tables 5-1, (Dec. 18, 1998),pp. 69-92.|
|67||"PCI-to-PCI Bridge Architecture Specification", PCI Local Bus; XP-002382184; Revision 1.1, (Dec. 18, 1998),148 pages.|
|68||"MC68HC11A8—HCMOS Single-Chip Microcontroller", Motorola, Inc. 1996, (1996),158 pages.|
|69||"PCI to PCI Bridge Architecture Specification", Author—PCI Special Interest Group Revision 1.0, (Apr. 5, 1994),26 pages.|
|70||"PCI-to-PCI Bridge Architecture Specification", Chapter 5—Buffer Management, Tables 5-1, (Dec. 18, 1998),pp. 69-92.|
|71|| *||Adaptec, "Hardware Istallation Guide" CardPark APA-4510, ISA-to-PCMCIA Card Adapter for Desktop PC's, pp. 1-7.|
|72|| *||Adaptec, "SlimSCSI 1460 For Fast, Easy Connections to All SCSI Devices" 6 pages.|
|73|| *||Anderson, Don "PCMCIA System Architecture" 16-Bit PC Cards, 2nd Edition, pp. 146-167, 214-215, 218-225, 296-297, 1995.|
|74|| *||Anderson, et al "CardBus System Architecture" pp. 150-153, 194-201, 228-231, 322-325,1995.|
|75||Annamalai, Kay "Multi-ported PCI-to-PCI Bridge Chip", IEEE 1997, (1997),p. 426-433.|
|76||Anon, "Remote Memory Access Interface Between Two Personal Computers", IBM Technical Disclosure Bulletin v 28 n Feb. 9, 1986, (1986),4110-4113.|
|77||Balatsos, A et al., "A bridge for a multiprocessor graphics system", Proceedings of the 2002 IEEE Canadian Conference on Electrical and Computer Engineering, (2002),p. 646-650.|
|78|| *||Brochure entitled "Card Station Expanding Your Portable World" Axonix Corporation 1994.|
|79||Bui, et al., "60x Bus-to-PCI Bridge", IBM TDB May 1995, (May 1995),p. 401-402.|
|80|| *||Edge: Work-Group Computing Report, Nov. 21, 1994 "PCMCIA: Adaptec targets mobile computing market with two new host adapters that relieve problem of system-to-system and peripheral connectivity" 2 pages.|
|81||Ekiz, H. et al., "Performance Analysis of a CAN/CAN Bridge", IEEE 1996, describes a Bridge Process Model with Bridge Port A and Bridge Port B. The Bridge Port A connects to a LAN 1 Data Lin. Next, the Bridge Port B connects to a LAN 2 Data Link (see fig. 2).,(1996),8 pages.|
|82||Fulp, C. D., et al., "A Wireless Handheld System for Interactive Multimedia-Enhanced Instruction", FIE 2002. 32nd Annual Frontiers In Education Conference, Boston, MA., Nov. 6-9, 2002, Frontiers In Education Conference, New York, NY: IEEE, US, vol. 1 of 3, Conf. 32, (Nov. 6, 2002),4 pages.|
|83||Gillett, Richard B., "Memory Channel Network for PCI", IEEE 1996, (1996),7 pages.|
|84||Gillett, Richard B., et al., "Using the Memory Channel Network", IEEE 1997, (1997),p. 19-25.|
|85||Harper, Stephen "Update on PCMCIA Standard Activities: Cardbus and Beyond", PCMCIA 1995, (1995),p. 136-144.|
|86|| *||IEEE Microprocessor and Microcomputer Standards Committee, P1394a Draft Standard for a High Performance Serial Bus (Amendment), Feb. 11, 2000, IEEE Computer Society, Draft 5.0, pp. i-v, 131-134, 140, and 144-150.|
|87||Karl, Wolfgang et al., "SCI monitoring hardware and software: supporting performance evaluation and debugging", Book Title: SCI: scalable coherent interface. Architecture and software for high-performance compute cluster,(1999),p. 417-432.|
|88|| *||Kitamura, et al "Design of the ISDN PC Card" NTT Human Interface Laboratory, Japan pp. 1169-1174, 1994.|
|89||Marsden, Philip "Interworking IEEE 802/FDDI LAN's Via the ISDN Frame Relay Bearer Service", Proceedings of the IEEE, vol. 79, No. 2, Feb. 1991, describes ISDN MAC Bridge/Routers. The Bridge/Router connects directly to each other via 2Mbit/s ISDN interface (see fig. 6), (Feb. 1991),p. 223-229.|
|90||Mora, F et al., "Design of a high performance PCI interface for an SCI network", Computing & Control Engineering Journal, Dec. 1998., (Dec. 1998),p. 275-282.|
|91||Mora, F et al., "Electronic Design of a High Performance Interface to the SCI Network", IEEE 1998, (1998),p. 535-538.|
|92||Poor, Alfred "The Expansion Bus.(ISA, PCI, and AGP)(Technology Information)", PC Magazine, 194(1) Jan. 19, 1999, (Jan. 19, 1999),5 pages.|
|93||Skaali, B et al., "A Prototype DAQ System for the Alice Experiment Based on SCI", IEEE Transactions on Nuclear Science, vol. 45, Aug. 1998, (Aug. 1998), 1917-1922.|
|94||Surkan, Michael "NetFrame takes lead in reliability: ClusterSystem's hot-swappable PCI a", PC Week, v14, n34, p60(1) Aug. 11, 1997, NetFRAME System' ClusterSystem 9008 Pentium Pro-based system) (Hardware Review)(Evaluation),(Aug. 11, 1997),4 pages.|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US8670335||Mar 31, 2009||Mar 11, 2014||Marvell World Trade Ltd.||Reduced power transmission|
|Oct 9, 2013||AS||Assignment|
Free format text: MERGER;ASSIGNOR:TAO LOGIC SYSTEMS LLC;REEL/FRAME:031369/0442
Effective date: 20131007
Owner name: INTELLECTUAL VENTURES I LLC, DELAWARE
|Jul 12, 2011||CC||Certificate of correction|