USRE46107E1 - Integrated circuits including a charge pump circuit and operating methods thereof - Google Patents

Integrated circuits including a charge pump circuit and operating methods thereof Download PDF

Info

Publication number
USRE46107E1
USRE46107E1 US14/284,181 US201414284181A USRE46107E US RE46107 E1 USRE46107 E1 US RE46107E1 US 201414284181 A US201414284181 A US 201414284181A US RE46107 E USRE46107 E US RE46107E
Authority
US
United States
Prior art keywords
node
circuit
current source
coupled
current
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US14/284,181
Inventor
Steven Swei
Chih-Chang Lin
Tien-Chun Yang
Chan-Hong Chern
Ming-Chieh Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US14/284,181 priority Critical patent/USRE46107E1/en
Application granted granted Critical
Publication of USRE46107E1 publication Critical patent/USRE46107E1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • H03L7/0895Details of the current generators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • H03L7/0895Details of the current generators
    • H03L7/0896Details of the current generators the current generators being controlled by differential up-down pulses
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • H03L7/0895Details of the current generators
    • H03L7/0898Details of the current generators the source or sink current values being variable
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current

Definitions

  • the present disclosure relates generally to the field of semiconductor circuits, and more particularly, to integrated circuits including a charge pump circuit and operating methods thereof.
  • PLLs Phase-locked loops
  • VCO voltage-controlled oscillator
  • CCO current-controlled oscillator
  • FIG. 1 is a schematic drawing illustrating an exemplary integrated circuit including a charge pump circuit.
  • FIG. 2 is a schematic drawing illustrating another exemplary integrated circuit including an exemplary charge pump circuit.
  • FIG. 3 is a schematic drawing illustrating an exemplary controller coupled with an exemplary adjustable resistance circuit R S .
  • FIG. 4 is a schematic drawing illustrating a system including an exemplary integrated circuit disposed over a substrate board.
  • a PLL circuit includes a charge pump circuit.
  • the charge pump circuit is disposed between a phase frequency detector (PFD) and a voltage-controlled oscillator (VCO).
  • the charge pump circuit receives signals from the PFD to charge or discharge a capacitor that is disposed on a node between the charge pump circuit and the VCO.
  • a current supplied to charge the capacitor is referred to as an up current.
  • Another current supplied to discharge the capacitor is referred to a down current.
  • the voltage on the output end of the charge pump circuit may shift up and down.
  • the variation of the output voltage may result from channel-length modulation of the transistors.
  • the process of forming the transistors may cause transistor mismatch. Due to the transistor mismatch and/or the channel-length modulation, when the operation of the PLL circuit is locked, the up current is different from the down current. The difference between the up and down currents can result in reference spur, static phase error, and/or jitter at an output end of the PLL circuit.
  • spatially relative terms for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature.
  • the spatially relative terms are intended to cover different orientations of the device including the features.
  • Embodiments of the present disclosure are directed to integrated circuits including a charge pump circuit and methods of operating the integrated circuit.
  • By substantially equalizing the up current and the down current of the charge pump circuit, reference spur, static phase error, and/or jitter at an output end of the PLL circuit can be desirably reduced.
  • FIG. 1 is a schematic drawing illustrating an exemplary integrated circuit including a charge pump circuit.
  • an integrated circuit 100 can include a charge pump circuit 101 .
  • the integrated circuit 100 can be an analog phase-locked system, e.g., a phase-locked loop (PLL), a delay-locked loop (DLL), a clock and data recovery (CDR) circuit, or the like.
  • the charge pump circuit 101 can be disposed between a phase frequency detector (PFD) (not shown) and a voltage-controlled oscillator (VCO) (not shown).
  • PFD phase frequency detector
  • VCO voltage-controlled oscillator
  • At least one capacitor can be coupled with a node that is disposed between the charge pump circuit 101 and the VCO.
  • a current can flow from the charge pump circuit 101 to the capacitor to charge the capacitor or flow to the charge pump circuit 101 from the capacitor to discharge the capacitor.
  • the charge pump circuit 101 can include current sources 110 and 120 .
  • a switch circuit 130 can be electrically coupled between the current sources 110 and 120 .
  • the current sources 110 and 120 can be electrically coupled with each other via a conductive line 135 .
  • a circuit 140 can be disposed between nodes N 1 and N 3 .
  • a circuit 150 can be disposed between nodes N 2 and N 4 .
  • the node N 1 can be disposed between the current source 110 and the switch circuit 130 .
  • the node N 2 can be disposed between the current source 120 and the switch circuit 130 .
  • the nodes N 3 and N 4 can be coupled with the current source 110 and 120 , respectively.
  • the circuit 140 can be configured for substantially equalizing voltages on the nodes N 1 and N 3 .
  • the circuit 150 can be configured for substantially equalizing voltages on the nodes N 2 and N 4 .
  • currents I 1 and I 2 can flow on the nodes N 3 and N 4 , respectively. Since the currents I 1 and I 2 are flowing on the same conductive line 135 , the current I 1 flowing on the node N 3 can be substantially equal to the current I 2 flowing on the node N 4 . By substantially equalizing the voltages on the nodes N 1 and N 3 , the current I 1 flowing on the node N 3 can be substantially equal to a current I DOWN flowing on the node N 1 . In some embodiments, the current I DOWN can be referred to as a down current.
  • the current I 2 flowing on the node N 4 can be substantially equal to a current I UP flowing on the node N 2 .
  • the current I up can be referred to as an up current.
  • the current I DOWN can be substantially equal to the current I UP .
  • FIG. 2 is a schematic drawing illustrating another exemplary integrated circuit including an exemplary charge pump circuit. Items of FIG. 2 that are the same items in FIG. 1 are indicated by the same reference numerals, increased by 100.
  • a current source 210 can include transistors M 1 and M 2 .
  • the transistors M 1 and M 2 can be NMOS transistors. Gates of the transistors M 1 and M 2 can be coupled with each other. Drains of the transistors M 1 and M 2 can be coupled with the nodes N 1 and N 3 , respectively. Sources of the transistors M 1 and M 2 can be coupled to a power source, e.g., power source V SS or ground.
  • a current source 220 can include transistors M 3 and M 4 .
  • the transistors M 3 and M 4 can be PMOS transistors. Gates of the transistors M 3 and M 4 can be coupled with each other. Drains of the transistors M 3 and M 4 can be coupled with the nodes N 2 and N 4 , respectively. Sources of the transistors M 3 and M 4 can be coupled to a power source, e.g., power source V DD . It is noted that the disposition, number, and/or type of transistors in the current sources 210 and 220 are merely exemplary. One skilled in the art can modify them to achieve desired current sources.
  • a switch circuit 230 can include pass gates (not labeled).
  • two pass gates can be coupled in series.
  • the series pass gates can be coupled with another series pass gates in parallel.
  • Each of the pass gates can receive at least one control signal, e.g., signals UP/UPB or DN/DNB, to turn on or off transistors of the pass gates so as to charge or discharge a capacitor (not shown) coupled with an output end VOP of the switch circuit 230 .
  • the switch circuit 230 can include an amplifier (not labeled).
  • the amplifier can be disposed between the two series pass gates. It is noted that the disposition, number, and/or type of transistors of the switch circuit 230 are merely exemplary. One skilled in the art can modify them to achieve a desired switch circuit.
  • a circuit 240 can be disposed between the nodes N 1 and N 3 .
  • the circuit 240 can include an amplifier A 1 and a transistor M 5 , such as an NMOS transistor.
  • the amplifier A 1 can have a gain of about 60 dB or more.
  • Input ends of the amplifier A 1 can be coupled between the nodes N 1 and N 3 .
  • An output end of the amplifier A 1 can be coupled with a gate of the transistor M 5 .
  • a source of the transistor M 5 can be coupled with the node N 3 .
  • the circuit 240 is configured for substantially equalizing the voltages on the nodes N 1 and N 3 .
  • the amplifier A 1 can detect the voltages on the nodes N 1 and N 3 . If the voltage on the node N 1 is higher than that of the node N 3 , the amplifier A 1 can output a signal to the transistor M 5 . The signal can control the transistor M 5 for pulling up the voltage on the node N 3 such that the voltage on the node N 1 is substantially equal to the voltage on the node N 3 . If the voltage on the node N 1 is lower than that of the node N 3 , the amplifier A 1 can output a signal to the transistor M 5 . The signal can control the transistor M 5 for pulling down the voltage on the node N 3 such that the voltage on the node N 1 is substantially equal to the voltage on the node N 3 .
  • the currents I DOWN and I 1 flowing on the nodes N 1 and N 3 , respectively, are substantially equal to currents flowing through the transistors M 1 and M 2 , respectively.
  • the currents I DOWN and I 1 are related to the voltage drops V Ds of the transistors M 1 and M 2 , respectively.
  • the sources of the transistors M 1 and M 2 are coupled to the same voltage source, e.g., V SS or ground. Since the circuit 240 substantially equalizes the voltages on the nodes N 1 and N 3 , i.e., the drains of the transistors M 1 and M 2 , respectively.
  • the voltage drop V is of the transistors M 1 can be substantially equal to that of the transistor M 2 .
  • the current I DOWN can be substantially equal to the current I 1 .
  • the circuit 250 can be disposed between the nodes N 2 and N 4 .
  • the circuit 250 can include an amplifier A 2 and a transistor M 6 , e.g., a PMOS transistor.
  • the amplifier A 2 can have a gain of about 60 dB or more.
  • Input ends of the amplifier A 2 can be coupled between the nodes N 2 and N 4 .
  • An output end of the amplifier A 2 can be coupled with a gate of the transistor M 6 .
  • a source of the transistor M 6 can be coupled with the node N 4 .
  • the circuit 250 is configured for substantially equalizing the voltages on the nodes N 2 and N 4 .
  • the amplifier A 2 can detect the voltages on the nodes N 2 and N 4 . If the voltage on the node N 2 is higher than that of the node N 4 , the amplifier A 2 can output a signal to the transistor M 6 . The signal can control the transistor M 6 to pull up the voltage on the node N 4 such that the voltage on the node N 2 is substantially equal to the voltage on the node N 4 . If the voltage on the node N 2 is lower than that of the node N 4 , the amplifier A 2 can output a signal to the transistor M 6 . The signal can control the transistor M 6 to pull down the voltage on the node N 4 such that the voltage on the node N 2 is substantially equal to the voltage on the node N 4 .
  • the currents I UP and I 2 flowing on the nodes N 2 and N 4 , respectively, are substantially equal to currents flowing through the transistors M 3 and M 4 , respectively.
  • the currents I UP and I 2 are related to the voltage drops V is of the transistors M 3 and M 4 , respectively.
  • the sources of the transistors M 3 and M 4 are coupled to the same voltage source, e.g., V DD . Since the circuit 240 substantially equalizes the voltages on the nodes N 2 and N 4 , i.e., the drains of the transistors M 3 and M 4 , respectively.
  • the voltage drop V DS of the transistors M 3 can be substantially equal to that of the transistor M 4 .
  • the current I UP can be substantially equal to the current I 2 . Since the current I 1 is substantially equal to the current I 2 , the current I UP can be substantially equal to the current I DOWN , too. In some embodiments, even if the voltage on the output end VOP of the charge pump circuit 201 may shift up or down, the current I UP can be substantially equal to the current I DOWN . By substantially equalizing the currents I UP and I DOWN , the reference spur, the static phase error, and/or jitter can be desirably reduced when the phase-locked system is locked. It is noted that the disposition, number, and/or type of the amplifiers and transistors of the circuits 240 and 250 are merely exemplary. One skilled in the art can modify them to achieve desired circuits.
  • the current I UP can be substantially equal to the current I DOWN . It is found that the currents I UP and I DOWN may be different from a predetermined current that is predetermined to charge or discharge the capacitor (not shown) coupled with the output end VOP of the charge pump circuit 201 . The mismatch of the predetermined current and the currents I UP and I DOWN may resulting from the dimensions, e.g., length, of the transistors of the charge pump circuit 200 .
  • the predetermined current is about 100 ⁇ A and the currents I UP and I DOWN can be about 80 ⁇ A. In some embodiments, adjusting the currents I UP and I DOWN to be substantially equal to the predetermined current is desired.
  • the charge pump circuit 201 can include a current source 255 .
  • the current source 255 can be coupled between a power source, e.g., the power source V DD , and a resistor R 2 , which is coupled with another power source, e.g., the power source V SS .
  • the current source 255 can be coupled with an input end of the comparator 260 .
  • the current source 220 can include a transistor M 7 .
  • the transistor M 7 can be, for example, a PMOS transistor.
  • a source of the transistor M 7 can be coupled with a voltage source, e.g., the voltage source V DD .
  • a drain of the transistor M 7 can be coupled with a resistor R 1 , which is coupled with another power source, e.g., the power source V SS .
  • a gate of the transistor M 7 can be coupled with the gates of the transistors M 2 and M 4 .
  • the current I 2 flowing through the transistor M 4 can be mirrored to the transistors M 4 and M 7 such that the current I UP is substantially equal to a charge pump current I pump flows through the transistor M 7 .
  • the charge pump circuit 201 can include a controller 270 coupled with an output end of the comparator 260 .
  • the controller 270 can be coupled with an adjustable resistance circuit R S disposed on a conductive line 235 .
  • the adjustable resistance circuit R S can be disposed between the circuits 240 and 250 .
  • the current source 255 is configured to provide the predetermined current I SS .
  • the comparator 260 can receive and compare the predetermined current I SS and the charge pump current I pump so as to output an output signal to a controller 270 .
  • the controller 270 is configured to adjust the resistance of the adjustable resistance circuit R S .
  • the controller 270 can adjust the resistance of the adjustable resistance circuit R S to a lower resistance so as to increase the current I 2 flowing through the transistor M 4 . Since the current I 2 is increased, the charge pump current I pump can be increased to a level that is substantially equal to the predetermined current I SS .
  • the controller 270 can adjust the resistance of the adjustable resistance circuit R S to a higher resistance so as to reduce the current I 2 flowing through the transistor M 4 . Since the current I 2 is decreased, the charge pump current I pump can be decreased to a level that is substantially equal to the predetermined current I SS . By adjusting the resistance of the adjustable resistance circuit R S , the charge pump current I pump can be substantially equal to the predetermined current I SS .
  • FIG. 3 is a schematic drawing illustrating an exemplary controller coupled with an exemplary adjustable resistance circuit R S .
  • the controller 270 can include a counter 310 .
  • the adjustable resistance circuit R S can include a series of resistors r 1 -r n and a series of switches s 1 -s n . Each of the switches s 1 -s n is disposed in parallel with a corresponding one of the resistors r 1 -r n .
  • the counter 310 is configured to turn on or off at least one of the switches s 1 -s n to adjust the resistance of the adjustable resistance circuit R S .
  • the adjustable resistance circuit R S described above in conjunction with FIG. 3 is merely exemplary.
  • One skilled in the art can use any adjustable resistance circuit to adjust the resistance between circuits 240 and 250 .
  • FIG. 4 is a schematic drawing illustrating a system including an exemplary integrated circuit disposed over a substrate board.
  • a system 400 can include an integrated circuit 402 disposed over a substrate board 401 .
  • the substrate board 401 can include a printed circuit board (PCB), a printed wiring board and/or other carrier that is capable of carrying an integrated circuit.
  • the integrated circuit 402 can include a charge pump circuit that is similar to the charge pump circuit 101 or 201 described above in conjunction with FIGS. 1 and 2 , respectively.
  • the integrated circuit 402 can be electrically coupled with the substrate board 401 .
  • the integrated circuit 402 can be electrically coupled with the substrate board 401 through bumps 405 .
  • the integrated circuit 402 can be electrically coupled with the substrate board 401 through wire bonding.
  • the system 400 can be part of an electronic system such as computers, wireless communication devices, computer-related peripherals, entertainment devices, or the like.
  • the system 400 including the integrated circuit 402 can provides an entire system in one IC, so-called system on a chip (SOC) or system on integrated circuit (SOIC) devices.
  • SOC devices may provide, for example, all of the circuitry needed to implement a radio system, a television, a video apparatus, a satellite broadcast system, an instrumentation system, a cell phone, personal data assistant (PDA), digital VCR, digital camcorder, digital camera, MP3 player, or the like in a single integrated circuit.
  • PDA personal data assistant
  • VCR digital VCR
  • digital camcorder digital camera
  • MP3 player or the like in a single integrated circuit.
  • an integrated circuit in a first embodiment, includes a first current source.
  • a second current source is electrically coupled with the first current source via a conductive line.
  • a switch circuit is coupled between the first current source and the second current source.
  • a first circuit is coupled between a first node and a second node. The first node is disposed between the first current source and the switch circuit. The second node is coupled with the first current source. The first circuit is configured for substantially equalizing voltages on the first node and the second node.
  • a second circuit is coupled between a third node and a fourth node. The third node is disposed between the second current source and the switch circuit. The fourth node is coupled with the second current source. The second circuit is configured for substantially equalizing voltages on the third node and the fourth node.
  • an integrated circuit in a second embodiment, includes a first current source and a second current source.
  • a switch circuit is coupled between the first current source and the second current source.
  • a first node is disposed between the first current source and the switch circuit.
  • a second node is disposed between the second current source and the switch circuit.
  • a first transistor is coupled with the first current.
  • a third node is disposed between the first transistor and the first current source.
  • a first amplifier is coupled between the first node and the third node.
  • a second transistor is coupled with the second current source.
  • a fourth node is between the second transistor and the second current source.
  • a second amplifier is coupled between the second node and the fourth node.
  • a method of operating a charge pump circuit of a phase-locked system includes substantially equalizing voltages on a first node and a second node.
  • the first node is disposed between a first current source and a switch circuit of the charge pump circuit.
  • the second node is coupled with the first current source.
  • the method further includes substantially equalizing voltages on a third node and a fourth node.
  • the third node is disposed between the switch circuit and a second current source of the charge pump circuit.
  • the fourth node is coupled with the second current source of the charge pump circuit.

Abstract

An integrated circuit includes a first current source. A second current source is electrically coupled with the first current source via a conductive line. A switch circuit is coupled between the first current source and the second current source. A first circuit is coupled between a first node and a second node. The first node is disposed between the first current source and the switch circuit. The second node is coupled with the first current source. The first circuit is configured for substantially equalizing voltages on the first node and the second node. A second circuit is coupled between a third node and a fourth node. The third node is disposed between the second current source and the switch circuit. The fourth node is disposed coupled with the second current source. The second circuit is configured for substantially equalizing voltages on the third node and the fourth node.

Description

RELATED APPLICATIONS
The present application is a reissue of U.S. patent application Ser. No. 12/706,886, filed Feb. 17, 2010, now U.S. Pat. No. 8,183,913, issued May 22, 2012, the content of which is hereby incorporated by reference herein in its entirety.
FIELD OF THE DISCLOSURE
The present disclosure relates generally to the field of semiconductor circuits, and more particularly, to integrated circuits including a charge pump circuit and operating methods thereof.
BACKGROUND OF THE DISCLOSURE
Phase-locked loops (PLLs) are widely used in electronic designs such as radios, television receivers, video apparatuses, satellite broadcasts, and instrumentation systems. PLLs are electronic circuits with a voltage-controlled oscillator (VCO) or a current-controlled oscillator (CCO) that is constantly driven to match the frequency of an input signal.
BRIEF DESCRIPTION OF THE DRAWINGS
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the numbers and dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIG. 1 is a schematic drawing illustrating an exemplary integrated circuit including a charge pump circuit.
FIG. 2 is a schematic drawing illustrating another exemplary integrated circuit including an exemplary charge pump circuit.
FIG. 3 is a schematic drawing illustrating an exemplary controller coupled with an exemplary adjustable resistance circuit RS.
FIG. 4 is a schematic drawing illustrating a system including an exemplary integrated circuit disposed over a substrate board.
DETAILED DESCRIPTION OF THE DISCLOSURE
A PLL circuit includes a charge pump circuit. The charge pump circuit is disposed between a phase frequency detector (PFD) and a voltage-controlled oscillator (VCO). The charge pump circuit receives signals from the PFD to charge or discharge a capacitor that is disposed on a node between the charge pump circuit and the VCO. A current supplied to charge the capacitor is referred to as an up current. Another current supplied to discharge the capacitor is referred to a down current. By adjusting the up current and the down current, the operation of the PLL circuit can be locked.
The applicants found that the voltage on the output end of the charge pump circuit may shift up and down. The variation of the output voltage may result from channel-length modulation of the transistors. The applicants also found that the process of forming the transistors may cause transistor mismatch. Due to the transistor mismatch and/or the channel-length modulation, when the operation of the PLL circuit is locked, the up current is different from the down current. The difference between the up and down currents can result in reference spur, static phase error, and/or jitter at an output end of the PLL circuit.
Based on the foregoing, integrated circuits including a charge pump circuit and operating methods thereof are desired.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features.
Embodiments of the present disclosure are directed to integrated circuits including a charge pump circuit and methods of operating the integrated circuit. By substantially equalizing the up current and the down current of the charge pump circuit, reference spur, static phase error, and/or jitter at an output end of the PLL circuit can be desirably reduced. Following are descriptions of exemplary embodiments regarding the integrated circuit and operating methods thereof. The scope of the present application is not limited thereto.
FIG. 1 is a schematic drawing illustrating an exemplary integrated circuit including a charge pump circuit. In FIG. 1, an integrated circuit 100 can include a charge pump circuit 101. The integrated circuit 100 can be an analog phase-locked system, e.g., a phase-locked loop (PLL), a delay-locked loop (DLL), a clock and data recovery (CDR) circuit, or the like. In some embodiments, the charge pump circuit 101 can be disposed between a phase frequency detector (PFD) (not shown) and a voltage-controlled oscillator (VCO) (not shown). At least one capacitor can be coupled with a node that is disposed between the charge pump circuit 101 and the VCO. A current can flow from the charge pump circuit 101 to the capacitor to charge the capacitor or flow to the charge pump circuit 101 from the capacitor to discharge the capacitor.
In some embodiments, the charge pump circuit 101 can include current sources 110 and 120. A switch circuit 130 can be electrically coupled between the current sources 110 and 120. The current sources 110 and 120 can be electrically coupled with each other via a conductive line 135. A circuit 140 can be disposed between nodes N1 and N3. A circuit 150 can be disposed between nodes N2 and N4. The node N1 can be disposed between the current source 110 and the switch circuit 130. The node N2 can be disposed between the current source 120 and the switch circuit 130. The nodes N3 and N4 can be coupled with the current source 110 and 120, respectively. The circuit 140 can be configured for substantially equalizing voltages on the nodes N1 and N3. The circuit 150 can be configured for substantially equalizing voltages on the nodes N2 and N4.
Referring to FIG. 1, if the phase-locked system is locked, currents I1 and I2 can flow on the nodes N3 and N4, respectively. Since the currents I1 and I2 are flowing on the same conductive line 135, the current I1 flowing on the node N3 can be substantially equal to the current I2 flowing on the node N4. By substantially equalizing the voltages on the nodes N1 and N3, the current I1 flowing on the node N3 can be substantially equal to a current IDOWN flowing on the node N1. In some embodiments, the current IDOWN can be referred to as a down current. By substantially equalizing the voltages on the nodes N2 and N4, the current I2 flowing on the node N4 can be substantially equal to a current IUP flowing on the node N2. In some embodiments, the current Iup can be referred to as an up current. The current IDOWN can be substantially equal to the current IUP. By substantially equalizing the currents IUP and IDOWN, reference spur, static phase error, and/or jitter at an output end of the integrated circuit 100 can be desirably reduced.
FIG. 2 is a schematic drawing illustrating another exemplary integrated circuit including an exemplary charge pump circuit. Items of FIG. 2 that are the same items in FIG. 1 are indicated by the same reference numerals, increased by 100. In FIG. 2, a current source 210 can include transistors M1 and M2. In some embodiments, the transistors M1 and M2 can be NMOS transistors. Gates of the transistors M1 and M2 can be coupled with each other. Drains of the transistors M1 and M2 can be coupled with the nodes N1 and N3, respectively. Sources of the transistors M1 and M2 can be coupled to a power source, e.g., power source VSS or ground.
Referring again to FIG. 2, a current source 220 can include transistors M3 and M4. In some embodiments, the transistors M3 and M4 can be PMOS transistors. Gates of the transistors M3 and M4 can be coupled with each other. Drains of the transistors M3 and M4 can be coupled with the nodes N2 and N4, respectively. Sources of the transistors M3 and M4 can be coupled to a power source, e.g., power source VDD. It is noted that the disposition, number, and/or type of transistors in the current sources 210 and 220 are merely exemplary. One skilled in the art can modify them to achieve desired current sources.
Referring again to FIG. 2, a switch circuit 230 can include pass gates (not labeled). In some embodiments, two pass gates can be coupled in series. The series pass gates can be coupled with another series pass gates in parallel. Each of the pass gates can receive at least one control signal, e.g., signals UP/UPB or DN/DNB, to turn on or off transistors of the pass gates so as to charge or discharge a capacitor (not shown) coupled with an output end VOP of the switch circuit 230. The switch circuit 230 can include an amplifier (not labeled). The amplifier can be disposed between the two series pass gates. It is noted that the disposition, number, and/or type of transistors of the switch circuit 230 are merely exemplary. One skilled in the art can modify them to achieve a desired switch circuit.
Referring to FIG. 2, a circuit 240 can be disposed between the nodes N1 and N3. In some embodiments, the circuit 240 can include an amplifier A1 and a transistor M5, such as an NMOS transistor. The amplifier A1 can have a gain of about 60 dB or more. Input ends of the amplifier A1 can be coupled between the nodes N1 and N3. An output end of the amplifier A1 can be coupled with a gate of the transistor M5. A source of the transistor M5 can be coupled with the node N3.
As noted, the circuit 240 is configured for substantially equalizing the voltages on the nodes N1 and N3. For example, the amplifier A1 can detect the voltages on the nodes N1 and N3. If the voltage on the node N1 is higher than that of the node N3, the amplifier A1 can output a signal to the transistor M5. The signal can control the transistor M5 for pulling up the voltage on the node N3 such that the voltage on the node N1 is substantially equal to the voltage on the node N3. If the voltage on the node N1 is lower than that of the node N3, the amplifier A1 can output a signal to the transistor M5. The signal can control the transistor M5 for pulling down the voltage on the node N3 such that the voltage on the node N1 is substantially equal to the voltage on the node N3.
As noted, the currents IDOWN and I1 flowing on the nodes N1 and N3, respectively, are substantially equal to currents flowing through the transistors M1 and M2, respectively. The currents IDOWN and I1 are related to the voltage drops VDs of the transistors M1 and M2, respectively. As noted, the sources of the transistors M1 and M2 are coupled to the same voltage source, e.g., VSS or ground. Since the circuit 240 substantially equalizes the voltages on the nodes N1 and N3, i.e., the drains of the transistors M1 and M2, respectively. The voltage drop Vis of the transistors M1 can be substantially equal to that of the transistor M2. The current IDOWN can be substantially equal to the current I1.
Referring to FIG. 2, the circuit 250 can be disposed between the nodes N2 and N4. In some embodiments, the circuit 250 can include an amplifier A2 and a transistor M6, e.g., a PMOS transistor. The amplifier A2 can have a gain of about 60 dB or more. Input ends of the amplifier A2 can be coupled between the nodes N2 and N4. An output end of the amplifier A2 can be coupled with a gate of the transistor M6. A source of the transistor M6 can be coupled with the node N4.
As noted, the circuit 250 is configured for substantially equalizing the voltages on the nodes N2 and N4. For example, the amplifier A2 can detect the voltages on the nodes N2 and N4. If the voltage on the node N2 is higher than that of the node N4, the amplifier A2 can output a signal to the transistor M6. The signal can control the transistor M6 to pull up the voltage on the node N4 such that the voltage on the node N2 is substantially equal to the voltage on the node N4. If the voltage on the node N2 is lower than that of the node N4, the amplifier A2 can output a signal to the transistor M6. The signal can control the transistor M6 to pull down the voltage on the node N4 such that the voltage on the node N2 is substantially equal to the voltage on the node N4.
As noted, the currents IUP and I2 flowing on the nodes N2 and N4, respectively, are substantially equal to currents flowing through the transistors M3 and M4, respectively. The currents IUP and I2 are related to the voltage drops Vis of the transistors M3 and M4, respectively. As noted, the sources of the transistors M3 and M4 are coupled to the same voltage source, e.g., VDD. Since the circuit 240 substantially equalizes the voltages on the nodes N2 and N4, i.e., the drains of the transistors M3 and M4, respectively. The voltage drop VDS of the transistors M3 can be substantially equal to that of the transistor M4. The current IUP can be substantially equal to the current I2. Since the current I1 is substantially equal to the current I2, the current IUP can be substantially equal to the current IDOWN, too. In some embodiments, even if the voltage on the output end VOP of the charge pump circuit 201 may shift up or down, the current IUP can be substantially equal to the current IDOWN. By substantially equalizing the currents IUP and IDOWN, the reference spur, the static phase error, and/or jitter can be desirably reduced when the phase-locked system is locked. It is noted that the disposition, number, and/or type of the amplifiers and transistors of the circuits 240 and 250 are merely exemplary. One skilled in the art can modify them to achieve desired circuits.
As noted, the current IUP can be substantially equal to the current IDOWN. It is found that the currents IUP and IDOWN may be different from a predetermined current that is predetermined to charge or discharge the capacitor (not shown) coupled with the output end VOP of the charge pump circuit 201. The mismatch of the predetermined current and the currents IUP and IDOWN may resulting from the dimensions, e.g., length, of the transistors of the charge pump circuit 200. For example, the predetermined current is about 100 μA and the currents IUP and IDOWN can be about 80 μA. In some embodiments, adjusting the currents IUP and IDOWN to be substantially equal to the predetermined current is desired.
Referring again to FIG. 2, the charge pump circuit 201 can include a current source 255. The current source 255 can be coupled between a power source, e.g., the power source VDD, and a resistor R2, which is coupled with another power source, e.g., the power source VSS. The current source 255 can be coupled with an input end of the comparator 260.
In some embodiments, the current source 220 can include a transistor M7. The transistor M7 can be, for example, a PMOS transistor. A source of the transistor M7 can be coupled with a voltage source, e.g., the voltage source VDD. A drain of the transistor M7 can be coupled with a resistor R1, which is coupled with another power source, e.g., the power source VSS. A gate of the transistor M7 can be coupled with the gates of the transistors M2 and M4. By applying the same voltage to gates of the transistors M2, M4, and M7, the current I2 flowing through the transistor M4 can be mirrored to the transistors M4 and M7 such that the current IUP is substantially equal to a charge pump current Ipump flows through the transistor M7.
Referring to FIG. 2, the transistor M7 and the current source 255 can be coupled with the input ends of the comparator 260. The charge pump circuit 201 can include a controller 270 coupled with an output end of the comparator 260. The controller 270 can be coupled with an adjustable resistance circuit RS disposed on a conductive line 235. In some embodiments, the adjustable resistance circuit RS can be disposed between the circuits 240 and 250. By adjusting the resistance of the adjustable resistance circuit RS, the charge pump current Ipump can be adjusted to be substantially equal to a predetermined current ISS that is provided from the current source 255.
As noted, the current source 255 is configured to provide the predetermined current ISS. The comparator 260 can receive and compare the predetermined current ISS and the charge pump current Ipump so as to output an output signal to a controller 270. Corresponding to the output signal from the comparator 260, the controller 270 is configured to adjust the resistance of the adjustable resistance circuit RS.
For example, if the predetermined current ISS is larger than the charge pump current Ipump, the controller 270 can adjust the resistance of the adjustable resistance circuit RS to a lower resistance so as to increase the current I2 flowing through the transistor M4. Since the current I2 is increased, the charge pump current Ipump can be increased to a level that is substantially equal to the predetermined current ISS.
If the predetermined current ISS is smaller than the charge pump current Ipump, the controller 270 can adjust the resistance of the adjustable resistance circuit RS to a higher resistance so as to reduce the current I2 flowing through the transistor M4. Since the current I2 is decreased, the charge pump current Ipump can be decreased to a level that is substantially equal to the predetermined current ISS. By adjusting the resistance of the adjustable resistance circuit RS, the charge pump current Ipump can be substantially equal to the predetermined current ISS.
FIG. 3 is a schematic drawing illustrating an exemplary controller coupled with an exemplary adjustable resistance circuit RS. In FIG. 3, the controller 270 can include a counter 310. The adjustable resistance circuit RS can include a series of resistors r1-rn and a series of switches s1-sn. Each of the switches s1-sn is disposed in parallel with a corresponding one of the resistors r1-rn. The counter 310 is configured to turn on or off at least one of the switches s1-sn to adjust the resistance of the adjustable resistance circuit RS. It is noted that the adjustable resistance circuit RS described above in conjunction with FIG. 3 is merely exemplary. One skilled in the art can use any adjustable resistance circuit to adjust the resistance between circuits 240 and 250.
FIG. 4 is a schematic drawing illustrating a system including an exemplary integrated circuit disposed over a substrate board. In FIG. 4, a system 400 can include an integrated circuit 402 disposed over a substrate board 401. The substrate board 401 can include a printed circuit board (PCB), a printed wiring board and/or other carrier that is capable of carrying an integrated circuit. The integrated circuit 402 can include a charge pump circuit that is similar to the charge pump circuit 101 or 201 described above in conjunction with FIGS. 1 and 2, respectively. The integrated circuit 402 can be electrically coupled with the substrate board 401. In embodiments, the integrated circuit 402 can be electrically coupled with the substrate board 401 through bumps 405. In other embodiments, the integrated circuit 402 can be electrically coupled with the substrate board 401 through wire bonding. The system 400 can be part of an electronic system such as computers, wireless communication devices, computer-related peripherals, entertainment devices, or the like.
In embodiments, the system 400 including the integrated circuit 402 can provides an entire system in one IC, so-called system on a chip (SOC) or system on integrated circuit (SOIC) devices. These SOC devices may provide, for example, all of the circuitry needed to implement a radio system, a television, a video apparatus, a satellite broadcast system, an instrumentation system, a cell phone, personal data assistant (PDA), digital VCR, digital camcorder, digital camera, MP3 player, or the like in a single integrated circuit.
From the foregoing, in a first embodiment, an integrated circuit includes a first current source. A second current source is electrically coupled with the first current source via a conductive line. A switch circuit is coupled between the first current source and the second current source. A first circuit is coupled between a first node and a second node. The first node is disposed between the first current source and the switch circuit. The second node is coupled with the first current source. The first circuit is configured for substantially equalizing voltages on the first node and the second node. A second circuit is coupled between a third node and a fourth node. The third node is disposed between the second current source and the switch circuit. The fourth node is coupled with the second current source. The second circuit is configured for substantially equalizing voltages on the third node and the fourth node.
In a second embodiment, an integrated circuit includes a first current source and a second current source. A switch circuit is coupled between the first current source and the second current source. A first node is disposed between the first current source and the switch circuit. A second node is disposed between the second current source and the switch circuit. A first transistor is coupled with the first current. A third node is disposed between the first transistor and the first current source. A first amplifier is coupled between the first node and the third node. A second transistor is coupled with the second current source. A fourth node is between the second transistor and the second current source. A second amplifier is coupled between the second node and the fourth node.
In a third embodiment, a method of operating a charge pump circuit of a phase-locked system is provided. The method includes substantially equalizing voltages on a first node and a second node. The first node is disposed between a first current source and a switch circuit of the charge pump circuit. The second node is coupled with the first current source. The method further includes substantially equalizing voltages on a third node and a fourth node. The third node is disposed between the switch circuit and a second current source of the charge pump circuit. The fourth node is coupled with the second current source of the charge pump circuit.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (18)

What is claimed is:
1. An integrated circuit comprising:
a first current source;
a second current source electrically coupled with the first current source via a conductive line;
a switch circuit coupled between the first current source and the second current source;
a first circuit coupled between a first node and a second node, the first node being disposed between the first current source and the switch circuit, the second node being coupled with the first current source, wherein the first circuit is configured for substantially equalizing voltages on the first node and the second node;
a second circuit coupled between a third node and a fourth node, the third node being disposed between the second current source and the switch circuit, the fourth node being coupled with the second current source, wherein the second circuit is configured for substantially equalizing voltages on the third node and the fourth node;
a third current source;
a comparator coupled between the second current source and the third current source;
a controller coupled with an output end of the comparator; and
an adjustable resistance circuit coupled with the controller, the adjustable resistance circuit being disposed between the first circuit and the second circuit.
2. The integrated circuit of claim 1, wherein
the first current source includes a first transistor and a second transistor;
the second current source includes a third transistor and a fourth transistor;
the first circuit is disposed between drains of the first and second transistors, wherein the first circuit is configured for substantially equalizing voltages on the drains of the first and second transistors; and
the second circuit is disposed between drains of the third and fourth transistors, wherein the second circuit is configured for substantially equalizing voltages on the drains of the third and fourth transistors.
3. The integrated circuit of claim 2, wherein the first circuit comprises
a first amplifier coupled between the drains of the first and second transistors; and
a fifth transistor having a gate coupled with an output end of the first amplifier.
4. The integrated circuit of claim 3, wherein the second circuit comprises:
a second amplifier coupled between the drains of the third and fourth transistors; and
a sixth transistor having a gate coupled with an output end of the second amplifier.
5. The integrated circuit of claim 4, wherein each of the first and second amplifiers has a gain of about 60 dB or more.
6. The integrated circuit of claim 1, wherein the comparator is configured to compare a first current from the second current source and a second current from the third current source to output a signal for triggering the controller to adjust a resistance of the adjustable resistance circuit.
7. The integrated circuit of claim 1, wherein the controller includes a counter, the adjustable resistance circuit includes a series of resistors and a series of switches, and each of the switches is disposed in parallel with a corresponding one of the resistors, wherein the counter is configured to turn on or off at least one of the switches to adjust a resistance of the adjustable resistance circuit.
8. An integrated circuit comprising:
a first current source;
a second current source;
a switch circuit coupled between the first current source and the second current source, wherein a first node is between the first current source and the switch circuit, and a second node is between the second current source and the switch circuit;
a first transistor coupled with the first current source, wherein a third node is disposed between the first transistor and the first current source;
a first amplifier coupled between the first node and the third node;
a second transistor coupled with the second current source, wherein a fourth node is disposed between the second transistor and the second current source;
a second amplifier coupled between the second node and the fourth node
a third current source;
a comparator coupled between the second current source and the third current source;
a controller coupled with an output end of the comparator; and
an adjustable resistance circuit coupled with the controller, the adjustable resistance circuit being disposed between the first transistor and the second transistor.
9. The integrated circuit of claim 8, wherein each of the first and second amplifiers has a gain of about 60 dB or more.
10. The integrated circuit of claim 8, wherein the comparator is configured to compare a first current from the second current source and a second current from the third current source to output a signal for triggering the controller to adjust a resistance of the adjustable resistance circuit.
11. The integrated circuit of claim 10, wherein the controller includes a counter, the adjustable resistance circuit includes a series of resistors and a series of switches, and each of the switches is disposed in parallel with a corresponding one of the resistors, wherein the counter is configured to turn on or off at least one of the switches to adjust a resistance of the adjustable resistance circuit.
12. A method of operating a charge pump circuit of a phase-locked system, the method comprising:
substantially equalizing voltages on a first node and a second node, wherein the first node is disposed between a first current source and a switch circuit of the charge pump circuit, and the second node is coupled with the first current source;
substantially equalizing voltages on a third node and a fourth node, wherein the third node is disposed between the switch circuit and a second current source of the charge pump circuit, and the fourth node is coupled with the second current source; and
adjusting a resistance of an adjustable resistance circuit disposed between the first second node and the third fourth node so as to adjust a charge pump current flowing through the first current source and the second current source.
13. The method of claim 12, wherein substantially equalizing voltages on the first node and the second node comprises:
detecting the voltages on the first node and the second node; and
adjusting the voltage on the second node so as to substantially equalize the voltages on the first node and the second node.
14. The method of claim 13, wherein detecting the voltages on the first node and the second node comprises detecting the voltages on drains of a first transistor and a second transistor of the first current source.
15. The method of claim 12, wherein substantially equalizing voltages on the third node and the fourth node comprises:
detecting the voltages on the third node and the fourth node; and
adjusting the voltage on the fourth node so as to substantially equalize the voltages on the third node and the fourth node.
16. The method of claim 15, wherein detecting the voltages on the third node and the fourth node comprises detecting the voltages on drains of a third transistor and a fourth transistor of the second current source.
17. The method of claim 12, wherein adjusting the resistance of the adjustable resistance circuit comprises:
comparing the charge pump current with a predetermined current so as to generate an output signal; and
responding to the output signal, adjusting the resistance of the adjustable resistance circuit such that the charge pump current is substantially equal to the predetermined current.
18. A circuit comprising:
a first current source having a first node and a second node;
a second current source having a third node and a fourth node;
a switch circuit coupled between the first node and the third node;
a first circuit coupled with the first node and the second node and configured to equalize voltages on the first node and the second node;
a second circuit coupled with the third node and the fourth node and configured to equalize voltages on the third node and the fourth node;
an adjustable resistance circuit coupled between the first circuit and the second circuit; and
a controller configured to adjust a current flowing through the first current source and the second current source by adjusting a resistance of the adjustable resistance circuit.
US14/284,181 2010-02-17 2014-05-21 Integrated circuits including a charge pump circuit and operating methods thereof Active 2030-09-05 USRE46107E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/284,181 USRE46107E1 (en) 2010-02-17 2014-05-21 Integrated circuits including a charge pump circuit and operating methods thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/706,886 US8183913B2 (en) 2010-02-17 2010-02-17 Integrated circuits including a charge pump circuit and operating methods thereof
US14/284,181 USRE46107E1 (en) 2010-02-17 2014-05-21 Integrated circuits including a charge pump circuit and operating methods thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/706,886 Reissue US8183913B2 (en) 2010-02-17 2010-02-17 Integrated circuits including a charge pump circuit and operating methods thereof

Publications (1)

Publication Number Publication Date
USRE46107E1 true USRE46107E1 (en) 2016-08-16

Family

ID=44369246

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/706,886 Ceased US8183913B2 (en) 2010-02-17 2010-02-17 Integrated circuits including a charge pump circuit and operating methods thereof
US14/284,181 Active 2030-09-05 USRE46107E1 (en) 2010-02-17 2014-05-21 Integrated circuits including a charge pump circuit and operating methods thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/706,886 Ceased US8183913B2 (en) 2010-02-17 2010-02-17 Integrated circuits including a charge pump circuit and operating methods thereof

Country Status (2)

Country Link
US (2) US8183913B2 (en)
CN (1) CN102163914B (en)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5447293B2 (en) * 2010-08-20 2014-03-19 富士通株式会社 Reference current generation circuit and information processing apparatus including the same
KR101083682B1 (en) * 2010-09-03 2011-11-16 주식회사 하이닉스반도체 Semiconductor apparatus
US8525564B2 (en) * 2010-10-20 2013-09-03 University Of Southern California Charge-based phase locked loop charge pump
CN103107806B (en) * 2011-11-14 2017-09-15 深圳市锐迪芯电子有限公司 A kind of low miscellaneous spectrum Sigma Delta decimal N phaselocked loops
US20130265104A1 (en) * 2012-04-05 2013-10-10 Mediatek Singapore Pte. Ltd. Method and apparatus for current control in a circuit
US8896357B2 (en) 2012-05-04 2014-11-25 Finisar Corporation Integrated processor and CDR circuit
US8704568B1 (en) * 2012-09-28 2014-04-22 Analog Devices, Inc. Sub-gate delay adjustment using digital locked-loop
US8917126B1 (en) * 2013-12-23 2014-12-23 International Business Machines Corporation Charge pump operating voltage range control using dynamic biasing
US9460797B2 (en) 2014-10-13 2016-10-04 Ememory Technology Inc. Non-volatile memory cell structure and non-volatile memory apparatus using the same
US9819523B2 (en) * 2016-03-09 2017-11-14 Qualcomm Incorporated Intelligent equalization for a three-transmitter multi-phase system
US9768684B1 (en) 2016-10-26 2017-09-19 Qualcomm Incorporated Differential charge pump with extended output control voltage range
US10361707B2 (en) * 2017-11-29 2019-07-23 International Business Machines Corporation Efficient differential charge pump with sense and common mode control
EP3514961B1 (en) * 2018-01-19 2021-05-12 Socionext Inc. Charge pump circuitry
CN109799868B (en) * 2018-12-29 2022-10-11 晶晨半导体(上海)股份有限公司 Error compensation method for phase difference value device of digital frequency generator

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6124755A (en) * 1997-09-29 2000-09-26 Intel Corporation Method and apparatus for biasing a charge pump
US6603348B1 (en) * 2002-04-18 2003-08-05 International Business Machines Corporation Center tap level control for current mode differential driver
US6853253B2 (en) * 2002-01-03 2005-02-08 Alcatel Load pump with an extremely wide output voltage
US20050195003A1 (en) * 2004-03-05 2005-09-08 Soe Zaw M. Charge pump circuit using active feedback controlled current sources
US20050237092A1 (en) * 2004-04-27 2005-10-27 Hiroshi Kawago Charge pump circuit reducing noise and charge error and PLL circuit using the same
US7256631B2 (en) * 2004-08-02 2007-08-14 Samsung Electronics Co., Ltd. Charge pump with balanced and constant up and down currents
US7418071B2 (en) * 1999-03-01 2008-08-26 Micron Technology, Inc. Method and apparatus for generating a phase dependent control signal
US7570105B1 (en) * 2007-10-04 2009-08-04 Altera Corporation Variable current charge pump with modular switch circuit
US7812652B2 (en) * 2009-01-16 2010-10-12 Micron Technology, Inc. Locked loops, bias generators, charge pumps and methods for generating control voltages

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3928834B2 (en) * 1999-02-02 2007-06-13 新日本無線株式会社 PLL circuit
JP4608153B2 (en) * 2001-09-10 2011-01-05 ルネサスエレクトロニクス株式会社 Charge pump current correction circuit
KR101087816B1 (en) * 2003-08-29 2011-11-30 엔엑스피 비 브이 Differentuial charge pump with common mode control
CN101515709B (en) * 2009-03-27 2010-09-15 东南大学 Charge pump of ultralow mismatching phase-locked loop circuit

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6124755A (en) * 1997-09-29 2000-09-26 Intel Corporation Method and apparatus for biasing a charge pump
US7418071B2 (en) * 1999-03-01 2008-08-26 Micron Technology, Inc. Method and apparatus for generating a phase dependent control signal
US6853253B2 (en) * 2002-01-03 2005-02-08 Alcatel Load pump with an extremely wide output voltage
US6603348B1 (en) * 2002-04-18 2003-08-05 International Business Machines Corporation Center tap level control for current mode differential driver
US20050195003A1 (en) * 2004-03-05 2005-09-08 Soe Zaw M. Charge pump circuit using active feedback controlled current sources
US20050237092A1 (en) * 2004-04-27 2005-10-27 Hiroshi Kawago Charge pump circuit reducing noise and charge error and PLL circuit using the same
US7256631B2 (en) * 2004-08-02 2007-08-14 Samsung Electronics Co., Ltd. Charge pump with balanced and constant up and down currents
US7570105B1 (en) * 2007-10-04 2009-08-04 Altera Corporation Variable current charge pump with modular switch circuit
US7812652B2 (en) * 2009-01-16 2010-10-12 Micron Technology, Inc. Locked loops, bias generators, charge pumps and methods for generating control voltages

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Loke, Alvin L. S., et al., "A Versatile 90-nm CMOS Charge-Pump PLL for SerDes Transmitter Clocking", IEEE Journal of Solid-State Circuits, vol. 41, No. 8, Aug. 2006, pp. 1894-1907.

Also Published As

Publication number Publication date
CN102163914A (en) 2011-08-24
US8183913B2 (en) 2012-05-22
CN102163914B (en) 2014-03-12
US20110199152A1 (en) 2011-08-18

Similar Documents

Publication Publication Date Title
USRE46107E1 (en) Integrated circuits including a charge pump circuit and operating methods thereof
US7592877B2 (en) Variable frequency oscillator and communication circuit with it
US8044724B2 (en) Low jitter large frequency tuning LC PLL for multi-speed clocking applications
US7161401B2 (en) Wide output-range charge pump with active biasing current
US20130076450A1 (en) Low noise bias circuit for a pll oscillator
KR101055935B1 (en) Hybrid Current-Stabbed Phase-Interpolation Circuit for Voltage-Controlled Devices
US7688122B2 (en) Charge pump with cascode biasing
US10686454B2 (en) Clock generator circuit and clock generating method
US7154352B2 (en) Clock generator and related biasing circuit
US20180191358A1 (en) Band selected clock data recovery circuit and associated method
US7616071B2 (en) PLL circuit and semiconductor device provided with PLL circuit
US8217729B2 (en) Integrated circuits including an LC tank circuit and operating methods thereof
EP1265364B1 (en) Precision closed loop delay line for wide frequency data recovery
US7701304B2 (en) Voltage controlled oscillator, and PLL circuit and radio communication apparatus using the same
US9374099B2 (en) Oscillating signal generator, phase-lock loop circuit using the oscillating signal generator and control method of the oscillating signal generator
US20180115239A1 (en) Differential charge pump with extended output control voltage range
CN110858750B (en) Charge pump circuit and related method
US20070241823A1 (en) Rail-to-rail input voltage-controlled oscillating device
US9391626B2 (en) Capacitive load PLL with calibration loop
US8885787B2 (en) Clock and data recovery using LC voltage controlled oscillator and delay locked loop
US8531218B1 (en) Frequency generating system
US20090289674A1 (en) Phase-locked loop
US8493115B2 (en) Phase locked loop circuit and system having the same
TW202301810A (en) Realignment method
TWI637601B (en) Band selected clock data recovery circuit and associated method

Legal Events

Date Code Title Description
MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY