WO1986005045A1 - Improvement in or relating to synthesisers - Google Patents

Improvement in or relating to synthesisers Download PDF

Info

Publication number
WO1986005045A1
WO1986005045A1 PCT/GB1986/000090 GB8600090W WO8605045A1 WO 1986005045 A1 WO1986005045 A1 WO 1986005045A1 GB 8600090 W GB8600090 W GB 8600090W WO 8605045 A1 WO8605045 A1 WO 8605045A1
Authority
WO
WIPO (PCT)
Prior art keywords
output
delay
summing
receiving
combiner
Prior art date
Application number
PCT/GB1986/000090
Other languages
French (fr)
Inventor
Thomas Jackson
Original Assignee
Plessey Overseas Limited
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Overseas Limited filed Critical Plessey Overseas Limited
Priority to DE8686901441T priority Critical patent/DE3671815D1/en
Publication of WO1986005045A1 publication Critical patent/WO1986005045A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/197Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
    • H03L7/1974Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
    • H03L7/1976Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider

Definitions

  • further feedback means are provided for feeding the output of the digital slicer via an integrator to a combiner means arranged to receive the output of the phase detector.

Abstract

A frequency synthesiser of the fractional N type comprising a voltage controlled oscillator (58) for producing an output signal which is afforded to a phase detector (52) via a variable divider (62) to provide a control signal for the voltage controlled oscillator in the presence of a phase difference between a reference signal from a reference source and the signal afforded thereto from the variable divider wherein the division ratio of the variable divider is set in dependence upon the output of an interpolator arrangement (2) comprising combiner means (4) for receiving a digital input, digital controller means (6) for receiving an output from the combiner means, digital slicer (8) means for receiving an output from the digital controller means, feedback means for affording the output of the digital slicer means to a component for varying the division ratio of the variable divider.

Description

IMPROVEMENT IN OR RELATING TO SYNTHESISERS
The present invention relates to improvements in synthesisers of the fractional N type and in particular, to improvements for compensating the ripple signal produced in such synthesisers when operating in the fractional N mode.
Frequency synthesisers usually comprise a voltage controlled oscillator (VCO) for providing an output signal and arranged in a phase lock loop. In order to adjust the frequency of the output signal of the synthesiser the output signal of the VCO is fed via a variable divider to a phase detector which provides a control signal to the VCO in the presence of a phase difference between a reference signal from a reference source and the output signal from the variable divider. The output frequency of such synthesisers can, however, only be varied as a multiple of the reference signal frequency and it is usually desirable to vary the output frequency in relatively small increments. If the reference signal frequency is reduced in order to produce sufficiently small increments the settling time of the synthesiser may be increased to an extent such that it is impractical for many applications. It has, therefore, previously been proposed to include additional circuitry in the synthesiser to enable operation in the fractional N mode and such synthesisers are generally known as fractional N synthesisers. In a fractional N synthesiser the division ratio N of the variable divider is controlled in multiples of N such that, over a number of cycles of the reference signal, the mean value of the division ratio, termed N mean, is the desired fraction of the division ratio N.
However, the operation of the synthesiser in the fractional N mode usually gives rise to a ripple signal, which in view of the phase lock loop configuration in the synthesiser, produces frequency modulation of the output signal from the voltage controlled oscillator and hence, the output signal has poor spectral purity.
In order to compensate for the ripple signal it has been proposed to include a phase modulator between the variable divider and phase detector of the phase lock loop. The phase modulator is driven with a drive signal in order to provide compensation of the ripple signal. However, accurate compensation of the ripple signal is heavily dependent on the accurate setting of the level of the drive signal to the phase modulator. Previous attempts to use feedback control to correct the level of the drive signal, and thus to provide optimum compensation of the ripple signal, have relied upon the extraction of a ripple rate signal from the control signal for the voltage controlled oscillator. However, the ampltude of the ripple signal is small compared to the amplitude of the control signal of the VCO and hence, it is difficult to control accurately the level of the drive signal for the phase modulator.
At present most fractional-N synthesisers are interpolated using either a single or a double accumulator scheme to obtain sub-reference rate output frequencies. In both cases the accumulators produce a bit stream which is applied to the variable divider. The integral of the bit stream is applied via a D/A converter to the synthesiser phase detector output. The sidebands produced by the interpolation are therefore cancelled leaving the induced frequency shift intact. The single accumulator scheme works well so long as good tracking between the cancellation waveform and the ripple at the phase detector output is maintained. This is not easily achieved with variations in temperature, ageing and vibration. Also the initial calibration is extremely difficult due to the high sensitivities involved.
The double accummulator scheme produces a more efficient output bit stream which actually spreads out the unwanted interpolation sidebands. This results in a reduction of sideband amplitude at a rate of 20dB per decade of interpolation over a single accumulator scheme. It achieves this by running two accumulators in a series/parallel arrangement. The two output bits streams are suitably combined to form another more efficient bit stream. Thus the matching of the cancellation waveform is relaxed by an order of magnitude and the problems associated with good tracking are much reduced.
The double accumulator scheme is a sub optimum sytem because there are additional sidebands present which produce "temporary phase shifts" within the synthesiser. This reduces the performance possible from such a system. An objective of the present invention is to provide an interpolation scheme the system design of which will reduce the interpolation sidebands and improve the performance of the synthesiser.
According to the present invention there is provided a frequency synthesiser of the fractional N type comprising a voltage controlled oscillator for producing an output signal which is afforded to a phase detector via a variable divider to provide a control signal for the voltage controlled oscillator in the presence of a phase difference between a reference signal from a reference source and the signal afforded thereto from the variable divider wherein the division ratio of the variable divider is set in dependence upon the output of an interpolator arrangement comprising combiner means for receiving an input, controller means for receiving an output from the combiner means, digital slicer means for receiving an output from the controller means, feedback means for affording the output of the digital slicer means to the combiner means and output means for affording the output of the digital slicer means to a component for varying the division ratio of the variable divider.
In one embodiment of the present invention the controller means comprises summing means for receiving the output from the combiner means, delay means coupled to the summing means, and a feedback loop for affording the output of the delay means to 'the summing means.
In a more preferred embodiment the controller means comprises summing means for receiving the output from the combiner means, first delay means coupled to the summing means, second delay means coupled to the first delay means, further summing means coupled to the second delay means, a feedback loop for affording the output of the further summing means to the summing means, and a feed forward loop, including multiplier means, for affording an output from the first delay means to the further summing means.
In a still more preferred embodiment the controller means comprises summing means for receiving the output from the combiner means, first delay means coupled to the summing means, second delay means coupled to the first delay means, third delay means coupled to the second delay means, further summing means coupled to the third delay means, a feedback loop for affording the output of the further summing means to the summing means, a first feed forward loop, including first multiplier means, for affording an output from the first delay means to the further summing means, and a second feed forward loop, including second multiplier means, for affording an output from the second delay means to the further summing means.
Conveniently the delay means comprise D-type flip-flops.
Conveniently the component whose output signal controls the division ratio of the variable divider is in the form of an adder.
In a preferred embodiment of the present invention further feedback means are provided for feeding the output of the digital slicer via an integrator to a combiner means arranged to receive the output of the phase detector.
The combiner means for receiving the output of the phase detector may take the form of a subtractor or adder. If in the form of an adder then an inverter is provided in the further feedback means. -o," The present invention will be described further, by way of examples, with reference to the accompanying drawings in which:-
Figure 1A is a schematic block diagram of an 5 interpolator incorporating a one bit quantiser;
Figure IB is a schematic block diagram of the noise model of the interpolator shown in Figure 1A;
Figure 2 illustrates schematic block diagrams of three types of interpolator; 10 Figure 3 is a graph showing sideband levels against offset frequency;
Figure 4 is a preferred interpolator arrangement; and.
Figure 5 is an interpolated frequency synthesiser 15 according to an embodiment of the present invention.
Referring to Figure 1A, an interpolator 2 comprises combiner means 4, which may take the form of an X-bit adder, for receiving a digital input Dl. The combiner means 4 is connected to a digital controller means 6, the 20 output of which is connected to a one bit quantiser in the form of a digital slicer means 8. Feedback means is provided, in the form of a feedback control loop 10, between the output of the slicer 8 and the combiner means 4. 25 The interpolator shown in Figure 1 limit cycles to produce an output bit stream Do which has a mean mark to space ratio proportional to the digital input word Dl divided by the limiting value S of the slicer 8.
In one embodiment of the present invention this output bit stream Do is added to the LSB of the variable divider data Nl (Figure 5) so that a synthesiser is suitably interpolated.
Figure IB illustrates the noise model of the interpolator 2 where df(Z) is the quantisation noise of the one bit quantiser 8 shown in Figure 1. The quantisaton noise produces the unwanted interpolation sidebands.
If G(z) is the gain of the digital controller means 6 then:
Do(z) = Dl(z) G(z) df(z) (1) 1 + G(z) 1 + G(z)
From this expression it can be seen that as G(z) tends towards infinity, the unwanted sidebands due to df(z) tends to zero. This means that as G(z) is increased a more efficient interpolation sequence results.
The noise term Eq(z) due to df(z) may be expressed as:
Eq(z) = df(z) (2)
1 + G(z) The interpolator 2 may be analysed as follows:
Let: Do(z) M(z) Dl(z)
then the gain of the digital controller means 6J
G(z) = M(z) (3) l-M(z)
It can be seen that equation (3) determines the open loop gain of the system and it is maximised by choosing the fastest closed loop response to a given type of input; such as by the use of an optimum controller for the digital controller means 6, the optimum value for G(z) occurring when the closed loop exhibits a "Deadbeat" response. "Deadbeat" response is described in detail in section 10.8 of "Digital Control Systems" by Benjamin C. Kuo published by Holt/Saunders International Editions, the subject matter of which is incorporated herein by reference. Increasing the type of loop greater reduction of Eq (the error or noise term of the interpolator 2), with respect to interpolation offset frequency. Table A below shows the required controller G(z) for maximum reduction of the noise term Eq for three types of loop. LOOP IMPULSE RESPONSE DIGITAL CONTROLLER
-1 -1
-1
1-z
-1 -2 -1 -2 2z -z 2z -z
-1 -2 l-2z +2
-1 -2 -3 -1 -2 -3 3z -3z +z 3z -3z +z
-1 -2 -3 l-3z +3z -z
Where z"~- is a delay of 1 sample period.
Suitable digital controllers of which the type 1, 2 and 3 optimum controllers referred to in Table A are merely illustrative, are described in detail in Chapter 17 of "Feedback Control System Analysis and Synthesis" by J.J. D'Azzo and C.H. Houpis published by McGraw Hill, the subject matter of which is incorporated herein by reference.
The respective loop block diagrams for type 1, type 2 and type 3 digital controllers are shown in Figure 2.
It can be seen from Figure 2 that the type 1 digital controller comprises summing means 12 in combination with delay means 14 and a feedback loop 16 connecting the output of the delay means 14 to the summing means 12.
The type 2 digital controller, shown in Figure 2, includes a second delay means 18, further summing means 20 and a feed forward loop 22 including a multiplier 24. The type 3 digital controller, shown in Figure 2, includes a third delay means 26 and a second feed forward loop 28 including a multiplier 30. The delay means 14, 18 and 26 used in these controllers may comprise D-type flip-flops. The relative reduction in sideband level for a given type of loop is given in equation (4) below:
R = 20 Logio (N1 + _V2)T (4)
2V
where:
V = tan *TT Fo
Fs Fs = synthesiser reference frequency T = type of loop
Figure 3 shows equation (4) plotted for a synthesiser with a lOOKHz reference rate.
From equation (2):
EQ(z) = df(z)/(l+G(z))
Taking the Bi-linear transform gives:
Figure imgf000014_0001
This shows that the unwanted noise df is shaped by a characteristic of:
Figure imgf000014_0002
This means that if all the sidebands due to interpolation are required to be less than or equal in amplitude to that caused at an offset Fx, then the resulting synthesiser must have an order greater or equal to T + 1 with a bandwidth Fx. This statement assumes that the level of the sideband at Fx is already low enough for pahse cancellation to be unecessary.
Consider the type 3 interpolator shown in Figure 2. Let: Fs = Synthesiser clock
Foff = Offset frequency
S = Limited value of slicer
Dl = Offset data
Foff = Dl Fs/S
Let the offset frequency be in multiples of 100Hz and the synthesiser clock be lOOKHz.
therefore:
S » 1000 Foff = 100D! Hz
Figure 4 shows a practical realisation of the type 3 interpolator the function of which will be understood with reference to Figure 2. There must be sufficient headroom in G(z) for the system to operate linearly. Do is added to Nχ.
Figure 3 shows that if a 4th order synthesiser having a IKHz bandwidth is used then the sidebands on Fo produced by the type 3 interpolator will all be 50dB better than those produced by a type 1 system. These sideband levels are fixed over the lifetime of the synthesiser and over any temperature range. As explained above we have found that the new class of interpolators outperform currently available types by producing more efficient interpolation sequences. These new interpolators are based on non-linear "Dead-beat" control systems which offer optimum performance in this application.
For ease of identification, they are classified above by type number. The type of the control system us denoted by the number of delays contained within it. For interpolators of type 3 and above, the sequences produced are so efficient that phase cancellation of unwanted sidebands is unecessary.
Figure 5 shows how such interpolators are used in accordance with an embodiment of the present invention. The output bit stream Do is added to the LSB of the variable divider data. This enables frequency offsets to be obtained which are less than the clock rate Fs.
If Fo is the synthesiser output frequency, then:
Fo = Fs (Nl+Dl/S) where S > Dl and Foff = FsDl/S
The value of S is determined by the characteristics of the interplator. Foff is the offset frequency produced by the interpolation.
Sideband cancellation is possible by taking the integral of Do and subtracting it from the phase detector output voltage. Referring more particularly to Figure 5 there is illustrated the manner in which the interpolators are incorporated into a synthesiser design in accordance with an embodiment of the present invention.
The reference frequency Fs is fed along a line 50 to the delays in interpolator 2 (see Figure 4) and to a phase comparator 52. The phase comparator 52 is coupled to a loop filter 56 via combiner means, in the form of a subtractor 54, the output from the loop, filter 56 being fed to a voltage controlled oscillator 58. The output signal from the oscillator 58 is fed back to the phase comparator 52 via a variable divider 62 in a feedback line 60. Data Nl is fed to an adder 64 which together with the data Do supplied by the interpolator 2 to the adder 64 provide data N for varying the division ratio of the variable divider 62. Sideband cancellation is accomplished by feeding the data Do via an integrator 66 and subtracting the integral of Do from the phase detector output voltage at the subtractor 54.
Although the present invention has been described with respect to particular embodiments, it should be understood that modifications may be effected within the scope of the invention.

Claims

CLAIMS:
1. A frequency synthesiser of the fractional N type comprising a voltage controlled oscillator for producing an output signal which is afforded to a phase detector via a variable divider to provide a control signal for the voltage controlled oscillator in the presence of a phase difference between a reference signal from a reference source and the signal afforded thereto from the variable divider wherein the division ratio of the variable divider is set in dependence upon the output of an interpolator arrangement comprising combiner means for receiving a digital input, digital controller means for receiving an output from the combiner means, digital slicer means for receiving an output from the digital controller means, and feedback means for affording the output of the digital slicer means to a component of the synthesiser for varying the division ratio of the variable divider.
2. A frequency synthesiser according to claim 1 wherein the digital controller means comprises summing means for receiving the output from the combiner means, delay means coupled to the summing means, and a feedback loop for affording the output of the delay means to the summing means.
3. A frequency synthesiser according to claim 1 wherein the digital controller means comprises summing means for receiving the output from the combiner means, first delay means coupled to the summing means, second delay means coupled to the first delay means, further summing means coupled to the second delay means, a feedback loop for affording the output of the further summing means to the summing means, and a feed forward loop, including multiplier means, for affording an output from the first delay means to the further summing means.
4. A frequency synthesiser according to claim 1 wherein the digital controller means comprises summing means for receiving the output from the combiner means, first delay means coupled to the summing means, second delay means coupled to the first delay means, third delay means coupled to the second delay means, further summing means coupled to the third delay means, a feedback loop for affording the output of the further summing means to the summing means, a first feed forward loop, including first multiplier means, for affording an output from the first delay means to the further summing means, and a second feed forward loop, including second multiplier means, for affording an output from the second delay means to the further summing means.
5. A frequency synthesiser according to any one of claims 2, 3 or 4 wherein the delay means comprise D-type flip-flops.
6. A frequency synthesiser according to any one of claims 1 to 5 wherein the component whose signal controls the division ratio of the variable divider is in the form of an adder.
7. A frequency synthesiser according to any one of claims 1 to 6 wherein further feedback means are provided for feeding the output of the digital slicer via an integrator to a combiner means arranged to receive the output of the phase detector.
8. A frequency synthesiser according to claim 7 wherein the combiner means for receiving the output of the phase detector is in the form of a subtractor.
9. A frequency synthesiser according to claim 7 wherein the combiner means for receiving the output of the phase detector is in the form of an adder, an inverter being provided in the further feedback means.
PCT/GB1986/000090 1985-02-21 1986-02-21 Improvement in or relating to synthesisers WO1986005045A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
DE8686901441T DE3671815D1 (en) 1985-02-21 1986-02-21 IMPROVEMENTS RELATING TO SYNTHESISERS.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB8504542 1985-02-21
GB8504542 1985-02-21

Publications (1)

Publication Number Publication Date
WO1986005045A1 true WO1986005045A1 (en) 1986-08-28

Family

ID=10574889

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB1986/000090 WO1986005045A1 (en) 1985-02-21 1986-02-21 Improvement in or relating to synthesisers

Country Status (6)

Country Link
US (1) US4800342A (en)
EP (1) EP0214217B1 (en)
JP (1) JPS62502230A (en)
DE (1) DE3671815D1 (en)
GB (1) GB2172759B (en)
WO (1) WO1986005045A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1990012458A1 (en) * 1989-03-31 1990-10-18 Plessey Overseas Limited Frequency synthesisers with fractional division
WO1991007824A1 (en) * 1989-11-21 1991-05-30 Carleton University Frequency synthesizer
AT398644B (en) * 1992-07-02 1995-01-25 Vaillant Gmbh DIGITAL CONTROL CIRCUIT
US6011815A (en) * 1997-09-16 2000-01-04 Telefonaktiebolaget Lm Ericsson Compensated ΔΣ controlled phase locked loop modulator
US6047029A (en) * 1997-09-16 2000-04-04 Telefonaktiebolaget Lm Ericsson Post-filtered delta sigma for controlling a phase locked loop modulator
DE19640072C2 (en) * 1996-09-28 2003-10-23 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis
DE19640071C2 (en) * 1996-09-28 2003-11-27 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2238434B (en) * 1989-11-22 1994-03-16 Stc Plc Frequency synthesiser
US5038117A (en) * 1990-01-23 1991-08-06 Hewlett-Packard Company Multiple-modulator fractional-N divider
US5055802A (en) * 1990-04-30 1991-10-08 Motorola, Inc. Multiaccumulator sigma-delta fractional-n synthesis
US5055800A (en) * 1990-04-30 1991-10-08 Motorola, Inc. Fractional n/m synthesis
FR2748872B1 (en) * 1990-08-21 1998-11-27 Thomson Trt Defense MULTIPLE FRACTIONAL DIVISION PHASE LOCKED LOOP FREQUENCY SYNTHESIZER
US5070310A (en) * 1990-08-31 1991-12-03 Motorola, Inc. Multiple latched accumulator fractional N synthesis
US5093632A (en) * 1990-08-31 1992-03-03 Motorola, Inc. Latched accumulator fractional n synthesis with residual error reduction
US5495505A (en) * 1990-12-20 1996-02-27 Motorola, Inc. Increased frequency resolution in a synthesizer
US5111162A (en) * 1991-05-03 1992-05-05 Motorola, Inc. Digital frequency synthesizer having AFC and modulation applied to frequency divider
DE4121361A1 (en) * 1991-06-28 1993-01-07 Philips Patentverwaltung FREQUENCY SYNTHESIS CIRCUIT
JP3241079B2 (en) * 1992-02-24 2001-12-25 株式会社日立製作所 Digital phase locked loop
US5315623A (en) * 1992-08-04 1994-05-24 Ford Motor Company Dual mode phase-locked loop
US5305362A (en) * 1992-12-10 1994-04-19 Hewlett-Packard Company Spur reduction for multiple modulator based synthesis
US5337024A (en) * 1993-06-22 1994-08-09 Rockwell International Corporation Phase locked loop frequency modulator using fractional division
US5495206A (en) * 1993-10-29 1996-02-27 Motorola, Inc. Fractional N frequency synthesis with residual error correction and method thereof
US5889436A (en) * 1996-11-01 1999-03-30 National Semiconductor Corporation Phase locked loop fractional pulse swallowing frequency synthesizer
DE19647474C2 (en) * 1996-11-16 2003-03-13 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis
US6219397B1 (en) * 1998-03-20 2001-04-17 Samsung Electronics Co., Ltd. Low phase noise CMOS fractional-N frequency synthesizer for wireless communications
CA2233831A1 (en) 1998-03-31 1999-09-30 Tom Riley Digital-sigma fractional-n synthesizer
GB0003740D0 (en) * 2000-02-17 2000-04-05 Nokia Networks Oy Frequency synthesiser
US6570452B2 (en) * 2001-09-26 2003-05-27 Ashvattha Semiconductor, Inc. Fractional-N type frequency synthesizer
US7302237B2 (en) * 2002-07-23 2007-11-27 Mercury Computer Systems, Inc. Wideband signal generators, measurement devices, methods of signal generation, and methods of signal analysis
US7024171B2 (en) 2003-02-25 2006-04-04 Icom America, Incorporated Fractional-N frequency synthesizer with cascaded sigma-delta converters
WO2014078311A2 (en) * 2012-11-14 2014-05-22 Adeptence, Llc Frequency synthesis using a phase locked loop
TWI699989B (en) * 2019-07-22 2020-07-21 創意電子股份有限公司 Clock data recovery device and method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2026268A (en) * 1978-07-22 1980-01-30 Racal Communcations Equipment Frequency synthesizers
US4223389A (en) * 1977-06-03 1980-09-16 Hitachi, Ltd. Recursive digital filter having means to prevent overflow oscillation
EP0125790B1 (en) * 1983-05-17 1989-06-21 Marconi Instruments Limited Frequency synthesisers

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4223389A (en) * 1977-06-03 1980-09-16 Hitachi, Ltd. Recursive digital filter having means to prevent overflow oscillation
GB2026268A (en) * 1978-07-22 1980-01-30 Racal Communcations Equipment Frequency synthesizers
EP0125790B1 (en) * 1983-05-17 1989-06-21 Marconi Instruments Limited Frequency synthesisers

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
IEEE Transactions on Communications, Volume COM-23, No. 2, February 1975, New York, (US) VAN GERWEN et al.:"A New Type of Digital Filter for Data Transmission", pages 222-234, see figures 1,4,11,12,13 *

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1990012458A1 (en) * 1989-03-31 1990-10-18 Plessey Overseas Limited Frequency synthesisers with fractional division
WO1991007824A1 (en) * 1989-11-21 1991-05-30 Carleton University Frequency synthesizer
AT398644B (en) * 1992-07-02 1995-01-25 Vaillant Gmbh DIGITAL CONTROL CIRCUIT
DE19640072C2 (en) * 1996-09-28 2003-10-23 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis
DE19640071C2 (en) * 1996-09-28 2003-11-27 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis
US6011815A (en) * 1997-09-16 2000-01-04 Telefonaktiebolaget Lm Ericsson Compensated ΔΣ controlled phase locked loop modulator
US6047029A (en) * 1997-09-16 2000-04-04 Telefonaktiebolaget Lm Ericsson Post-filtered delta sigma for controlling a phase locked loop modulator

Also Published As

Publication number Publication date
EP0214217B1 (en) 1990-06-06
US4800342A (en) 1989-01-24
GB8604337D0 (en) 1986-03-26
GB2172759B (en) 1988-04-13
GB2172759A (en) 1986-09-24
JPS62502230A (en) 1987-08-27
EP0214217A1 (en) 1987-03-18
DE3671815D1 (en) 1990-07-12

Similar Documents

Publication Publication Date Title
EP0214217B1 (en) Improvement in or relating to synthesisers
US4758802A (en) Fractional N synthesizer
CN1768479B (en) Method and system of jitter compensation
US5038117A (en) Multiple-modulator fractional-N divider
US5821816A (en) Integer division variable frequency synthesis apparatus and method
EP0897616B1 (en) Frequency synthesizer with temperature compensation and frequency multiplication and method of providing the same
CA2048646C (en) Fractional n/m synthesis
US5517534A (en) Phase locked loop with reduced phase noise
US6353647B1 (en) Phase locked loop
EP0419622B1 (en) Frequency synthesisers with fractional division
WO2005004333A2 (en) Gain compensated fractional-n phase lock loop system and method
KR20010024037A (en) A post-filtered δς for controlling a phase locked loop modulator
EP0322139B1 (en) Frequency or phase modulation
US8258835B1 (en) Cancellation system for phase jumps at loop gain changes in fractional-N frequency synthesizers
US7012471B2 (en) Gain compensated fractional-N phase lock loop system and method
US7391270B2 (en) Phase locked loop and method for phase correction of a frequency controllable oscillator
EP0438867B1 (en) Multiple-modulator fractional-N divider
US5256981A (en) Digital error corrected fractional-N synthesizer and method
US5521534A (en) Numerically controlled oscillator for generating a digitally represented sine wave output signal
EP0339605A2 (en) Phase-locked loop type synthesizer having modulation function
US4707670A (en) PLL stabilized frequency modulator with extended low frequency range
US4468632A (en) Phase locked loop frequency synthesizer including fractional digital frequency divider
GB2107142A (en) Frequency synthesisers
JPH07143000A (en) Synchronous clock production method using controllable oscillator circuit
US4590445A (en) Device for generating a frequency modulated signal

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): DE FR

WWE Wipo information: entry into national phase

Ref document number: 1986901441

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1986901441

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1986901441

Country of ref document: EP