WO1992002091A1 - Token ring synchronization - Google Patents

Token ring synchronization Download PDF

Info

Publication number
WO1992002091A1
WO1992002091A1 PCT/US1991/005223 US9105223W WO9202091A1 WO 1992002091 A1 WO1992002091 A1 WO 1992002091A1 US 9105223 W US9105223 W US 9105223W WO 9202091 A1 WO9202091 A1 WO 9202091A1
Authority
WO
WIPO (PCT)
Prior art keywords
output
received data
input
demodulator
phase
Prior art date
Application number
PCT/US1991/005223
Other languages
French (fr)
Inventor
Alan C. Marshall
Stuart P. Maceachern
Howard C. Salwen
Original Assignee
Proteon, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Proteon, Inc. filed Critical Proteon, Inc.
Priority to JP91512966A priority Critical patent/JPH05508983A/en
Publication of WO1992002091A1 publication Critical patent/WO1992002091A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • H04L27/227Demodulator circuits; Receiver circuits using coherent demodulation
    • H04L27/2271Demodulator circuits; Receiver circuits using coherent demodulation wherein the carrier recovery circuit uses only the demodulated signals
    • H04L27/2272Demodulator circuits; Receiver circuits using coherent demodulation wherein the carrier recovery circuit uses only the demodulated signals using phase locked loops
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/42Loop networks
    • H04L12/422Synchronisation for ring networks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Small-Scale Networks (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

An improved local area network node of the type described in ANSI/IEEE Standard 802.5, including a receiver-demodulator (20) having an input connectable to the ring and having a received data output (24) and a received clock output (26), an elasticity buffer (38) connected to the received data output (24), a modulator (30) for modulating the output of the buffer (38) in accordance with a signal at a clocking input (28) of the modulator (30), and a phase-locked loop (49) interposed between the received clock output (26) of the demodulator (20) and the clocking input (28) of the modulator (30), the loop including a voltage-controlled oscillator (50), a phase detector (54) and a filter (60) connected for providing a control-voltage to the oscillator (50).

Description

TOKEN RING SYNCHRONIZATION
The present invention relates to local area networks and more particularly to an improved system for synchronization of the operation of a token-passing ring.
Local area networks are used to provide compatible interconnections among electronic data processors. One local area network standard defining a ring, utilizing token-passing, is set forth in ANSI/IEEE Standard 802.5 (An American National Standard; IEEE Standards for Local Area Networks) entitled Token Ring Access Method and Physical Layer Specifications, the same being incorporated herein by reference. A token-passing ring comprises a set of stations or nodes serially connected by a transmission medium in the form of an endless or closed loop, information being transferred sequentially in one direction along the loop, bit by bit, from one active station to the next. Each station generally is an interface unit serving as means for connecting one or more work stations, terminals, computers or the like to the ring so as to. permit such stations or the like to communicate with other nodes coupled to the ring. A station given access to the network, can transfer information onto the ring addressed to another station. The addressed station copies the information as it passes and when the information circulates back to the originator, the latter removes the information from the ring.
A station gains the right to transmit its information onto the medium when it detects a token passing through the medium, the token being a unique signal array that circulates in the medium around the ring. Any station may capture the token by modifying it, typically to a start-of-frame sequence and appending control and status fields, address fields, information field, frame-check sequence and end-of-frame sequence. At the completion of information transfer, the station initiates and places a new token onto the ring, providing other stations with an opportunity to gain access to the ring by capture of the token.
Clock and data bit information for token-passing rings are encoded into bit symbols by polarity- independent, differential Manchester coding in which each bit is transmitted for one half of its duration as a signal of one polarity and as a signal of opposite polarity for the remainder of that bit's duration. Signal transitions are then necessarily mid-bit transitions which provides inherent timing information through the transmission channel.
An initialization procedure, defined in the 802.5 Standard, causes one of the nodes to serve as the ring monitor. The ring monitor node, inter alia, provides a synchronization function in which signals received by a node are processed in a phase-locked loop receiver and demodulator. The phase-locked loop has two outputs: a received data output and a received clock output. When the node is operating as a reclocking repeater, the received data is used to modulate the received clock, thus reconstituting the signal for transmission to the next downstream node. When the node has been selected as the ring monitor during the initialization procedure, the received data is modulated onto a crystal oscillator clock which thus acts as the clock reference for the entire system. Each node then tracks a received signal, the basic time reference of which is the crystal oscillator in the ring monitor. The clock rate of the signal traversing the entire ring and returning to the ring monitor is then at the average of the clock rate provided by the crystal oscillator. Due to a number of perturbations, the received clock returning to the monitor fluctuates relative to the original crystal oscillator clock. To follow these clock fluctuations so that no data bits are lost between the reception of data at the monitor and its retransmission at the unperturbed crystal clock rate, an elasticity buffer is usually provided. The latter is usually implemented using a first-in first-out (FIFO) buffer. The perturbations or clock jitter imposed on the signal passing along the loop are believed to result from three predominant causes and are observable at the received clock output of the demodulator. (C.f. Jitter in Digital Transmission System, Trishitta and Varma, Architect House, 1989) . Each phase-locked loop receiver-demodulator is disturbed by receiver noise that causes tracking errors in the phase-locked loop. Another source of perturbation arises in the voltage controlled oscillators that are part of the phase- locked loop receiver-demodulator design. Such voltage controlled oscillators are usually not crystal controlled and thus exhibit a considerable amount of noise, some of which is observable as jitter at the received clock output of the demodulator. Lastly, the data itself may cause systemic jitter in the received clock output.
As the signal passes from node to node, the effects of the jitter in each node are additive and tend to accumulate, thus creating a fundamental limitation on the number of nodes in the ring. Current systems aimed at resolving the jitter problem are typically found in the telecommunications industry and involve synchronization of a large number of nodes. One of the most prevalent systems, used in telephone communications uses independent oscillators at each location. Thus, the time reference at the input of each sub-system is not necessarily the same as the time reference at the output. This sliding time reference is accommodated by either adding, i.e., "stuffing", or dropping bits in the sub-system. If the latter is running too fast at its output relative to its input, it occasionally stuffs bits to accommodate for the time difference. If it runs too slowly, it drops bits to accommodate for the time difference. This technique is used, for example, in the fiber distributed data interface (ANSI standard X3T9.5). An important virtue of the stuff-and-drop technique is that there is no analog coupling between the input and output of a node. Because each output is clocked by an independent crystal oscillator, there is no way for jitter to accumulate in the system.
Accordingly it is a primary object of the present invention to provide a networking node having improved synchronization such that the accumulation of jitter around the ring is reduced relative to that which would otherwise occur in a system built in accordance with the present IEEE 802.5 Standard. Other objects of the present invention are to provide such nodes with the advantages of the stuff-and-drop technique such that the nodes are fully operable and compatible with currently commercially available devices embodying the 802.5 Standard; to provide such nodes that can be assembled using the same components currently used to implement token-passing ring local network interfaces together with a minimum of additional components; and to provide such nodes in which a synchronization technique is implemented to provide better network system performance with less stringent component performance requirements.
The objects of the present invention are effected generally in a local area network of the type described in ANSI/IEEE Standard 802.5, such network typically including a set of nodes serially connected to a transmission medium so that information bits may be transferred sequentially from one active node to the next, one of the nodes serving as a ring monitor. As in the prior art, the ring monitor is formed of the usual receiver-demodulator having a received data output and a received clock output, an elastic buffer having its input connected to the received data output, a master oscillator, and means for modulating the output of the buffer in accordance with the output of said oscillator. In a reclocking node of the present invention, data is modulated onto the clock extracted from the received signal and processed by the receiver-modulator, each reclocking repeater node being configured to provide reduced jitter outputs by using, in part, components that are used normally only when a node is selected as the ring monitor. Thus, a reclocking node of the present invention also employs a master oscillator, a receiver-demodulator, an elasticity buffer and a modulator for modulating the output of the buffer in accordance with the output of the master oscillator, but the latter is voltage-controlled by the output of a phase-locked loop having its input connected to the received clock output of the receiver-demodulator and its output connected to provide the voltage signal controlling the oscillator.
Other objects of the present invention will in part be obvious and will in part appear hereinafter. The invention accordingly comprises the apparatus possessing the construction, combination of elements and arrangement of parts which are exemplified in the following detailed disclosure and the scope of the application of which will be indicated in the claims. For a fuller understanding of the nature and objects of the present invention, reference should be had to the following detailed description taken in connection with the accompanying drawing wherein:
Fig. 1 is a block diagram of the circuit of a prior art ring node which can be a ring monitor or a reclocking repeater; and
Fig. 2 is a block diagram of a circuit embodying the principles of the present invention.
Referring now to Fig. 1, there is shown a typical ring station meeting the requirements set forth for use in a token-passing type of local area network as described in ANSI/IEEE Standard 802.5. Such a network is characterized in comprising a set of stations serially connected to a transmission medium so that information bits may be transferred sequentially from one active station to the next, one of said stations serving as a ring monitor. It is understood that only one monitor in one of the stations is the active monitor at any point in time, the monitor function in all of the other stations being in a standby mode.
Thus, the station shown in Fig. 1 typically comprises phase-locked loop receiver-demodulator 20 having an input terminal 22 connected to the transmission line of the local area network so that signals on the line can be fed to receiver-demodulator 20. The latter has two outputs: received data output 24 and received clock output 26. Received clock output 26 is connected to one input terminal 28 of modulator 30, received data output 24 being connectable to another input terminal 29 of modulator 30 through switch 32. Output terminal 34 of modulator 30 is connectable through switch 36 back to the local area network transmission line. As is well known in the art, when operating as a reclocking repeater, switches 32 and 36, operating in tandem respectively connect output 24 to input 29 of modulator 30 and connect output 34 terminal of the modulator to the transmission line. Thus, in this reclocking mode, the received data is used to modulate in modulator 30 the received clock, thus reconstituting the signal for transmission to the next downstream node or station. The bandwidth of the loop in the receiver-demodulator determines the jitter that is propagated through the node.
The prior art station of Fig. 1 also includes elasticity buffer 38, input terminal 39 of which is connectable through switch 32 to output terminal 24 of receiver-demodulator 20. As is well known, the buffer serves two functions. So that the token may circulate around the ring, the latter must exhibit a time latency of at least the number of bits in the token, and the buffer provides that delay when the station serves as the active monitor. As noted earlier herein, the effects of the jitter in each node are additive as the signal passes from node to node, and tend to drop or add bits of delay as the latency of the ring respectively decreases and increases. In accordance with known prior art, in order to track phase jitter fluctuations on the received clock, the buffer is made elastic with an additional capacity to store bits being added to the fixed bit portion of the buffer. The buffer is then initialized at, for example, 27 bits so that one can thereby avoid dropping or adding bits to the bit stream.
The output of buffer 38 is fed as one input 40 of modulator 42. Another input 44 of modulator 42 is connected to the output of crystal-controlled, fixed frequency oscillator 46. Now, the station shown in Fig. 1 is selected as the ring monitor during the initialization procedure by operating switches 32 and 36 so that received data output terminal 24 of receiver-modulator 20 is connected to the input of buffer 38 and output terminal 48 of modulator 42 is connected to the ring transmission line. In such case, the received data output from receiver-modulator 20 is modulated onto the clock output of oscillator 46 rather then onto the received clock output as earlier described. Oscillator 46 then serves as the clock reference for the entire ring, each station then tracking a received signal, the basic time reference of which is the oscillator output. When the signal proceeds around the ring back to the ring monitor station, it is still at, on the average, this clock rate. The elasticity buffer insures that any clock fluctuations arising during transit around the ring are followed so that no data bits are lost in the process of receiving data at the monitor and retransmitting that data with an unperturbed clock frequency from oscillator 46.
In the present invention as shown in Fig. 2 (wherein like numerals denote like parts) , the circuit used for- the reclocking portion of the node is quite similar to that heretofore described with respect to the ring monitor circuit, except that a crystal- controlled oscillator is not employed. Instead, the transmission medium connecting terminals 26 and 28 includes another phase-locked loop 49 formed of voltage-controlled oscillator 50, the output of which is connected to terminal 28 of modulator 30 and also to return loop terminal 52 of phase detector 54. Primary input terminal 56 of detector 54 is connected to received clock output 26 of receiver-demodulator 20, and output terminal 58 of phase detector 54 is connected to the input of filter 60. To complete phase-locked loop 49, the output of filter 60 is connected to voltage control input terminal 62 of voltage-controlled oscillator 50. The ring monitor portion of the node remains as described above. It will be seen that elasticity buffer 38, however, is included in common in both the reclocking circuit and the ring monitor circuit of the node of Fig. 1, being installed between terminal 24 and switch 32 rather than after switch 32 as in the embodiment of Fig. 1. Thus, in the reclocking mode, when the output of buffer 38 is connected to the respective output terminal of switch 32, the buffer output is coupled to received data terminal 29 of modulator 30, and when in the ring monitor mode, the output of the buffer is connected to received data terminal 40 of modulator 42.
In operation of the circuit of Fig. 2 in its reclocking mode (in which, of course, the ring monitor circuit of oscillator 46 and modulator 42 is not connected between the input and output of the node) , the received clock present at output terminal 26 of receiver-demodulator 20 is fed to the input of phase- locked loop 49 which provides a signal to input or clocking terminal 28 of modulator 30. Consequently, the noisy clock reference that the prior art reclocking node would have had applied at terminal 28 is replaced by a quieter clock reference inasmuch as -li¬
the characteristics of filter 60 are selected so that phase-locked loop 49 is much narrower in bandwidth than the phase-locked loop forming part of receiver- demodulator 20. Thus, the system provides substantial jitter filtering, and the output frequency from loop 49 becomes equal to the input frequency when averaged over a relatively long time. Since the jitter in the output of the node is much less than that received by receiver-demodulator 20, there may be a substantial difference on an instantaneous basis between the two clocks. This difference is absorbed by elasticity buffer 38 so that data is not lost.
Since certain changes may be made in the above apparatus without departing from the scope of the invention herein involved, it is intended that all matter contained in the above description or shown in the accompanying drawing shall be interpreted in an illustrative and not in a limiting sense.

Claims

WHAT IS CLAIMED IS:
1. In a local area network node having a ring monitor circuit and a reclocking circuit operable alternatively to one another, said network including a receiver-demodulator having an input connectable to said network and having an output providing received data and an output providing a received clock, an elasticity buffer, and means for modulating said received data onto a clock signal extracted from said received clock, an improvement wherein said reclocking circuit includes: a first phase-locked loop connected in a transmission line between said received clock output of said receiver-demodulator and a received data input to said means for modulating.
2. In a local area network node as set forth in claim 1 wherein said first phase-locked loop comprises phase detector means having its input connected for receiving received data from said received data output of said demodulator, a voltage-controlled oscillator, and filter means having its input connected to the output of said phase detector means, the output of said filter means being connected as the voltage-controlling input to said voltage-controlled oscillator.
3. In a local area network node as set forth in claim 1 including an elasticity buffer connected between said received data output of said receiver-demodulator and a data input to said means for modulating.
4. In a local area network node as set forth in claim 1 wherein said receiver-demodulator includes another phase-locked loop and the characteristics of said filter are selected so that said first phase-locked loop is narrower in bandwidth than said another phase-locked loop.
5. In a local area network of the type described in ANSI/IEEE Standard 802.5, having a set of reclocking nodes serially connected to a transmission medium so that information bits may be transferred sequentially from one active node to the next, an improvement wherein at least one of said reclocking nodes comprises: a receiver-demodulator having an output providing received data and an output providing a received clock; an elasticity buffer having its input connected to said received data output and its output connected to the received data input of said means for modulating; means for modulating said received data onto a clock signal extracted from said received clock; and a phase-locked loop connected between said received clock output of said receiver-demodulator and a received clock input to said means for modulating.
6. In a local area network node as set forth in claim 5 wherein said phase-locked loop comprises phase detector means having its input connected for receiving received data from said received data output of said demodulator, a voltage-controlled oscillator, and filter means having its input connected to the output of said phase detector means, the output of said filter means being connected as the voltage-controlling input to said voltage-controlled oscillator.
PCT/US1991/005223 1990-07-24 1991-07-24 Token ring synchronization WO1992002091A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP91512966A JPH05508983A (en) 1990-07-24 1991-07-24 Token ring synchronization

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/558,197 US5090025A (en) 1990-07-24 1990-07-24 Token ring synchronization
US558,197 1990-07-24

Publications (1)

Publication Number Publication Date
WO1992002091A1 true WO1992002091A1 (en) 1992-02-06

Family

ID=24228570

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1991/005223 WO1992002091A1 (en) 1990-07-24 1991-07-24 Token ring synchronization

Country Status (4)

Country Link
US (1) US5090025A (en)
EP (1) EP0548089A4 (en)
JP (1) JPH05508983A (en)
WO (1) WO1992002091A1 (en)

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5630113A (en) * 1991-01-22 1997-05-13 Ungermann-Bass, Inc. Method and apparatus for reducing jitter accumulation in a series of repeating devices
US5303263A (en) * 1991-06-25 1994-04-12 Oki Electric Industry Co., Ltd. Transmission channel characteristic equalizer
US5276859A (en) * 1992-03-09 1994-01-04 Cabletron Systems, Inc. Accelerated token ring network
CA2091962A1 (en) * 1992-03-31 1993-10-01 Mark L. Witsaman Clock synchronization system
US5365569A (en) * 1992-08-17 1994-11-15 Glenayre Electronics, Ltd. Digital simulcast transmission system
US5369682A (en) * 1992-08-17 1994-11-29 Glenayre Electronics, Inc. Digital simulcast transmission system
US5535337A (en) * 1992-12-22 1996-07-09 3Com Corporation Port circuit for a token ring concentrator having phase lock loop timing recovery with additional circuitry to verify appropriate signals
US5481258A (en) * 1993-08-11 1996-01-02 Glenayre Electronics, Inc. Method and apparatus for coordinating clocks in a simulcast network
US5457701A (en) * 1994-01-06 1995-10-10 Scientific-Atlanta, Inc. Method for indicating packet errors in a packet-based multi-hop communications system
US5502750A (en) * 1994-06-15 1996-03-26 Pericom Semiconductor Corp. Digital jitter attenuator using selection of multi-phase clocks and auto-centering elastic buffer for a token ring network
JP2929965B2 (en) * 1995-03-31 1999-08-03 日本電気株式会社 Wireless communication terminal
US5684800A (en) * 1995-11-15 1997-11-04 Cabletron Systems, Inc. Method for establishing restricted broadcast groups in a switched network
FR2746994B1 (en) * 1996-03-29 1998-04-30 Alcatel Telspace ROBUST PHASE ESTIMATOR AND RECOVERY FOR DIGITAL SIGNALS AFFECTED IN PARTICULAR BY PHASE JIT
US7647422B2 (en) * 2001-11-06 2010-01-12 Enterasys Networks, Inc. VPN failure recovery
CA2477962C (en) 2002-03-01 2013-07-16 Enterasys Networks, Inc. Location aware data network
US7346701B2 (en) * 2002-08-30 2008-03-18 Broadcom Corporation System and method for TCP offload
DE102004006584B4 (en) * 2004-02-10 2006-07-06 T-Mobile Deutschland Gmbh Method and apparatus for operating MIMO air interfaces in mobile communications systems
US20050195756A1 (en) * 2004-02-26 2005-09-08 Frattura David E. Status announcement system and method
US7580403B2 (en) * 2004-02-26 2009-08-25 Enterasys Networks, Inc. Status transmission system and method
US20060037075A1 (en) * 2004-03-10 2006-02-16 Frattura David E Dynamic network detection system and method
US7945945B2 (en) * 2004-08-06 2011-05-17 Enterasys Networks, Inc. System and method for address block enhanced dynamic network policy management
US7347628B2 (en) 2004-11-08 2008-03-25 Enterasys Networks, Inc. Optical interface identification system
US8086232B2 (en) * 2005-06-28 2011-12-27 Enterasys Networks, Inc. Time synchronized wireless method and operations
US8324329B2 (en) * 2007-08-07 2012-12-04 Bridgestone Corporation Process for producing functionalized polymers
EP3812842B1 (en) * 2019-10-24 2023-11-29 The Swatch Group Research and Development Ltd Device for guiding the pivoting of a pivoting mass and timepiece resonator mechanism

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4716575A (en) * 1982-03-25 1987-12-29 Apollo Computer, Inc. Adaptively synchronized ring network for data communication
US4733404A (en) * 1986-11-25 1988-03-22 Hewlett-Packard Company Apparatus and method for signal processing
US4910755A (en) * 1989-02-14 1990-03-20 Knapp Stephen L Regenerator/synchronizer method and apparatus for missing-clock timing messages

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4320515A (en) * 1980-03-07 1982-03-16 Harris Corporation Bit synchronizer
US4677614A (en) * 1983-02-15 1987-06-30 Emc Controls, Inc. Data communication system and method and communication controller and method therefor, having a data/clock synchronizer and method
US4587651A (en) * 1983-05-04 1986-05-06 Cxc Corporation Distributed variable bandwidth switch for voice, data, and image communications
US4536876A (en) * 1984-02-10 1985-08-20 Prime Computer, Inc. Self initializing phase locked loop ring communications system
GB8414517D0 (en) * 1984-06-07 1984-07-11 British Telecomm Signal timing circuits
US4953163A (en) * 1985-11-20 1990-08-28 Kabushiki Kaisha Kenwood TDM transmission system
US4893319A (en) * 1988-12-19 1990-01-09 Planar Systems, Inc. Clock regeneration circuit employing digital phase locked loop

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4716575A (en) * 1982-03-25 1987-12-29 Apollo Computer, Inc. Adaptively synchronized ring network for data communication
US4733404A (en) * 1986-11-25 1988-03-22 Hewlett-Packard Company Apparatus and method for signal processing
US4910755A (en) * 1989-02-14 1990-03-20 Knapp Stephen L Regenerator/synchronizer method and apparatus for missing-clock timing messages

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0548089A4 *

Also Published As

Publication number Publication date
EP0548089A4 (en) 1994-07-20
US5090025A (en) 1992-02-18
JPH05508983A (en) 1993-12-09
EP0548089A1 (en) 1993-06-30

Similar Documents

Publication Publication Date Title
US5090025A (en) Token ring synchronization
US9490965B2 (en) Simultaneous transmission of clock and bidirectional data over a communication channel
US4584690A (en) Alternate Mark Invert (AMI) transceiver with switchable detection and digital precompensation
JPH055710Y2 (en)
US4592072A (en) Decoder for self-clocking serial data communications
US4320515A (en) Bit synchronizer
JPS58217B2 (en) Data transmission method
US6718476B1 (en) Method of synchronizing each local clock to a master clock in a data bus system
CA1212161A (en) Ring communications system
EP0661842A2 (en) Clock recovery using gated phase lock loop
US20030035504A1 (en) Method and apparatus for skip-free retiming transmission of digital information
JP2002084247A (en) Transmission method and transmission system, and communication apparatus
US6658073B1 (en) Method and system for reducing jitter on constant rate data transfer between asynchronous systems
US5313499A (en) Constant gain phase lock-loop
EP0058573B1 (en) Data transmission system with transmission links joined in a ring
US5063575A (en) Apparatus and method for proper byte alignment in an encoder/decoder
WO1999057852A1 (en) Hub port with constant phase
US7664214B2 (en) System and method for transferring data among transceivers substantially void of data dependent jitter
US5309475A (en) Data interchange network
US5276859A (en) Accelerated token ring network
Bates et al. Jitter accommodation in token-passing ring LANs
JPH09331358A (en) Data communication system
JPS58157237A (en) High-speed transmission system having error correcting function

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CA JP

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IT LU NL SE

WWE Wipo information: entry into national phase

Ref document number: 1991913879

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1991913879

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: CA

WWW Wipo information: withdrawn in national office

Ref document number: 1991913879

Country of ref document: EP