WO1995013657A1 - Bi-mode circuit for driving an output load - Google Patents

Bi-mode circuit for driving an output load Download PDF

Info

Publication number
WO1995013657A1
WO1995013657A1 PCT/US1994/003952 US9403952W WO9513657A1 WO 1995013657 A1 WO1995013657 A1 WO 1995013657A1 US 9403952 W US9403952 W US 9403952W WO 9513657 A1 WO9513657 A1 WO 9513657A1
Authority
WO
WIPO (PCT)
Prior art keywords
current
output load
transistor
voltage
current amplifier
Prior art date
Application number
PCT/US1994/003952
Other languages
French (fr)
Inventor
Dan Agiman
Original Assignee
Linfinity Microelectronics Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Linfinity Microelectronics Inc. filed Critical Linfinity Microelectronics Inc.
Publication of WO1995013657A1 publication Critical patent/WO1995013657A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/01Modifications for accelerating switching
    • H03K19/013Modifications for accelerating switching in bipolar transistor circuits
    • H03K19/0136Modifications for accelerating switching in bipolar transistor circuits by means of a pull-up or down element

Abstract

A bi-mode circuit for driving a capacitive output load (12) selectively couples the output load (12) to a power supply voltage source (26) or to a low discharge voltage source (22) such as ground using switches (SW1, SW2, SW3) which are controlled by an input buffer (44) in response to an input signal (42). When the input signal (42) becomes high, rapid pull-down of a capacitive output load (12) is achieved using a high internal pre-drive current provided by the first and second current amplifiers (Q96, Q95) in a first mode of the operation. As the output voltage decreases, turnoff of the first current amplifier (Q96) is prevented by switching to a second mode when the output voltage drops below a threshold value as determined by a comparator (56).

Description

BI-MODE CIRCUIT FOR DRIVING AN OUTPUT LOAD
Background of the Invention 1. Field of the Invention The present invention relates to circuits for driving an output load, and more particularly to drive circuits capable of achieving rapid pulldown or discharge of an output load while minimizing the output current and voltage. 2. History of the Prior Art
It is known to provide circuits for driving an output load in response to an input signal. In the case of a capacitive output load, circuits are known which pull down or discharge the capacitive output load in response to an input signal of predetermined level. Desirably, such circuits are capable of driving large amounts of current at the output load while maintaining low output voltage and low drive current. An example of a capacitive output load with which such circuits are used comprises the gate of a power MOSFET which is external to but used in conjunction with an integrated circuit.
Circuits for driving an output load in high current fashion while at the same time attempting to maintain a low output voltage and low drive current have assumed a number of different forms. One such circuit utilizes constant drive. Such circuits tend to be temperature- limited as well as subject to process variations. On the other hand, the use of a Darlington configuration provides ample current drive but suffers the disadvantage of high output voltage.
Therefore, it would be advantageous to provide a driving circuit for an output load which provides pulldown or discharge of the output load in an effective manner and without suffering from the disadvantages of high output voltage or high drive current. Brief Description of the Invention
Briefly stated, the present invention provides a drive circuit for driving an output load, which drive circuit is capable of driving large amounts of current while maintaining low output voltage and low drive current. When used with a capacitive output load, such circuits provide an effective capacitive discharge arrangement which does not suffer from the disadvantages of high output voltage and high drive current. Such arrangements provide for reduced discharge time or fall time of the capacitive load.
In drive circuits according to the invention, the output load is selectively coupled to be charged by a supply voltage source or to discharge to a low voltage source such as ground, through a pair of output transistors which are alternately rendered conductive and non-conductive by a switching arrangement for controlling the application of biasing current in response to an input buffer coupled to receive an input signal. When the input signal is high, the switching arrangement couples the biasing current to first and second current amplifiers to turn on a first one of the pair of output transistors and thereby couple the output load to ground. Conversely, when the input signal is low, the switching arrangement couples the biasing current to a third current amplifier to turn on a second one of the pair of output transistors and thereby couple the supply voltage source to the output load. When the input signal is high so as to apply the biasing current to the first and second current amplifiers, the first current amplifier is biased by the output voltage at the output load so as to amplify the biasing current and apply such current to the second current amplifier for further amplification, in a first mode of operation. However, when the output voltage drops below a reference or threshold value, a comparator responds by closing a switch and thereby a circuit path which bypasses the first current amplifier. This has the effect of preventing the drive current within the first current amplifier from escaping, so as to thereby effectively apply the biasing current to the second current amplifier to keep the first of the pair of output transistors turned on. Brief Description of the Drawings
A better understanding of the invention may be had by reference to the following detailed description taken in conjunction with the accompanying drawings, in which:
Fig. 1 is a schematic circuit diagram of a prior art driving circuit; Fig. 2 is a block diagram of a bi-mode circuit for driving an output load in accordance with the invention; and
Fig. 3 is a schematic circuit diagram of a detailed example of the bi-mode circuit of Fig. 2. Detailed Description
Fig. 1 provides an example of a prior art circuit 10 for driving an output load 12 in response to an input signal 14 applied at a terminal 16. The input signal 14 is bi-level in nature, so as to assume either a high level 18 or a low level 20. As described hereafter, the circuit 10 of Fig. 1 responds to the high level 18 of the input signal 14 by turning on a first one Q96 of a pair of output transistors Q95 and Q96 to couple the output load 12 to a low voltage source at a terminal 22. In the example of Fig. 1, the terminal 22 is grounded. The output load 12 is of the capacitive type, so that turning on the first output transistor Q96 pulls down an output 24, comprised of the coupling of the circuit 10 to the load 12, by coupling the output 24 to the grounded terminal 22.
However, it should be understood that circuits of this type including those according to the invention as described hereafter can be used with other types of output loads, such as resistive or inductive loads, for example. Ideally, the circuit 10 of Fig. 1 should have a relatively short fall time, so that the output 24 at the load 12 is pulled down to a low voltage as quickly as possible.
When the input signal 14 is at the low level 20, the transistor Q96 is turned off, and the second one Q95 of the pair of output transistors Q95 and Q96 is turned on. This couples the output 24 to a high voltage source in the form of a supply voltage Vs applied to a terminal 26.
Transistors Q89 and Q90 form a source of biasing current 28 for the circuit 10 of Fig. 1. When the high level 18 of the input signal 14 is applied to the terminal 16 which is coupled to the base terminal of a transistor Q85, the transistor Q85 is turned on. This turns off transistors Q86 and Q87. The drive from one of the collectors of the transistor Q89 within the biasing current source 28 turns on a transistor Q88, and this changes the bias at the base terminal of the first output transistor Q96 to turn on the transistor Q96. When the transistor Q88 is turned on, a transistor Q93 is prevented from turning on, and this in turn prevents the second output transistor Q95 from turning on.
Conversely, when the low level 20 of the input signal 14 appears at the terminal 16 and is applied to the base terminal of the transistor Q85, the transistor Q85 is turned off. The collector drive from the transistor Q89 turns on the transistors Q86 and Q87. With the transistor Q87 turned on, the first output transistor Q96 is turned off. The transistor Q86 turns off the transistor Q88, so that the collector of the transistor Q90 turns on the transistor Q93, and this turns on the second output transistor Q95 to couple the output load 12 to the supply voltage Vs at the terminal 26. Consequently, the voltage at the output 24 is at a high level.
The fall time of the circuit 10 is a function of the capacitive load comprising the output load 12 and the drive capability of the first output transistor
Q96. The drive capability of the output transistor Q96 is partly a function of the drive current from the collector of the transistor Q90 within the biasing current source 28 and the drive current to the base of the transistor Q88. This drive current cannot be too large, if the circuit 10 is to remain effective. However, this places a constraint on the fall time performance of the circuit 10. The addition of a transistor, coupled in Darlington circuit fashion, will solve the drive problem, but at the expense of a high output voltage.
In accordance with the invention, and as described hereafter in connection with Figs. 2 and 3, the above- noted problems are solved by utilizing a two-stage switchable boost drive. This drives the output in the manner of a Darlington circuit, but switches to a single transistor drive configuration when the output voltage drops below some predetermined level. Accordingly, such circuit operates in bi-mode fashion in response to the output voltage.
Fig. 2 is a block diagram of a bi-mode circuit 40 in accordance with the invention. In the circuit 40, the input signal 14 is applied to a terminal 42 of an input buffer 44. The circuit 40 of Fig. 2 also has the pair of output transistors Q96 and Q95, which are respectively coupled between the output 24 and the grounded terminal 22 and between the output 24 and the terminal 26 for receiving the supply voltage Vs. The circuit 40 also includes a source of biasing current 46.
The circuit 40 of Fig. 2 includes a pair of switches SWl and SW2. When the input signal 14 is at the high level 18, the input buffer 44 responds by closing the switch SWl and opening the switch SW2. This couples the source of biasing current 46 to a first current amplifier CA1. The first current amplifier CA1 amplifies the biasing current before applying it to a second current amplifier CA2. The second current amplifier CA2 further amplifies the biasing current before applying it to the base terminal of the first output transistor Q96. In this fashion, the first output transistor Q96 is turned on in response to the input signal 14 assuming the high level 18.
Conversely, when the input signal 14 assumes the low level 20, the input buffer 44 responds by closing the switch SW2 and opening the switch SWl. This couples the source of biasing current 46 to a third current amplifier CA3. The third current amplifier CA3 amplifies the biasing current and applies it to the base of the second output transistor Q95, to turn on the transistor Q95 and couple the output 24 to the supply voltage Vs.
In accordance with the invention, the circuit 40 of Fig. 2 includes a third switch SW3 for selectively opening or closing a shunt path 48 which bypasses the first current amplifier CA1 by coupling the input thereof directly to the output thereof. The switch SW3 is coupled to be operated by an OR gate 50 having a first input 52 coupled to an output of the input buffer 44 and a second input 54 coupled to the output of a comparator 56. The comparator 56 compares the output voltage at the output 24 with a reference voltage VR-^ defining a threshold voltage for the bi-mode operation of the circuit. A diode Dl couples the first current amplifier CA1 and the second current amplifier CA2 to be biased by the voltage at the output 24.
As previously noted, when the input signal 14 is at the high level 18, the input buffer 44 closes the switch SWl to apply the biasing current from the source 46 to the first current amplifier CA1. The first current amplifier CA1 amplifies the biasing current before applying it to the second current amplifier CA2. The second current amplifier CA2 amplifies the biasing current further, before applying it to the base of the first output transistor Q96 to turn on the transistor Q96. This pulls down the output 24 to discharge the capacitive load comprised by the output load 12. As such, the circuit 40 is operating in the first of its two different modes. The diode Dl has the effect of biasing the first current amplifier CA1 in response to the output voltage at the output 24.
Without some compensating means, the falling voltage at the output 24 would eventually reach a level that would no longer allow the diode Dl to bias the first current amplifier CA1. Alternatively, a circuit configuration could be used which would maintain high internal pre-drive current, but at the expense of a high output voltage.
In the circuit 40 of Fig. 2, the comparator 56 responds to a decrease in the voltage at the output 24 below the reference or threshold value VREF by closing the switch SW3. This has the effect of applying the biasing current from the source 46 directly to the second current amplifier CA2, to maintain the first output transistor Q96 turned on. Closure of the shunt path 48 by the switch SW3, prevents drive within the first current amplifier CA1 from escaping. Instead, such drive current is applied to the second current amplifier CA2. The second current amplifier CA2 amplifies such drive current and applies it to the base terminal of the first output transistor Q96 to maintain the transistor Q96 turned on. Again, when the input signal 14 falls to the low level 20, the input buffer 44 responds by closing the switch SW2 to apply the biasing current to the third current amplifier CA3 for amplification and application of such current to the base of the second output transistor Q95. This turns on the transistor Q95 to couple the voltage source Vs to the output 24. When this occurs, the OR gate 50 prevents the comparator 56 from closing the switch SW3, so that the first output transistor Q96 remains off when the second output transistor Q95 is on.
Fig. 3 is a schematic diagram of a circuit 70 which comprises a detailed example of the circuit 40 of Fig. 2. The circuit 70 of Fig. 3 has certain similarities to the prior art circuit 10 of Fig. 1, and like components are therefore similarly labeled. The input buffer 44 of the circuit 40 of Fig. 2 is comprised of the transistors Q85 and Q86, plus an additional transistor Q87A and a resistor R54B. The transistor Q85 has a collector terminal coupled to a base terminal of the transistor Q86, and to a base terminal of the added transistor Q87A through the resistor R54B. Also, a transistor Q85A is added, to provide under voltage shutdown. As in the case of Fig. 1, the transistor Q85 has the base terminal thereof coupled to an input terminal 16 to receive the input signal 14 (not shown in Fig. 3) . The circuit 10 of Fig. 2 includes the biasing current source 46. In the circuit 10 of Fig. 1, the biasing current source 28 thereof is comprised of the transistors Q89 and Q90. In the circuit 70 of Fig. 3, the biasing current source 46 includes the transistor Q90. In addition, the source 46 includes transistors Q89A, Q89B, Q89C and Q89D. The transistor Q89A is coupled to the transistors Q83 and Q91. The transistor Q89C is coupled to the transistor Q85. The collector of the transistor Q89B is coupled to provide biasing current to the first current amplifier CA1 which is comprised of a transistor Q88A having a resistor R54A coupled between the base and emitter terminals thereof. A collector terminal of the transistor Q88A is coupled to the emitter terminal of a transistor Q88B comprising the switch SW3. The transistor Q88B has a base terminal coupled to the collector terminal of the transistor Q89D, within the source of biasing current 46, as well as to the collector terminal of the transistor Q87A within the input buffer 44.
With the circuit 70 of Fig. 3 thus constituted and connected, the transistor Q94 comprises the diode Dl of Fig. 2. The transistor Q88 comprises the second current amplifier CA2, while the transistor Q93 comprises the third current amplifier CA3.
If it is assumed that the first output transistor Q96 has a limited output drive capability, then the fall time (90% to 10% of full voltage swing of the output 24) is a function of the capacitive output load 12. The larger the capacitive load 12, the longer it takes for a given current to discharge the load 12. To achieve a relatively short fall time, a large output drive capability is required. Such large output drive capability necessitates a large internal pre-drive current. However, such a large internal pre-drive current is wasteful. To avoid this, the circuit 70 of Fig. 3 employs a Darlington type circuit of pre-drive configuration. In the first mode, the transistor Q88B, which comprises the switch SW3, connects the collector of the transistor Q88A within the first current amplifier CA1 to the collector of the transistor Q88 within the second current amplifier CA2. This forms a Darlington pair of transistors Q88A and Q88.
A Darlington transistor configuration suffers from a high VSAT voltage. This is the voltage between the collector terminal and the emitter terminal of the transistor Q88, in the circuit 70 of Fig. 3. To compensate for this, the bi-mode switching action is employed. Namely, when the output voltage at the collector terminal of the first output transistor Q96 drops below the threshold value (VREP) , the current in the switch SW3 (transistor Q88B) is changing polarity and is limited in value. Current begins to flow out of the collector terminal of the transistor Q88A instead of into the collector terminal thereof.
The transistor Q88B, which comprises the switch SW3, is drive limited in the reverse conduction mode and prevents most of the drive current from escaping the collector terminal of the transistor Q88A. Consequently, most of the current reaching the base terminal of the transistor Q88A is also applied to the base terminal of the transistor Q88. Part of the current is also applied to the base terminal of the transistor Q88 via the resistor R54A. Normally, when the output voltage drops below VBE + VSAT in a Darlington circuit, the drive current does not reach the base terminal of the main transistor. However, in the circuit 70 of Fig. 3, the transistor Q88, comprising the second current amplifier CA2, continues to function in single transistor fashion, due to the action of the transistor Q88A and the resistor R54A of the first current amplifier CA1 and the transistor Q88B of the switch SW3.
When the high level 18 of the input signal 14 is present at the terminal 16, at the base terminal of the transistor Q85, the transistor Q85 is turned on. This turns off the transistor Q86 and the transistors Q87 and Q87A. Drive current from the transistor Q89B within the biasing current source 46 turns on the transistor Q88A, and this turns on the transistor Q88. The transistor Q89D within the source 46 of biasing current turns on the transistor Q88B. This forces drive current from the collector terminal of the transistor Q90 and from the output through the transistor Q94 to the collector terminal of the transistor Q88A. This drive current is provided to the base terminal of the transistor Q88. In addition, the collector terminal of the transistor Q88 receives drive current from the collector terminal of the transistor Q90 and from the output through the transistor Q94. The transistor Q88 receives considerable drive current from the transistor Q88A, and both function as a
Darlington transistor pairs. The transistor Q88 is on and prevents the transistors Q93 and Q95 from turning on. The output transistor Q96 receives a large amount of drive current from the transistor Q88. The large amount of current applied to the output transistor Q96 is much larger than the drive current supplied by the prior art circuit 10 of Fig. 1. The output transistor Q96 is turned on, and the output 24 is at a low voltage level. A low voltage at the base terminal of the transistor Q85 turns off the transistor Q85. Current from the collector terminal of the transistor Q89C turns on the transistors Q86, Q87 and Q87A. The transistor Q86 turns off the transistor Q88 by diverting current from the base terminal of the transistor Q88. The transistor Q87 turns off the first output transistor Q96 by pulling its base terminal to ground potential. With the transistors Q88 and Q96 turned off, the collector of the transistor Q90 drives the transistor Q93 and consequently the second output transistor Q95. When this occurs, the output is in a high state. The transistors Q87A, Q88B and Q89D are needed to assure turnoff of the transistor Q88.
While the invention has been particularly shown and described with reference to a preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention.

Claims

1. Apparatus for driving an output load in response to an input signal, comprising the combination of: means responsive to an input signal and biased by an output load for coupling the output load to a low voltage source, said means being operative to uncouple the low voltage source from the output load, even in the presence of the input signal, when a voltage at the output load reaches a low value; and means responsive to the voltage at the output load and biased by the output load for maintaining the output load coupled to the low voltage source when the voltage at the output load falls below a predetermined level.
2. Apparatus in accordance with claim 1, wherein the means responsive to an input signal is operative to pull down the output load to a low voltage to discharge the output load in response to the input signal.
3. Apparatus in accordance with claim 2, wherein the means responsive to an input signal comprises a transistor coupled between the output load and ground and means for biasing the transistor into conduction under the control of the input signal and in accordance with the voltage at the output load, and the means responsive to the voltage at the output load is operative to maintain the transistor biased into conduction in accordance with the voltage at the output level when the voltage at the output load falls below a predetermined level.
4. Apparatus in accordance with claim 3, wherein the means for biasing the transistor into conduction in response to an input signal comprises means providing a biasing current, a first current amplifier for amplifying the biasing current, and a second current amplifier for amplifying the biasing current from the first amplifier and applying it to the transistor, and the means responsive to the voltage at the output load comprises means responsive to the voltage at the output load for maintaining the biasing current in the first current amplifier when the voltage at the output load falls below a predetermined level.
5. Apparatus for driving an output load comprising the combination of: an output load having a voltage; means for coupling the output load to a low reference voltage, when biased by a current, to pull down the output load; first and second current amplifiers, the second current amplifier providing current to the means for coupling the output load to a low reference voltage when biased by the output load, and the first current amplifier providing current to the second current amplifier when biased by the output load; means for coupling the output load to bias the first current amplifier and the second current amplifier when the voltage of the output load is above a threshold value; and means for coupling the output load to bias the second current amplifier to the exclusion of the first current amplifier when the voltage of the output load is below the threshold value.
6. Apparatus in accordance with claim 5, wherein the means for coupling the output load to bias the first current amplifier and the second current amplifier and the means for coupling the output load to bias the second current amplifier to the exclusion of the first current amplifier together include means for comparing the voltage of the output load with the threshold value and means responsive to the means for comparing for shunting the first current amplifier when the voltage of the output load is below the threshold value.
7. Apparatus in accordance with claim 6, wherein the means responsive to the means for comparing for shunting comprises a transistor switch.
8. Apparatus in accordance with claim 7, wherein the first current amplifier comprises a first transistor coupled to the transistor switch and the second current amplifier comprises a second transistor coupled to provide current to the means for coupling the output load to a low refrence voltage when biased into conduction at a base thereof, the first transistor being coupled to provide biasing current to the base of the second transistor when baised into conduction.
9. Apparatus in accordance with claim 8, wherein the second transistor has an emitter coupled to the means for coupling the output load to a low refrence voltage and a collector coupled to the transistor switch and to the output load, and the first transistor has an emitter coupled to the base of the second transistor and a collector coupled to the transistor switch.
10. Apparatus in accordance with claim 9, wherein the transistor switch comprises a third transistor having an emitter coupled to the collector of the first transistor and a collector coupled to the collector of the second transistor.
11. Apparatus for driving an output load in response to an input signal, comprising the combination of: means providing a biasing current; a first current amplifier; means responsive to the input signal for applying the biasing current to the first current amplifier when the input signal has a high value, the first current amplifier being biased by a voltage at the output load to amplify the biasing current except when the voltage at the output load is less than a reference voltage; a second current amplifier coupled to the first current amplifier and operative to amplify biasing current amplified by the first current amplifier; a transistor coupled between the output load and a reference voltage source and coupled to be biased by biasing current amplified by the second current amplifier; means for comparing the voltage at the output load with the reference voltage; and means responsive to the means for comparing for biasing the first current amplifier to amplify the biasing current whenever the voltage at the output load becomes less than the reference voltage.
12. Apparatus in accordance with claim 11, wherein the means responsive to the means for comparing comprises switching means for coupling an output of the first current amplifier to an input of the first current amplifier to maintain a drive current therein whenever the voltage at the output load becomes less than the reference voltage.
13. Apparatus in accordance with claim 12, wherein the means responsive to the input signal for applying the biasing current to the first current amplifier when the input signal has a high value includes second switching means coupled between the means providing a biasing current and the first current amplifier and an input buffer responsive to the input signal to close the second switching means and couple the means providing a biasing current to the first current amplifier when the input signal has a high value.
14. Apparatus in accordance with claim 13, further including: a supply voltage source; a second transistor coupled between the supply voltage source and the output load; a third current amplifier coupled to the second transistor; and third switching means coupled between the means providing a biasing current and the third current amplifier, the input buffer being responsive to the input signal to close the third switching means and couple the means providing a biasing current to the third current amplifier when the input signal has a low value, the third current amplifier providing amplified biasing current to the second transistor.
15. Apparatus in accordance with claim 14, further including an OR circuit coupling either the input buffer means or the means for comparing to the first- mentioned switching means.
16. Apparatus for driving a capacitive output load, comprising the combination of: a capacitive output load; discharge means coupled to discharge the capacitive output load in response to an amplified biasing current; a current amplifier coupled to provide the amplified biasing current to the discharge means in response to a biasing current at an input thereof, the biasing current being provided in part by the output load; and means for providing the biasing current to the current amplifier in response to an input signal, the means for providing including means for providing the biasing current to the current amplifier even when a voltage at the capacitive output load falls below a reference value.
17. Apparatus in accordance with claim 16, wherein the means for providing provides the biasing current to the current amplifier when the input signal assumes a first value, and further including a supply voltage source, and means responsive to the input signal for coupling the supply voltage source to the capacitive output load when the input signal assumes a second value.
18. Apparatus in accordance with claim 16, wherein the means for providing the biasing current to the current amplifier in response to an input signal includes a second current amplifier coupled to amplify the biasing current and provide the amplified biasing current to the input of the first-mentioned current amplifier when the voltage at the capacitive output load is above the reference value and means for bypassing the second current amplifier to provide the biasing current to the first-mentioned current amplifier when the voltage at the capacitive output load is below the reference value.
19. Apparatus in accordance with claim 18, further including means for biasing the second current amplifier in response to the voltage at the capacitive output load and the means for bypassing includes means for comparing the voltage at the capacitive output load with the reference value, and switch means responsive to the means for comparing for providing a current shunt path around the second current amplifier to provide the biasing current to the first-mentioned current amplifier when the voltage at the capacitive output load falls below the reference value.
20. Apparatus in accordance with claim 18, wherein the biasing current is provided by a bias current source, the second current amplifier includes a first transistor having a base terminal coupled to the bias current source and having emitter and collector terminals, and a resistor coupled between the base and emitter terminals of the first transistor, the emitter terminal of the first transistor being coupled to the first-mentioned current amplifier, and the means for bypassing includes a second transistor having a base terminal coupled to the bias current source, an emitter terminal coupled to the collector terminal of the first transistor and a collector terminal coupled to the first-mentioned current amplifier.
21. Apparatus in accordance with claim 20, wherein the means for providing the biasing current to the current amplifier includes an input buffer responsive to the input signal, the input buffer including a third transistor coupled to be biased by the input signal and having a collector terminal, a second resistor coupled to the collector terminal of the third transistor, and a fourth transistor having a base terminal coupled to the second resistor and a collector terminal coupled to the base terminal of the second transistor.
PCT/US1994/003952 1993-11-12 1994-04-12 Bi-mode circuit for driving an output load WO1995013657A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/151,363 US5528192A (en) 1993-11-12 1993-11-12 Bi-mode circuit for driving an output load
US08/151,363 1993-11-12

Publications (1)

Publication Number Publication Date
WO1995013657A1 true WO1995013657A1 (en) 1995-05-18

Family

ID=22538426

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1994/003952 WO1995013657A1 (en) 1993-11-12 1994-04-12 Bi-mode circuit for driving an output load

Country Status (2)

Country Link
US (1) US5528192A (en)
WO (1) WO1995013657A1 (en)

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0778966A4 (en) * 1995-05-17 1998-10-28 Motorola Inc Low power regenerative feedback device and method
US5923129A (en) * 1997-03-14 1999-07-13 Linfinity Microelectronics Apparatus and method for starting a fluorescent lamp
US5930121A (en) * 1997-03-14 1999-07-27 Linfinity Microelectronics Direct drive backlight system
KR19990070489A (en) * 1998-02-16 1999-09-15 이병수 How to change the direction of the center block of the Magic Puzzle
US6114814A (en) * 1998-12-11 2000-09-05 Monolithic Power Systems, Inc. Apparatus for controlling a discharge lamp in a backlighted display
JP3239357B2 (en) * 1999-01-29 2001-12-17 日本電気株式会社 Charge pump circuit
US6198234B1 (en) 1999-06-09 2001-03-06 Linfinity Microelectronics Dimmable backlight system
JP4675008B2 (en) * 2001-09-17 2011-04-20 ルネサスエレクトロニクス株式会社 Semiconductor circuit device
US6894529B1 (en) 2003-07-09 2005-05-17 Integrated Device Technology, Inc. Impedance-matched output driver circuits having linear characteristics and enhanced coarse and fine tuning control
US7187139B2 (en) 2003-09-09 2007-03-06 Microsemi Corporation Split phase inverters for CCFL backlight system
CN1898997A (en) * 2003-11-03 2007-01-17 美国芯源系统股份有限公司 Driver for light source having integrated photosensitive elements for driver control
US6967501B1 (en) 2003-12-18 2005-11-22 Integrated Device Technology, Inc. Impedance-matched output driver circuits having enhanced predriver control
US7468722B2 (en) 2004-02-09 2008-12-23 Microsemi Corporation Method and apparatus to control display brightness with ambient light correction
US7112929B2 (en) 2004-04-01 2006-09-26 Microsemi Corporation Full-bridge and half-bridge compatible driver timing schedule for direct drive backlight system
US7755595B2 (en) 2004-06-07 2010-07-13 Microsemi Corporation Dual-slope brightness control for transflective displays
US7323829B2 (en) * 2004-08-20 2008-01-29 Monolithic Power Systems, Inc. Minimizing bond wire power losses in integrated circuit full bridge CCFL drivers
TWI318084B (en) 2004-10-13 2009-12-01 Monolithic Power Systems Inc Methods and protection schemes for driving discharge lamps in large panel applications
TWI345430B (en) * 2005-01-19 2011-07-11 Monolithic Power Systems Inc Method and apparatus for dc to ac power conversion for driving discharge lamps
US7439685B2 (en) * 2005-07-06 2008-10-21 Monolithic Power Systems, Inc. Current balancing technique with magnetic integration for fluorescent lamps
US7420829B2 (en) 2005-08-25 2008-09-02 Monolithic Power Systems, Inc. Hybrid control for discharge lamps
US7291991B2 (en) * 2005-10-13 2007-11-06 Monolithic Power Systems, Inc. Matrix inverter for driving multiple discharge lamps
CN1953631A (en) * 2005-10-17 2007-04-25 美国芯源系统股份有限公司 A DC/AC power supply device for the backlight application of cold-cathode fluorescent lamp
US7423384B2 (en) 2005-11-08 2008-09-09 Monolithic Power Systems, Inc. Lamp voltage feedback system and method for open lamp protection and shorted lamp protection
US7394203B2 (en) 2005-12-15 2008-07-01 Monolithic Power Systems, Inc. Method and system for open lamp protection
US7619371B2 (en) * 2006-04-11 2009-11-17 Monolithic Power Systems, Inc. Inverter for driving backlight devices in a large LCD panel
US7804254B2 (en) * 2006-04-19 2010-09-28 Monolithic Power Systems, Inc. Method and circuit for short-circuit and over-current protection in a discharge lamp system
US7420337B2 (en) * 2006-05-31 2008-09-02 Monolithic Power Systems, Inc. System and method for open lamp protection
US7569998B2 (en) 2006-07-06 2009-08-04 Microsemi Corporation Striking and open lamp regulation for CCFL controller
CN101453818B (en) * 2007-11-29 2014-03-19 杭州茂力半导体技术有限公司 Discharge lamp circuit protection and regulation apparatus
CN101742803B (en) * 2008-11-12 2013-08-28 成都芯源系统有限公司 Pulse dimming circuit and pulse dimming method
US8093839B2 (en) 2008-11-20 2012-01-10 Microsemi Corporation Method and apparatus for driving CCFL at low burst duty cycle rates
CN101867364A (en) * 2009-04-16 2010-10-20 皓威科技有限公司 Output stage circuit for capacitively loaded driver and control method thereof
US9571091B2 (en) * 2013-12-06 2017-02-14 Astec International Limited Methods for overdriving a base current of an emitter switched bipolar junction transistor and corresponding circuits
US9413241B1 (en) * 2015-01-15 2016-08-09 Dialog Semiconductor Inc. Self-powered BJT driver for power supplies

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4480201A (en) * 1982-06-21 1984-10-30 Eaton Corporation Dual mode power transistor
US4948991A (en) * 1988-11-03 1990-08-14 Motorola Inc. Load controlled ECL transient driver
US5087834A (en) * 1990-03-12 1992-02-11 Texas Instruments Incorporated Buffer circuit including comparison of voltage-shifted references
US5124577A (en) * 1990-09-28 1992-06-23 Benchmarq Microelectronics, Inc. Circuit for presetting the voltage of an output terminal
US5148056A (en) * 1991-03-27 1992-09-15 Mos Electronics Corp. Output buffer circuit

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4885486A (en) * 1987-12-21 1989-12-05 Sundstrand Corp. Darlington amplifier with high speed turnoff
DE4131783C1 (en) * 1991-09-24 1993-02-04 Siemens Ag, 8000 Muenchen, De

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4480201A (en) * 1982-06-21 1984-10-30 Eaton Corporation Dual mode power transistor
US4948991A (en) * 1988-11-03 1990-08-14 Motorola Inc. Load controlled ECL transient driver
US5087834A (en) * 1990-03-12 1992-02-11 Texas Instruments Incorporated Buffer circuit including comparison of voltage-shifted references
US5124577A (en) * 1990-09-28 1992-06-23 Benchmarq Microelectronics, Inc. Circuit for presetting the voltage of an output terminal
US5148056A (en) * 1991-03-27 1992-09-15 Mos Electronics Corp. Output buffer circuit

Also Published As

Publication number Publication date
US5528192A (en) 1996-06-18

Similar Documents

Publication Publication Date Title
US5528192A (en) Bi-mode circuit for driving an output load
US4992683A (en) Load driver with reduced dissipation under reverse-battery conditions
EP0684699B1 (en) Slew rate control and optimization of power consumption in a power stage
US7432745B2 (en) Gate driver circuit
US5767721A (en) Switch circuit for FET devices having negative threshold voltages which utilize a positive voltage only
US5554959A (en) Linear power amplifier with a pulse density modulated switching power supply
US5307025A (en) Audio power amplifier with noise prevention at turn-on and turn-off
US4591734A (en) Integratable circuit for controlling turn-off voltage rate-of-change of non-regenerative voltage-controlled switching semiconductor devices
US5526216A (en) Circuit configuration for gentle shutoff of an MOS semiconductor component in the event of excess current
EP0383554A2 (en) BiMOS tri-state output buffer
JPS62159515A (en) Composite semiconductor device
US5360979A (en) Fast turn-off circuit for solid-state relays or the like
US5939921A (en) Drive circuit for a field-effect-controlled semiconductor component which opens a switch when a predetermined current is exceeded
JP2807388B2 (en) Photo coupler device
JP2918821B2 (en) Off-chip driver circuit
US5111158A (en) Modulated voltage supply and fault monitoring thereof adapted for use in an RF power amplifier system
US4864155A (en) Circuitry for suppressing audible noise
US4379997A (en) Power amplifier
US6034448A (en) Semiconductor switch
US4472688A (en) Amplifier circuit
US4527128A (en) Bistate linear amplifier circuit
US5146181A (en) BiCMOS output stage with improved output voltage signal
US6169441B1 (en) Drive circuit for a field effect-controlled power semiconductor component
US5166544A (en) Pseudo Darlington driver acts as Darlington during output slew, but has only 1 VBE drop when fully turned on
US6556055B2 (en) Drive circuit for controlled edge power elements

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase