WO1995030952A1 - Programmable logic device with regional and universal signal routing - Google Patents

Programmable logic device with regional and universal signal routing Download PDF

Info

Publication number
WO1995030952A1
WO1995030952A1 PCT/US1995/005436 US9505436W WO9530952A1 WO 1995030952 A1 WO1995030952 A1 WO 1995030952A1 US 9505436 W US9505436 W US 9505436W WO 9530952 A1 WO9530952 A1 WO 9530952A1
Authority
WO
WIPO (PCT)
Prior art keywords
logic
regional
bus
signals
region
Prior art date
Application number
PCT/US1995/005436
Other languages
French (fr)
Inventor
James C. K. Khong
Wendey E. Mueller
Joe Yu
Neal Berger
Keith H. Gudger
Geoffrey S. Gongwer
Original Assignee
Atmel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Atmel Corporation filed Critical Atmel Corporation
Priority to EP95917791A priority Critical patent/EP0707721B1/en
Priority to KR1019960700013A priority patent/KR100312801B1/en
Priority to JP52904895A priority patent/JP3570724B2/en
Priority to DE69525210T priority patent/DE69525210T2/en
Publication of WO1995030952A1 publication Critical patent/WO1995030952A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1735Controllable logic circuits by wiring, e.g. uncommitted logic arrays
    • H03K19/1736Controllable logic circuits by wiring, e.g. uncommitted logic arrays in which the wiring can be modified
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1737Controllable logic circuits using multiplexers

Definitions

  • the present invention relates to integrated circuits of the type known as programmable logic devices and in particular relates to interconnection layouts or architectures which improve overall functional flexibili ⁇ ty of such devices.
  • a programmable logic device having global and local buses providing product terms to a plurality of logic cells.
  • the global bus is capable of communicating with all of the logic cells, while each of the local buses is capable of communicating with only some of the logic cells in the device.
  • Global and local product term signals are produced by AND matrices that are struc ⁇ turally integral with the buses. That is, programmable AND matrices appear as a set of programmable intercon ⁇ nections located where product term lines (logic cell inputs) cross bus lines in the global and local buses.
  • the crosspoint matrices formed by the bus lines, logic cell inputs and programmable interconnections are thus a logic element, essentially a set of wide fan-in AND gates, where the bus lines form the gate inputs and the logic cell inputs form the gate outputs.
  • Field programmable gate arrays typical- ly have a topology where logic blocks are arranged in a two-dimensional array consisting of rows and columns of logic blocks and where interconnect resources occupy the space between the rows and columns.
  • These interconnects for a crosspoint switch matrix that acts to route signals from outputs of the blocks to inputs of the blocks.
  • the interconnect matrix is usually constructed so that signals are potentially routable to all of the logic blocks in the device. However, each logic block input is only connected to one bus line in the intercon ⁇ nect structure.
  • FPGA having a checkerboard array of inter- meshed forwardly propagating and backwardly propagating routing and logic blocks (FPRLBs and BPLBs) .
  • a plurality of forwardly propagating and rearwardly propagating vertical segmented routing channels (FPSRCs and BPSRCs) serve as signal bus lines between adjacent columns of RLBs.
  • Each FPRLB (or BPRLB) receives an input signal from an immediately adjacent FPSRC (or BPSRC) in one vertical channel and transmits an output signal to another immediately adjacent FRSRC (or BPSRC) in the op ⁇ posite vertical channel.
  • the individual bus lines in the FPSRCs and BPSRCs are segmented into different lengths allowing short, medium and long range communication with the FPRLBs and BPRLBs.
  • An object of the present invention is to improve the functional flexibility of programmable logic devices (PLDs) by incorporating some of the interconnec ⁇ tion features that presently are found only on FPGAs.
  • PLDs programmable logic devices
  • a programmable logic device having a plurality of logic cells arranged in separate logic regions, a plurality of bus lines, including both regional and multi-regional bus lines, and a crosspoint switch matrix which only serves to route signals from bus lines to the inputs of the logic cells without logically combining the bus signals to form product terms at those inputs.
  • each bus line can connect to more than one logic cell input, but each logic cell input can meaningfully connect to only one bus line without shorting.
  • each logic cell can feed back one logic signal to a regional bus line and can potentially feedback another logic signal through a universal select matrix to a multi-regional or universal bus line.
  • One universal select matrix is provided for each region of logic cells to select a subset of the potential feedback signals for connection to the universal bus.
  • Fig. 1 is a block diagram showing the chip-level architecture of an ultra programmable logic device (ultra PLD) of the present invention.
  • Fig. 2 is a block diagram showing details of one of the logic regions in the ultra PLD of Fig. 1.
  • Figs. 3a and 3b are block diagrams showing the gate-level structure of one of the logic cells in the logic region of Fig. 2.
  • Fig. 3b is the feedback select portion of this logic cell and is connected to the combinatorial signal line E, the register output Q and the I/O pin in Fig. 3a.
  • Fig. 4 is a simplified view of a portion of the crosspoint switch matrix of the ultra PLD of Fig. 1 con ⁇ necting to the universal logic gates (ULGs) in the logic cell of Fig. 3.
  • Fig. 5 is a schematic circuit diagram of one of the crosspoint switches in the matrix of Fig. 4.
  • an ultra programmable logic device (ultra PLD) of the present invention seen in its topmost chip-level architecture, has plurality of N separate logic regions 11 1 -11 N interconnected by a common universal signal bus 13.
  • the ultra PLD has four to eight logic regions (4 ⁇ N ⁇ 8) , but the number N of logic regions is not absolutely critical.
  • each logic region has a group of logic cells l ⁇ .,-15,,, a circuit block 17,,-17 N for generating regional control signals, and a region signal bus 19,-19,,.
  • the number of logic cells in each group 15 1 -15 N of such cells i.e., the number of logic cells in each logic region 11 1 -11 N
  • still other logic regions may contain groups of fifteen, sixteen, eighteen, or some other number of logic cells.
  • each logic cell in the device or each logic cell in a given region is an input/output (I/O) macrocell associated with a specific I/O pin 21, while in other devices, some logic cells in at least one region 11 1 -11 N may be buried and have no associated I/O pin.
  • the number of I/O pins 21 for each logic region 11 1 -11 N equals the number of I/O macrocells in that region and never exceeds the total number of all logic cells 15 1 -15 N for that region.
  • logic region 11. with its J logic cells has up to J associated I/O pins 21, equal to the number of I/O macrocells in the group of logic cells 15, for that region.
  • Each regional control signal generating circuit block 17 1 -17 N provides a number of control signals, such as output enable and asyn ⁇ chronous reset signals, on regional control lines 18 1 -18 N to the logic cells 15 1 -15 N for its particular region 11 1 -11 N .
  • Other control signals such as regional clock signals, may be provided by dedicated clock pins 22 1 -22 N .
  • the universal signal bus 13 receives a set of feedback signals on lines 23 from the logic cells 15 1 -15 N of each logic region 11 1 -11 N and provides common input signals on input lines 25 to the logic cells 15 1 -15 N and control signal generating circuit blocks 17 1 -17 N of all regions 11 1 -11 N .
  • Input-only pins 30 may also supply signals to the universal bus 13.
  • the N separate regional signal buses 19 1 -19 N receive regional feedback signals on regional feedback lines 27.,-27 N from the logic cells 15,-15 N of the corresponding logic regions 11,-11 N and provide separate sets of regional input signals on input lines 29 1 -29 N to the logic cells 15,-15 N and control signal generating circuit blocks 17,-17 N within the corresponding logic regions 11,-11,,. It should be noted that while the universal and regional feedback lines 23 and 27 1 -27 N are generally entirely distinct from one another, the input lines 25 and 29 1 -29 N may programmably connect to either the universal bus 13 or one of the regional buses 19,-19 N .
  • an input line carries a common input signal from the universal bus 13, and thus may be considered a universal input line 25, or carries a regional input signal from a regional bus 19 1 -19 N , and thus may be considered a regional input line 29 1 -29 N , can depend on the actual programmed connections within a particular device.
  • a typical logic re ⁇ gion for example the logic regional 11 1 of Fig. 1 shown here, has a plurality J of logic cells 31,-31 j arranged as a group 15,, input/output pins 21 associated with at least some of the logic cells 31,-31 j , a single control signal generating circuit block 17, providing regional control signals on lines 18, to the group 15, of logic cells 31,-31 j of the region 11, and a regional signal bus 19,.
  • Some logic cells are input/output (I/O) macrocells with an associated I/O pin 21, while other logic cells may be buried.
  • I/O input/output
  • each logic cell 31,-31 j has a number of inputs connected to input lines 33,-33 j , typically about ten per logic cell, for receiving a corresponding number of input signals from the regional and universal buses 19, and 13.
  • the control signal generating circuit block 17, also has a number of inputs connected to input lines 35, typically about six in number, for receiving a corresponding number of additional input signals from the regional and universal buses 19, and 13.
  • a typical logic region of twenty logic cells would thus have about 206 input lines 33,-33 j and 35.
  • a crosspoint switch matrix 37 selects which bus lines 39,-39 j and 40,-40 L (including line 40,) connect to which input lines 33,-33 j and 35 for each logic region.
  • the crosspoint switch matrix 37 allows any signal in either bus (both regional bus 19, and universal bus 13) to connect to any of the input lines 33,-33 j and 35.
  • each input line is allowed to connect to only one bus line. Connecting an input line to more than one bus line will short out the affected lines and lead to an indeterminate signal level.
  • the signals within the universal bus 13 are available to input lines of all regions 11,-11 N
  • the signals in the regional bus 19 are available only to the logic cells 31,-31 j and control signal block 17, in that particular logic region 11,.
  • Signals in other regional buses 19 2 -19 N are not available to the logic region 11, but only to their associated region.
  • Each logic cell 31,-31 j in the logic region routes one feedback signal on a regional feedback line 41,-41 J directly to the regional bus 19,, with each feedback line 41,-41 j fixedly connected to a designated regional bus line 39,-39 j in one-to-one correspondence.
  • each region's group 15, of logic cells also generates a number of universal feedback signals, which are routed on universal feedback lines 43 to the universal bus 13.
  • Each bundle of feedback lines 43 connects to a corresponding bundle of bus lines 40- in the universal bus 13 with one feedback line fixedly connected in one-to-one fashion to one bus line.
  • each of the region's logic cells 31,-31 j feeds one signal on lines 45,-45 j to a universal switch matrix (USM) 47.
  • the region's USM selects a subset of the signals received from the logic cells 31,-31 j for connection to the universal bus 13. Typically, about 40% of the received signals are selected, so that for a region having 20 logic cells, a typical USM would place eight of the signals onto the universal bus 13.
  • Six signals might be selected from a region of fifteen or sixteen logic cells, eight from one of eighteen or twenty logic cells and ten from twenty-four logic cells.
  • each logic cell is either an I/O macrocell, like the logic cell 31 2 of Fig. 3a shown here, or is a buried macrocell. Buried macrocells are similar to the I/O macrocell depicted in Figs. 3a and 3b, except that they do not have an associated I/O pin 21. Circuit elements related to outputting signals on a pin or receiving input signals from an I/O pin are also absent in buried macrocells. In some ultra PLDs or some regions of such a device, all of the logic cells are I/O macrocells with an associated I/O pin, while other PLDs of the present invention have both I/O macrocells and buried macrocells.
  • each logic cell 31- of the preferred device contains four 4-input universal logic gates (ULGs) 51-54 and two 2-input ULGs 55 and 56.
  • Two of the 4-input ULGs 51 and 53 share the same four input lines 33, ⁇ 1 _ A) from the crosspoint switch matrix 37, the other two of the 4-input ULGs 52 and 54 share four other input lines 33, (5 . 8) , and the two 2-input ULGs 55 and 56 share the final two input lines 33, (9 ., 0) .
  • Each of the 4-input ULGs 51-54 can be separately programmed to generate any one of the 2 16 Boolean logic functions of its four inputs.
  • each 2-input ULG 55 and 56 can be separately programmed to generate any one of the 16 possible Boolean logic functions of its two inputs.
  • the four 4-input ULG outputs 57-60 are used as inputs to two logic pairing gates 63 and 64. These pair- ing gates 63 and 64 can be programmably configured to act either as AND gates or as OR gates.
  • a 4-input OR gate 65 follows the pairing gates 63 and 64. One input 68 of the OR gate 65 connects to the output of pairing gate 63. Another input 69 of the OR gate 65 is connectable, via a programmable switch 74, to the output 71 of the other pairing gate 64.
  • OR gate 65 allows the two pairing gate outputs to be logically combined ( summed' or 'ORed') with each other. Pair gate outputs from adjacent logic cells may also be available to the OR gate 65 at its inputs 67 and 70.
  • pairing gates 63 and 64 may be sent, through programmable switches 73 and 75 to adjacent logic cells. In this manner, adjacent logic cells may share or steal each others pairing gate outputs.
  • Each logic cell has one flip-flop 77, which may be configured by programmable configuration bits therein (not shown) to act as either a D-type register, a T-type register, or a latch.
  • the data input 78 to the flip-flop 77 is connected to the output of a multiplexer 79 with four inputs.
  • the input 78 to the flip-flop 77 may be selected to be either the output node E of OR gate 65, the complement of E, the output node B of pairing gate 64, or, in the case of I/O macro ⁇ cells, the complement of the signal received at the I/O pin 21.
  • Each flip-flop 77 has two clocking options, selectable by a configurable multiplexer 81.
  • the clock can be the logic cell's own clock signal CK, generated within the logic cell by the 2-input ULG 56 and transmitted to an input of multiplexer 81 on clock line 83.
  • the clock can be selected to be the logical product (the output of AND gate 85) of the internally generated clock signal CK and the region's synchronous clock signal RCK received at an external clock pin (pin 22, in Fig. 2) assigned to that region, thereby allowing gated pin clocking.
  • the clock generating ULG 56 to always output a logic 1 (one of the sixteen possible Boolean functions of a 2-input ULG) , simple pin controlled clocking may be carried out.
  • the flip-flop 77 uses either of two regional asynchronous reset control signals RAR1 and RAR2, selected by a programmably configurable multiplexer 87. The provision of two asynchronous reset signals RAR1 and RAR2 in each region allows a region's logic cells to be divided into two subgroups whose flip-flops are reset by distinct signals.
  • the logic cell can be configured by means of yet another multiplexer 89 to output either the combinatorial signal on node E, the register output Q from flip-flop 77, or the complements of either of these two signals.
  • Each I/O macrocell also has a tri-statable output buffer 91 controlled by an output enable signal on line 93.
  • the logic cell may select its own internal output enable signal OE generated by the 2-input ULG 55, using the same two inputs 33, (9 . 10) as the clock generator 56, or the signal OE may be logically combined by an OR gate 95 with a regional output enable signal ROE generated by the control signal block 17, in Fig. 2 and common to all of the I/O macrocells within the region. Selection of signal OE or the combined (OE+ROE) signal may be made by a configura ⁇ ble multiplexer 97.
  • the control signal generating circuit block 17, in Fig. 2 generates the control signals RAR1 and RAR2
  • the feedback select portion of the logic cell includes a multiplexer 101 which has an input connected to the node E at the output of OR gate 65 to receive a combinatorial signal and another input connected to the output Q of the flip-flop 77 to receive a registered signal.
  • the multiplexer 101 selects either the combinatorial signal or the registered signal and provides this initial selection on its output 103 for possible feedback to the universal and regional buses.
  • a second multiplexer 105 has an input connected to the I/O pin 21 to receive a pin signal and a second input which is connected to the output 103 of the first multiplexer 101 to receive the selected combinatorial or registered feedback signal.
  • This second multiplexer 105 provides one of the two signals to the regional feedback line 41, connected to a regional bus line and provides the other of the two signals on line 45, to the universal select matrix (USM) 47 in Fig. 2 for possible connection to a universal bus line.
  • the regional feedback on line 41 may be programmed to be either the combinatorial signal on node E, the stored signal in flip-flop output Q or, in the case of I/O macrocells, the pin signal.
  • One signal is also selected from each logic cell as a potential universal feedback on line 45,.
  • this potential universal feedback signal is selected from either the I/O pin signal or the combinatorial or registered signal initially selected by multiplexer 101.
  • the combinatorial and stored signals cannot both be used as feedbacks from a given logic cell.
  • the selected potential universal feedback signal goes to the region's USM 47, seen in Fig. 2, which as previously described, maps a subset (e.g. , eight out of twenty) of its input signals to its universal bus lines.
  • the crosspoint switch matrix 37 connects regional and universal bus lines 39,-39 j and 40,-40 L , represented here by horizontal lines, to input lines, represented here by vertical lines corre- sponding to eight of the input lines 31, ( ,_ 8) .
  • Two of the universal logic gates 51 and 52 of a logic cell are seen at the top of the Figure, each connected to four input lines 33, (1 . 4) and 33 1(5 . 8) .
  • a crosspoint switch 111 At the intersection of each bus line and logic cell input line is a crosspoint switch 111 that can be programmed to connect the two lines, and thereby allows a bus signal to be placed onto that input line.
  • Each bus line 39,-39 j and 40,-40 L can be connected to one or more input lines 33.
  • each crosspoint switch 111 is a transmission gate 113 controlled by an electrically erasable, nonvolatile latch 115.
  • the line WL is a bus line, while the lines labeled COLl and COL2 are two input lines.
  • the transmission gate 113 here an n-channel field-effect transistor, has its source and drain terminals connected to the bus line WL at node 117 and to one of the input lines COLl or COL2 at node 118, or 118 2 .
  • a mask programmed connection 119 determines which of the two logic cell input lines COLl and COL2 is connected to the transmission gate 113.
  • An adjacent crosspoint switch 111 not shown, has its transmission gate connected to the other input line via a similar mask programmed connection.
  • the transmission gate 113 is controlled by an SRAM latch 115 with a nonvolatile programmable storage element 121, such as a floating-gate-type EEPROM, on one side.
  • VREF is the sense line for the nonvolatile storage element 121.
  • XSEL1 and XSEL2 are two select lines corresponding to the two logic cell input lines COLl and COL2 connected to the select transistor 123 via the mask programmable connection 125.
  • select line XSEL1 is connected to the select transistor 123.
  • COL2 and XSEL2 are connected.
  • the select lines pulse to Vcc at power-up, then get held at a reference value (about 2 volts) .
  • the value stored in nonvolatile element 121 is read at node A, the source of the select transistor 123.
  • the control gate of transmission gate 113 is connected to the SRAM latch at node B.
  • VREF is first charged to a program voltage Vpp, with all other lines VC, VB, VS and XSEL held at ground, to charge up the floating gates of all nonvolatile storage elements 121. Then with VREF at ground, VC at program voltage Vpp, VB at ground and VS allowed to float, the floating gates are selectively discharged by holding XSEL at program voltage Vpp. Unselected storage elements 121 have XSEL at ground.
  • VREF and VS are at ground, VC and VB are at a normal operating voltage Vcc, and XSEL is at Vcc for sense or 2 volts for holding the sensed value in the latch 115.
  • each logic cell input has only one of its crosspoint latches 115 set. Connecting two bus lines WL simultaneously to a single logic cell input COLl or COL2 shorts out the two bus lines because of the direct connection through the transmission gates 113, and thus leads to an indeterminate signal level and no useful connection. Accordingly, the crosspoint switch matrix 37 seen in Figs. 2 and 4 should not be regarded as a logic element, since product terms cannot be formed by multiple bus connections to a single input line. Rather, the switch matrix 37 merely acts to route a bus signal to one or more logic cell inputs.

Abstract

A programmable logic device having a plurality of logic cells (151-15N) arranged in groups defining separate logic regions (111-11N), both regional (191-19N) and multi-regional (13) bus lines, and a crosspoint switch matrix (37) which serves only to route signals from bus lines (391-39J and 401-40L) to inputs of the logic cells (311-31J) without logically combining two or more of the bus signals, i.e. without forming product terms. Rather, all logic is carried out by the logic cells (311-31J) themselves. In particular, the switch matrix (37) is constructed so that each bus line (391-39J and 401-40L) can connect to one or more logic cell inputs, but each logic cell input can meaningfully connect to only one bus line without shorting. In one embodiment, each logic cell (311-31J) feeds one logic signal back (411-41J) to a regional bus line (191) and can potentially feed back another logic signal through its region's universal select matrix (47) to a universal bus line (13). The select matrix (47) connects a subset of the region's potential feedback signals to the universal bus (13).

Description

Description
Programmable Logic Device with Regional and Universal Signal Routing
Technical Field
The present invention relates to integrated circuits of the type known as programmable logic devices and in particular relates to interconnection layouts or architectures which improve overall functional flexibili¬ ty of such devices.
Background Art
In U.S. Patent 5,079,451, Gudger et al. describe a programmable logic device (PLD) having global and local buses providing product terms to a plurality of logic cells. The global bus is capable of communicating with all of the logic cells, while each of the local buses is capable of communicating with only some of the logic cells in the device. Global and local product term signals are produced by AND matrices that are struc¬ turally integral with the buses. That is, programmable AND matrices appear as a set of programmable intercon¬ nections located where product term lines (logic cell inputs) cross bus lines in the global and local buses. The crosspoint matrices formed by the bus lines, logic cell inputs and programmable interconnections are thus a logic element, essentially a set of wide fan-in AND gates, where the bus lines form the gate inputs and the logic cell inputs form the gate outputs. The logic cells, with their OR gates receiving the resulting product term signals on the logic inputs, form a second level of logic producing suirt-of-products terms.
Field programmable gate arrays (FPGAs) typical- ly have a topology where logic blocks are arranged in a two-dimensional array consisting of rows and columns of logic blocks and where interconnect resources occupy the space between the rows and columns. These interconnects for a crosspoint switch matrix that acts to route signals from outputs of the blocks to inputs of the blocks. The interconnect matrix is usually constructed so that signals are potentially routable to all of the logic blocks in the device. However, each logic block input is only connected to one bus line in the intercon¬ nect structure.
In U.S. Patent 5,208,491, Ebeling et al. describe a FPGA having a checkerboard array of inter- meshed forwardly propagating and backwardly propagating routing and logic blocks (FPRLBs and BPLBs) . A plurality of forwardly propagating and rearwardly propagating vertical segmented routing channels (FPSRCs and BPSRCs) serve as signal bus lines between adjacent columns of RLBs. Each FPRLB (or BPRLB) receives an input signal from an immediately adjacent FPSRC (or BPSRC) in one vertical channel and transmits an output signal to another immediately adjacent FRSRC (or BPSRC) in the op¬ posite vertical channel. The individual bus lines in the FPSRCs and BPSRCs are segmented into different lengths allowing short, medium and long range communication with the FPRLBs and BPRLBs.
An object of the present invention is to improve the functional flexibility of programmable logic devices (PLDs) by incorporating some of the interconnec¬ tion features that presently are found only on FPGAs.
Summary of the Invention
The object is met with a programmable logic device having a plurality of logic cells arranged in separate logic regions, a plurality of bus lines, including both regional and multi-regional bus lines, and a crosspoint switch matrix which only serves to route signals from bus lines to the inputs of the logic cells without logically combining the bus signals to form product terms at those inputs. In the PLD's switch matrix, each bus line can connect to more than one logic cell input, but each logic cell input can meaningfully connect to only one bus line without shorting. In a preferred embodiment, each logic cell can feed back one logic signal to a regional bus line and can potentially feedback another logic signal through a universal select matrix to a multi-regional or universal bus line. One universal select matrix is provided for each region of logic cells to select a subset of the potential feedback signals for connection to the universal bus.
Brief Description of the Drawings
Fig. 1 is a block diagram showing the chip-level architecture of an ultra programmable logic device (ultra PLD) of the present invention.
Fig. 2 is a block diagram showing details of one of the logic regions in the ultra PLD of Fig. 1.
Figs. 3a and 3b are block diagrams showing the gate-level structure of one of the logic cells in the logic region of Fig. 2. Fig. 3b is the feedback select portion of this logic cell and is connected to the combinatorial signal line E, the register output Q and the I/O pin in Fig. 3a.
Fig. 4 is a simplified view of a portion of the crosspoint switch matrix of the ultra PLD of Fig. 1 con¬ necting to the universal logic gates (ULGs) in the logic cell of Fig. 3.
Fig. 5 is a schematic circuit diagram of one of the crosspoint switches in the matrix of Fig. 4.
Best Mode of Carrying Out the Invention With reference to Fig. 1, an ultra programmable logic device (ultra PLD) of the present invention, seen in its topmost chip-level architecture, has plurality of N separate logic regions 111-11N interconnected by a common universal signal bus 13. Typically, the ultra PLD has four to eight logic regions (4<N<8) , but the number N of logic regions is not absolutely critical. In turn, each logic region has a group of logic cells lδ.,-15,,, a circuit block 17,,-17N for generating regional control signals, and a region signal bus 19,-19,,. The number J, K, etc. of logic cells in each group 151-15N of such cells, i.e., the number of logic cells in each logic region 111-11N, is typically about 20, but this number is not critical and need not be the same for every logic region in a given device. For example, the number J of logic cells 15., in logic region 11, may be twenty (J=20) , while the number K of logic cells 15N in logic region 11N may be twenty-four (K=24) , while still other logic regions may contain groups of fifteen, sixteen, eighteen, or some other number of logic cells. In some devices, each logic cell in the device or each logic cell in a given region is an input/output (I/O) macrocell associated with a specific I/O pin 21, while in other devices, some logic cells in at least one region 111-11N may be buried and have no associated I/O pin. In all cases, the number of I/O pins 21 for each logic region 111-11N equals the number of I/O macrocells in that region and never exceeds the total number of all logic cells 151-15N for that region. Thus, logic region 11., with its J logic cells has up to J associated I/O pins 21, equal to the number of I/O macrocells in the group of logic cells 15, for that region. Each regional control signal generating circuit block 171-17N provides a number of control signals, such as output enable and asyn¬ chronous reset signals, on regional control lines 181-18N to the logic cells 151-15N for its particular region 111-11N. Other control signals, such as regional clock signals, may be provided by dedicated clock pins 221-22N. The universal signal bus 13 receives a set of feedback signals on lines 23 from the logic cells 151-15N of each logic region 111-11N and provides common input signals on input lines 25 to the logic cells 151-15N and control signal generating circuit blocks 171-17N of all regions 111-11N. Input-only pins 30 may also supply signals to the universal bus 13. The N separate regional signal buses 191-19N receive regional feedback signals on regional feedback lines 27.,-27N from the logic cells 15,-15N of the corresponding logic regions 11,-11N and provide separate sets of regional input signals on input lines 291-29N to the logic cells 15,-15N and control signal generating circuit blocks 17,-17N within the corresponding logic regions 11,-11,,. It should be noted that while the universal and regional feedback lines 23 and 271-27N are generally entirely distinct from one another, the input lines 25 and 291-29N may programmably connect to either the universal bus 13 or one of the regional buses 19,-19N. Thus, whether an input line carries a common input signal from the universal bus 13, and thus may be considered a universal input line 25, or carries a regional input signal from a regional bus 191-19N, and thus may be considered a regional input line 291-29N, can depend on the actual programmed connections within a particular device.
With reference to Fig. 2, a typical logic re¬ gion, for example the logic regional 111 of Fig. 1 shown here, has a plurality J of logic cells 31,-31j arranged as a group 15,, input/output pins 21 associated with at least some of the logic cells 31,-31j, a single control signal generating circuit block 17, providing regional control signals on lines 18, to the group 15, of logic cells 31,-31j of the region 11, and a regional signal bus 19,. Typically, there are about 20 logic cells 31,-31j in a logic region. Some logic cells are input/output (I/O) macrocells with an associated I/O pin 21, while other logic cells may be buried. Other than this difference, the logic cells 31,-31j are typically substantially identical to one another in construction. Each logic cell 31,-31j has a number of inputs connected to input lines 33,-33j, typically about ten per logic cell, for receiving a corresponding number of input signals from the regional and universal buses 19, and 13. The control signal generating circuit block 17, also has a number of inputs connected to input lines 35, typically about six in number, for receiving a corresponding number of additional input signals from the regional and universal buses 19, and 13. A typical logic region of twenty logic cells would thus have about 206 input lines 33,-33j and 35.
A crosspoint switch matrix 37 selects which bus lines 39,-39j and 40,-40L (including line 40,) connect to which input lines 33,-33j and 35 for each logic region. The crosspoint switch matrix 37 allows any signal in either bus (both regional bus 19, and universal bus 13) to connect to any of the input lines 33,-33j and 35. However, while the same bus line may be connected to multiple input lines, each input line is allowed to connect to only one bus line. Connecting an input line to more than one bus line will short out the affected lines and lead to an indeterminate signal level. Further, while the signals within the universal bus 13 are available to input lines of all regions 11,-11N, the signals in the regional bus 19, are available only to the logic cells 31,-31j and control signal block 17, in that particular logic region 11,. Signals in other regional buses 192-19N are not available to the logic region 11, but only to their associated region.
Each logic cell 31,-31j in the logic region routes one feedback signal on a regional feedback line 41,-41J directly to the regional bus 19,, with each feedback line 41,-41j fixedly connected to a designated regional bus line 39,-39j in one-to-one correspondence. Along with the J regional bus signals provided by the J logic cells 31,-31j, each region's group 15, of logic cells also generates a number of universal feedback signals, which are routed on universal feedback lines 43 to the universal bus 13. Each bundle of feedback lines 43 connects to a corresponding bundle of bus lines 40- in the universal bus 13 with one feedback line fixedly connected in one-to-one fashion to one bus line. To generate these universal bus signals, each of the region's logic cells 31,-31j feeds one signal on lines 45,-45j to a universal switch matrix (USM) 47. The region's USM then selects a subset of the signals received from the logic cells 31,-31j for connection to the universal bus 13. Typically, about 40% of the received signals are selected, so that for a region having 20 logic cells, a typical USM would place eight of the signals onto the universal bus 13. Six signals might be selected from a region of fifteen or sixteen logic cells, eight from one of eighteen or twenty logic cells and ten from twenty-four logic cells. However, the percentage of signals selected for connection to the universal bus 13 is not absolutely critical, except that not more than about 75% of the received signals would normally be selected by a particular USM, unless the total number of logic cells in a region is small (twelve or less) . With reference to Figs. 3a and 3b, each logic cell is either an I/O macrocell, like the logic cell 312 of Fig. 3a shown here, or is a buried macrocell. Buried macrocells are similar to the I/O macrocell depicted in Figs. 3a and 3b, except that they do not have an associated I/O pin 21. Circuit elements related to outputting signals on a pin or receiving input signals from an I/O pin are also absent in buried macrocells. In some ultra PLDs or some regions of such a device, all of the logic cells are I/O macrocells with an associated I/O pin, while other PLDs of the present invention have both I/O macrocells and buried macrocells.
As shown in Fig. 3a, each logic cell 31- of the preferred device contains four 4-input universal logic gates (ULGs) 51-54 and two 2-input ULGs 55 and 56. Two of the 4-input ULGs 51 and 53 share the same four input lines 33,{1_A) from the crosspoint switch matrix 37, the other two of the 4-input ULGs 52 and 54 share four other input lines 33,(5.8), and the two 2-input ULGs 55 and 56 share the final two input lines 33,(9.,0). Each of the 4-input ULGs 51-54 can be separately programmed to generate any one of the 216 Boolean logic functions of its four inputs. Likewise, each 2-input ULG 55 and 56 can be separately programmed to generate any one of the 16 possible Boolean logic functions of its two inputs.
The four 4-input ULG outputs 57-60 are used as inputs to two logic pairing gates 63 and 64. These pair- ing gates 63 and 64 can be programmably configured to act either as AND gates or as OR gates. A 4-input OR gate 65 follows the pairing gates 63 and 64. One input 68 of the OR gate 65 connects to the output of pairing gate 63. Another input 69 of the OR gate 65 is connectable, via a programmable switch 74, to the output 71 of the other pairing gate 64. Thus, OR gate 65 allows the two pairing gate outputs to be logically combined ( summed' or 'ORed') with each other. Pair gate outputs from adjacent logic cells may also be available to the OR gate 65 at its inputs 67 and 70. Likewise, the outputs of pairing gates 63 and 64 may be sent, through programmable switches 73 and 75 to adjacent logic cells. In this manner, adjacent logic cells may share or steal each others pairing gate outputs. Each logic cell has one flip-flop 77, which may be configured by programmable configuration bits therein (not shown) to act as either a D-type register, a T-type register, or a latch. The data input 78 to the flip-flop 77 is connected to the output of a multiplexer 79 with four inputs. Using this multiplexer 79, the input 78 to the flip-flop 77 may be selected to be either the output node E of OR gate 65, the complement of E, the output node B of pairing gate 64, or, in the case of I/O macro¬ cells, the complement of the signal received at the I/O pin 21. Each flip-flop 77 has two clocking options, selectable by a configurable multiplexer 81. In one option, the clock can be the logic cell's own clock signal CK, generated within the logic cell by the 2-input ULG 56 and transmitted to an input of multiplexer 81 on clock line 83. Alternatively, the clock can be selected to be the logical product (the output of AND gate 85) of the internally generated clock signal CK and the region's synchronous clock signal RCK received at an external clock pin (pin 22, in Fig. 2) assigned to that region, thereby allowing gated pin clocking. Also, by programming the clock generating ULG 56 to always output a logic 1 (one of the sixteen possible Boolean functions of a 2-input ULG) , simple pin controlled clocking may be carried out. The flip-flop 77 uses either of two regional asynchronous reset control signals RAR1 and RAR2, selected by a programmably configurable multiplexer 87. The provision of two asynchronous reset signals RAR1 and RAR2 in each region allows a region's logic cells to be divided into two subgroups whose flip-flops are reset by distinct signals.
In the case of I/O macrocells, the logic cell can be configured by means of yet another multiplexer 89 to output either the combinatorial signal on node E, the register output Q from flip-flop 77, or the complements of either of these two signals. Each I/O macrocell also has a tri-statable output buffer 91 controlled by an output enable signal on line 93. The logic cell may select its own internal output enable signal OE generated by the 2-input ULG 55, using the same two inputs 33,(9.10) as the clock generator 56, or the signal OE may be logically combined by an OR gate 95 with a regional output enable signal ROE generated by the control signal block 17, in Fig. 2 and common to all of the I/O macrocells within the region. Selection of signal OE or the combined (OE+ROE) signal may be made by a configura¬ ble multiplexer 97.
The control signal generating circuit block 17, in Fig. 2 generates the control signals RAR1 and RAR2
(asynchronous resets) and ROE (output enable) using three separate 2-input ULGs, each receiving two different inputs on input lines 35 from the crosspoint matrix 37.
As seen in Fig. 3b, the feedback select portion of the logic cell includes a multiplexer 101 which has an input connected to the node E at the output of OR gate 65 to receive a combinatorial signal and another input connected to the output Q of the flip-flop 77 to receive a registered signal. The multiplexer 101 selects either the combinatorial signal or the registered signal and provides this initial selection on its output 103 for possible feedback to the universal and regional buses. A second multiplexer 105 has an input connected to the I/O pin 21 to receive a pin signal and a second input which is connected to the output 103 of the first multiplexer 101 to receive the selected combinatorial or registered feedback signal. This second multiplexer 105 provides one of the two signals to the regional feedback line 41, connected to a regional bus line and provides the other of the two signals on line 45, to the universal select matrix (USM) 47 in Fig. 2 for possible connection to a universal bus line. Thus, the logic cells provide both regional and universal feedback options. The regional feedback on line 41, may be programmed to be either the combinatorial signal on node E, the stored signal in flip-flop output Q or, in the case of I/O macrocells, the pin signal. One signal is also selected from each logic cell as a potential universal feedback on line 45,. Like the regional feedback, this potential universal feedback signal is selected from either the I/O pin signal or the combinatorial or registered signal initially selected by multiplexer 101. However, in this preferred implementa- tion, the combinatorial and stored signals cannot both be used as feedbacks from a given logic cell. The selected potential universal feedback signal goes to the region's USM 47, seen in Fig. 2, which as previously described, maps a subset (e.g. , eight out of twenty) of its input signals to its universal bus lines.
With reference to Fig. 4, the crosspoint switch matrix 37 connects regional and universal bus lines 39,-39j and 40,-40L, represented here by horizontal lines, to input lines, represented here by vertical lines corre- sponding to eight of the input lines 31,(,_8). Two of the universal logic gates 51 and 52 of a logic cell are seen at the top of the Figure, each connected to four input lines 33,(1.4) and 331(5.8). At the intersection of each bus line and logic cell input line is a crosspoint switch 111 that can be programmed to connect the two lines, and thereby allows a bus signal to be placed onto that input line. Each bus line 39,-39j and 40,-40L can be connected to one or more input lines 33. However, only one bus line may be connected to any one input line. Any unused input lines may be programmed to a fixed state, either high or low as required by the particular function implemented by the ULG 51, 52, etc. As seen in Fig. 5, each crosspoint switch 111 is a transmission gate 113 controlled by an electrically erasable, nonvolatile latch 115. The line WL is a bus line, while the lines labeled COLl and COL2 are two input lines. The transmission gate 113, here an n-channel field-effect transistor, has its source and drain terminals connected to the bus line WL at node 117 and to one of the input lines COLl or COL2 at node 118, or 1182. A mask programmed connection 119 determines which of the two logic cell input lines COLl and COL2 is connected to the transmission gate 113. An adjacent crosspoint switch 111, not shown, has its transmission gate connected to the other input line via a similar mask programmed connection. The transmission gate 113 is controlled by an SRAM latch 115 with a nonvolatile programmable storage element 121, such as a floating-gate-type EEPROM, on one side. VREF is the sense line for the nonvolatile storage element 121. XSEL1 and XSEL2 are two select lines corresponding to the two logic cell input lines COLl and COL2 connected to the select transistor 123 via the mask programmable connection 125. When input line COLl is connected to the transmission gate 113, select line XSEL1 is connected to the select transistor 123. In an adja¬ cent cell, COL2 and XSEL2 are connected. The select lines pulse to Vcc at power-up, then get held at a reference value (about 2 volts) . The value stored in nonvolatile element 121 is read at node A, the source of the select transistor 123. The control gate of transmission gate 113 is connected to the SRAM latch at node B.
In a write mode, VREF is first charged to a program voltage Vpp, with all other lines VC, VB, VS and XSEL held at ground, to charge up the floating gates of all nonvolatile storage elements 121. Then with VREF at ground, VC at program voltage Vpp, VB at ground and VS allowed to float, the floating gates are selectively discharged by holding XSEL at program voltage Vpp. Unselected storage elements 121 have XSEL at ground. In a read mode, VREF and VS are at ground, VC and VB are at a normal operating voltage Vcc, and XSEL is at Vcc for sense or 2 volts for holding the sensed value in the latch 115. In a programmed logic pattern, each logic cell input has only one of its crosspoint latches 115 set. Connecting two bus lines WL simultaneously to a single logic cell input COLl or COL2 shorts out the two bus lines because of the direct connection through the transmission gates 113, and thus leads to an indeterminate signal level and no useful connection. Accordingly, the crosspoint switch matrix 37 seen in Figs. 2 and 4 should not be regarded as a logic element, since product terms cannot be formed by multiple bus connections to a single input line. Rather, the switch matrix 37 merely acts to route a bus signal to one or more logic cell inputs.

Claims

Clai s
1. A programmable logic device (PLD) comprising a plurality of logic cells receiving input signals through logic cell inputs, said logic cells arranged in groups defining separate logic regions of such cells, a plurality of bus lines for conducting signals therein, a crosspoint switch matrix programmably con¬ necting bus lines to said logic cell inputs, each bus line being connectable via a set of crosspoint switches of said matrix to the logic cell inputs of at least one logic region, a plurality of said bus lines being multi-regional bus lines connectable to logic cell inputs in multiple logic regions, some of said bus lines are regional bus lines, each connectable to logic cell inputs in only one logic region, and wherein each logic cell provides a regional feedback signal to one of said regional bus lines, and a plurality of feedback select matrices, one for each logic region, each select matrix having inputs receiving potential multi-regional feedback signals from said logic regions of its corresponding logic region and having outputs providing a programmably selected subset of said potential multi-regional feedback signals to said multi-regional bus lines.
2. The PLD of claim 1 wherein at least one multi- regional bus line is a universal bus line connectable to logic cell inputs in every logic region.
3. The PLD of claim 1 wherein each logic cell has pro¬ grammable switch means receiving two feedback signals at switch inputs for selecting one of said feedback signals as a regional feedback signal provided at a first switch output to one of said regional bus lines and selecting the other of said feedback signals as a potential multi- regional feedback signal provided at a second switch out¬ put to the feedback select matrix corresponding to the logic region of said logic cell.
PCT/US1995/005436 1994-05-04 1995-05-02 Programmable logic device with regional and universal signal routing WO1995030952A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP95917791A EP0707721B1 (en) 1994-05-04 1995-05-02 Programmable logic device with regional and universal signal routing
KR1019960700013A KR100312801B1 (en) 1994-05-04 1995-05-02 Programmable Logic Devices with Zones and Universal Signal Paths
JP52904895A JP3570724B2 (en) 1994-05-04 1995-05-02 Programmable logic device with area signal routing and universal signal routing
DE69525210T DE69525210T2 (en) 1994-05-04 1995-05-02 PROGRAMMABLE LOGIC DEVICE WITH REGIONAL AND UNIVERSAL SIGNAL DEFLECTION

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US23815694A 1994-05-04 1994-05-04
US238,156 1994-05-04

Publications (1)

Publication Number Publication Date
WO1995030952A1 true WO1995030952A1 (en) 1995-11-16

Family

ID=22896734

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/005436 WO1995030952A1 (en) 1994-05-04 1995-05-02 Programmable logic device with regional and universal signal routing

Country Status (7)

Country Link
US (1) US5594366A (en)
EP (1) EP0707721B1 (en)
JP (1) JP3570724B2 (en)
KR (1) KR100312801B1 (en)
CN (1) CN1086815C (en)
DE (1) DE69525210T2 (en)
WO (1) WO1995030952A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5909126A (en) * 1995-05-17 1999-06-01 Altera Corporation Programmable logic array integrated circuit devices with interleaved logic array blocks
US6084427A (en) * 1998-05-19 2000-07-04 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6121790A (en) * 1997-10-16 2000-09-19 Altera Corporation Programmable logic device with enhanced multiplexing capabilities in interconnect resources
JP2001506785A (en) * 1996-12-20 2001-05-22 ペーアーツェーテー インフォルマツィオーンステヒノロギー ゲゼルシャフト ミット ベシュレンクテル ハフツング IO and memory bus system for DFP and unit with programmable 2D or multidimensional cell structure
US6407576B1 (en) 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US6480028B2 (en) 1998-11-18 2002-11-12 Altera Corporation Programmable logic device architectures with super-regions having logic regions and memory region
EP1284587A3 (en) * 2001-08-15 2007-11-28 Gennum Corporation Low-power reconfigurable hearing instrument

Families Citing this family (78)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5689195A (en) * 1995-05-17 1997-11-18 Altera Corporation Programmable logic array integrated circuit devices
US7050329B2 (en) * 1995-04-21 2006-05-23 Johnson Mark B Magnetic spin based memory with inductive write lines
US6140838A (en) 1995-04-21 2000-10-31 Johnson; Mark B. High density and high speed magneto-electronic logic family
US6064083A (en) 1995-04-21 2000-05-16 Johnson; Mark B. Hybrid hall effect memory device and method of operation
US6741494B2 (en) * 1995-04-21 2004-05-25 Mark B. Johnson Magnetoelectronic memory element with inductively coupled write wires
US5848285A (en) * 1995-12-26 1998-12-08 Cypress Semiconductor Corporation Macrocell having a dual purpose input register for use in a logic device
US5926035A (en) * 1996-06-26 1999-07-20 Cypress Semiconductor Corp. Method and apparatus to generate mask programmable device
US7213061B1 (en) * 1999-04-29 2007-05-01 Amx Llc Internet control system and method
US6657646B2 (en) 1999-06-08 2003-12-02 Amx Corporation System and method for multimedia display
US6307774B1 (en) 2000-03-22 2001-10-23 Mark B. Johnson Magnetoelectronic memory array
US7119576B1 (en) 2000-09-18 2006-10-10 Altera Corporation Devices and methods with programmable logic and digital signal processing regions
US7346644B1 (en) 2000-09-18 2008-03-18 Altera Corporation Devices and methods with programmable logic and digital signal processing regions
US7224366B2 (en) * 2002-10-17 2007-05-29 Amx, Llc Method and system for control system software
US7796464B1 (en) 2003-06-27 2010-09-14 Cypress Semiconductor Corporation Synchronous memory with a shadow-cycle counter
US7389452B2 (en) * 2004-06-29 2008-06-17 Electronics For Imaging, Inc. Methods and apparatus for monitoring internal signals in an integrated circuit
WO2006029391A2 (en) * 2004-09-09 2006-03-16 Amx Corporation Method, system and computer program using standard interfaces for independent device controllers
US20070211691A1 (en) * 2004-09-09 2007-09-13 Barber Ronald W Method, system and computer program using standard interfaces for independent device controllers
US7392499B1 (en) * 2005-08-02 2008-06-24 Xilinx, Inc. Placement of input/output blocks of an electronic design in an integrated circuit
US9063739B2 (en) 2005-09-07 2015-06-23 Open Invention Network, Llc Method and computer program for device configuration
US8620980B1 (en) 2005-09-27 2013-12-31 Altera Corporation Programmable device with specialized multiplier blocks
US7345915B2 (en) 2005-10-31 2008-03-18 Hewlett-Packard Development Company, L.P. Modified-layer EPROM cell
CN101371434B (en) * 2006-01-24 2011-04-20 D2音频有限公司 Systems and methods for improving performance in a digital amplifier by adding an ultrasonic signal to an input audio signal
CN101009542B (en) * 2006-01-27 2010-05-12 中国科学院空间科学与应用研究中心 Extension device of data network node device port
US8266199B2 (en) * 2006-02-09 2012-09-11 Altera Corporation Specialized processing block for programmable logic device
US8301681B1 (en) 2006-02-09 2012-10-30 Altera Corporation Specialized processing block for programmable logic device
US8266198B2 (en) * 2006-02-09 2012-09-11 Altera Corporation Specialized processing block for programmable logic device
US8041759B1 (en) 2006-02-09 2011-10-18 Altera Corporation Specialized processing block for programmable logic device
US7365387B2 (en) * 2006-02-23 2008-04-29 Hewlett-Packard Development Company, L.P. Gate-coupled EPROM cell for printhead
US7836117B1 (en) 2006-04-07 2010-11-16 Altera Corporation Specialized processing block for programmable logic device
US7822799B1 (en) 2006-06-26 2010-10-26 Altera Corporation Adder-rounder circuitry for specialized processing block in programmable logic device
US8386550B1 (en) 2006-09-20 2013-02-26 Altera Corporation Method for configuring a finite impulse response filter in a programmable logic device
US8386553B1 (en) 2006-12-05 2013-02-26 Altera Corporation Large multiplier for programmable logic device
US7930336B2 (en) * 2006-12-05 2011-04-19 Altera Corporation Large multiplier for programmable logic device
US7814137B1 (en) 2007-01-09 2010-10-12 Altera Corporation Combined interpolation and decimation filter for programmable logic device
US7865541B1 (en) 2007-01-22 2011-01-04 Altera Corporation Configuring floating point operations in a programmable logic device
US8650231B1 (en) 2007-01-22 2014-02-11 Altera Corporation Configuring floating point operations in a programmable device
US8645450B1 (en) 2007-03-02 2014-02-04 Altera Corporation Multiplier-accumulator circuitry and methods
US7949699B1 (en) 2007-08-30 2011-05-24 Altera Corporation Implementation of decimation filter in integrated circuit device using ram-based data storage
US7893772B1 (en) 2007-12-03 2011-02-22 Cypress Semiconductor Corporation System and method of loading a programmable counter
US8959137B1 (en) 2008-02-20 2015-02-17 Altera Corporation Implementing large multipliers in a programmable integrated circuit device
US8244789B1 (en) 2008-03-14 2012-08-14 Altera Corporation Normalization of floating point operations in a programmable integrated circuit device
US8626815B1 (en) 2008-07-14 2014-01-07 Altera Corporation Configuring a programmable integrated circuit device to perform matrix multiplication
US8255448B1 (en) 2008-10-02 2012-08-28 Altera Corporation Implementing division in a programmable integrated circuit device
US8307023B1 (en) 2008-10-10 2012-11-06 Altera Corporation DSP block for implementing large multiplier on a programmable integrated circuit device
US8805916B2 (en) * 2009-03-03 2014-08-12 Altera Corporation Digital signal processing circuitry with redundancy and bidirectional data paths
US8706790B1 (en) 2009-03-03 2014-04-22 Altera Corporation Implementing mixed-precision floating-point operations in a programmable integrated circuit device
US8468192B1 (en) 2009-03-03 2013-06-18 Altera Corporation Implementing multipliers in a programmable integrated circuit device
US8645449B1 (en) 2009-03-03 2014-02-04 Altera Corporation Combined floating point adder and subtractor
US8549055B2 (en) * 2009-03-03 2013-10-01 Altera Corporation Modular digital signal processing circuitry with optionally usable, dedicated connections between modules of the circuitry
US8886696B1 (en) 2009-03-03 2014-11-11 Altera Corporation Digital signal processing circuitry with redundancy and ability to support larger multipliers
US8650236B1 (en) 2009-08-04 2014-02-11 Altera Corporation High-rate interpolation or decimation filter in integrated circuit device
US8412756B1 (en) 2009-09-11 2013-04-02 Altera Corporation Multi-operand floating point operations in a programmable integrated circuit device
US8396914B1 (en) 2009-09-11 2013-03-12 Altera Corporation Matrix decomposition in an integrated circuit device
US7948267B1 (en) 2010-02-09 2011-05-24 Altera Corporation Efficient rounding circuits and methods in configurable integrated circuit devices
US8539016B1 (en) 2010-02-09 2013-09-17 Altera Corporation QR decomposition in an integrated circuit device
US8601044B2 (en) * 2010-03-02 2013-12-03 Altera Corporation Discrete Fourier Transform in an integrated circuit device
US8458243B1 (en) 2010-03-03 2013-06-04 Altera Corporation Digital signal processing circuit blocks with support for systolic finite-impulse-response digital filtering
US8484265B1 (en) 2010-03-04 2013-07-09 Altera Corporation Angular range reduction in an integrated circuit device
US8510354B1 (en) 2010-03-12 2013-08-13 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8539014B2 (en) * 2010-03-25 2013-09-17 Altera Corporation Solving linear matrices in an integrated circuit device
US8862650B2 (en) 2010-06-25 2014-10-14 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8589463B2 (en) 2010-06-25 2013-11-19 Altera Corporation Calculation of trigonometric functions in an integrated circuit device
US8577951B1 (en) 2010-08-19 2013-11-05 Altera Corporation Matrix operations in an integrated circuit device
US8645451B2 (en) 2011-03-10 2014-02-04 Altera Corporation Double-clocked specialized processing block in an integrated circuit device
US9600278B1 (en) 2011-05-09 2017-03-21 Altera Corporation Programmable device using fixed and configurable logic to implement recursive trees
US8812576B1 (en) 2011-09-12 2014-08-19 Altera Corporation QR decomposition in an integrated circuit device
US8949298B1 (en) 2011-09-16 2015-02-03 Altera Corporation Computing floating-point polynomials in an integrated circuit device
US9053045B1 (en) 2011-09-16 2015-06-09 Altera Corporation Computing floating-point polynomials in an integrated circuit device
US8762443B1 (en) 2011-11-15 2014-06-24 Altera Corporation Matrix operations in an integrated circuit device
US8543634B1 (en) 2012-03-30 2013-09-24 Altera Corporation Specialized processing block for programmable integrated circuit device
US9098332B1 (en) 2012-06-01 2015-08-04 Altera Corporation Specialized processing block with fixed- and floating-point structures
US8996600B1 (en) 2012-08-03 2015-03-31 Altera Corporation Specialized processing block for implementing floating-point multiplier with subnormal operation support
US9207909B1 (en) 2012-11-26 2015-12-08 Altera Corporation Polynomial calculations optimized for programmable integrated circuit device structures
US9189200B1 (en) 2013-03-14 2015-11-17 Altera Corporation Multiple-precision processing block in a programmable integrated circuit device
US9348795B1 (en) 2013-07-03 2016-05-24 Altera Corporation Programmable device using fixed and configurable logic to implement floating-point rounding
US9379687B1 (en) 2014-01-14 2016-06-28 Altera Corporation Pipelined systolic finite impulse response filter
US9684488B2 (en) 2015-03-26 2017-06-20 Altera Corporation Combined adder and pre-adder for high-radix multiplier circuit
US10942706B2 (en) 2017-05-05 2021-03-09 Intel Corporation Implementation of floating-point trigonometric functions in an integrated circuit device

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4670749A (en) * 1984-04-13 1987-06-02 Zilog, Inc. Integrated circuit programmable cross-point connection technique
US5079451A (en) * 1990-12-13 1992-01-07 Atmel Corporation Programmable logic device with global and local product terms
US5144166A (en) * 1990-11-02 1992-09-01 Concurrent Logic, Inc. Programmable logic cell and array
US5208491A (en) * 1992-01-07 1993-05-04 Washington Research Foundation Field programmable gate array
USRE34363E (en) * 1984-03-12 1993-08-31 Xilinx, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
US5255203A (en) * 1989-08-15 1993-10-19 Advanced Micro Devices, Inc. Interconnect structure for programmable logic device
US5258668A (en) * 1992-05-08 1993-11-02 Altera Corporation Programmable logic array integrated circuits with cascade connections between logic modules
US5260610A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic element interconnections for programmable logic array integrated circuits
US5296759A (en) * 1991-08-29 1994-03-22 National Semiconductor Corporation Diagonal wiring between abutting logic cells in a configurable logic array
US5329181A (en) * 1993-03-05 1994-07-12 Xilinx, Inc. Complementary macrocell feedback circuit
US5331227A (en) * 1992-05-15 1994-07-19 Micron Semiconductor, Inc. Programmable logic device macrocell with an exclusive feedback line and an exclusive external input line

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3925684A (en) * 1974-03-11 1975-12-09 Hughes Aircraft Co Universal logic gate
US4422072A (en) * 1981-07-30 1983-12-20 Signetics Corporation Field programmable logic array circuit
US4642487A (en) * 1984-09-26 1987-02-10 Xilinx, Inc. Special interconnect for configurable logic array
US5075576A (en) * 1985-11-19 1991-12-24 North American Philips Corporation Field-programmable logic device with programmable foldback to control number of logic levels
US5187393A (en) * 1986-09-19 1993-02-16 Actel Corporation Reconfigurable programmable interconnect architecture
US5015885A (en) * 1986-09-19 1991-05-14 Actel Corporation Reconfigurable programmable interconnect architecture
US4910417A (en) * 1986-09-19 1990-03-20 Actel Corporation Universal logic module comprising multiplexers
US4758745B1 (en) * 1986-09-19 1994-11-15 Actel Corp User programmable integrated circuit interconnect architecture and test method
US5172014A (en) * 1986-09-19 1992-12-15 Actel Corporation Programmable interconnect architecture
US4969121A (en) * 1987-03-02 1990-11-06 Altera Corporation Programmable integrated circuit logic array device having improved microprocessor connectability
US4855619A (en) * 1987-11-17 1989-08-08 Xilinx, Inc. Buffered routing element for a user programmable logic device
US4912342A (en) * 1988-05-05 1990-03-27 Altera Corporation Programmable logic device with array blocks with programmable clocking
US4871930A (en) * 1988-05-05 1989-10-03 Altera Corporation Programmable logic device with array blocks connected via programmable interconnect
US4903223A (en) * 1988-05-05 1990-02-20 Altera Corporation Programmable logic device with programmable word line connections
US4945267A (en) * 1989-01-10 1990-07-31 Actel Corporation Integrated circuit bus switching circuit
US4967107A (en) * 1989-05-12 1990-10-30 Plus Logic, Inc. Programmable logic expander
US5140193A (en) * 1990-03-27 1992-08-18 Xilinx, Inc. Programmable connector for programmable logic device
US5198705A (en) * 1990-05-11 1993-03-30 Actel Corporation Logic module with configurable combinational and sequential blocks
US5055718A (en) * 1990-05-11 1991-10-08 Actel Corporation Logic module with configurable combinational and sequential blocks
US5220213A (en) * 1991-03-06 1993-06-15 Quicklogic Corporation Programmable application specific integrated circuit and logic cell therefor
US5122685A (en) * 1991-03-06 1992-06-16 Quicklogic Corporation Programmable application specific integrated circuit and logic cell therefor
US5220214A (en) * 1991-04-22 1993-06-15 Altera Corporation Registered logic macrocell with product term allocation and adjacent product term stealing
US5260611A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic array having local and long distance conductors
US5189320A (en) * 1991-09-23 1993-02-23 Atmel Corporation Programmable logic device with multiple shared logic arrays
US5231312A (en) * 1992-03-12 1993-07-27 Atmel Corporation Integrated logic circuit with functionally flexible input/output macrocells

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE34363E (en) * 1984-03-12 1993-08-31 Xilinx, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
US4670749A (en) * 1984-04-13 1987-06-02 Zilog, Inc. Integrated circuit programmable cross-point connection technique
US5255203A (en) * 1989-08-15 1993-10-19 Advanced Micro Devices, Inc. Interconnect structure for programmable logic device
US5144166A (en) * 1990-11-02 1992-09-01 Concurrent Logic, Inc. Programmable logic cell and array
US5079451A (en) * 1990-12-13 1992-01-07 Atmel Corporation Programmable logic device with global and local product terms
US5296759A (en) * 1991-08-29 1994-03-22 National Semiconductor Corporation Diagonal wiring between abutting logic cells in a configurable logic array
US5260610A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic element interconnections for programmable logic array integrated circuits
US5208491A (en) * 1992-01-07 1993-05-04 Washington Research Foundation Field programmable gate array
US5258668A (en) * 1992-05-08 1993-11-02 Altera Corporation Programmable logic array integrated circuits with cascade connections between logic modules
US5331227A (en) * 1992-05-15 1994-07-19 Micron Semiconductor, Inc. Programmable logic device macrocell with an exclusive feedback line and an exclusive external input line
US5329181A (en) * 1993-03-05 1994-07-12 Xilinx, Inc. Complementary macrocell feedback circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0707721A4 *

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6204688B1 (en) 1995-05-17 2001-03-20 Altera Corporation Programmable logic array integrated circuit devices with interleaved logic array blocks
US5909126A (en) * 1995-05-17 1999-06-01 Altera Corporation Programmable logic array integrated circuit devices with interleaved logic array blocks
GB2312065B (en) * 1996-04-11 2000-08-16 Altera Corp Programmable logic array integrated circuit devices
JP2001506785A (en) * 1996-12-20 2001-05-22 ペーアーツェーテー インフォルマツィオーンステヒノロギー ゲゼルシャフト ミット ベシュレンクテル ハフツング IO and memory bus system for DFP and unit with programmable 2D or multidimensional cell structure
US6384625B1 (en) 1997-10-16 2002-05-07 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6121790A (en) * 1997-10-16 2000-09-19 Altera Corporation Programmable logic device with enhanced multiplexing capabilities in interconnect resources
US6255846B1 (en) 1997-10-16 2001-07-03 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6278288B1 (en) 1997-10-16 2001-08-21 Altera Corporation Programmable logic device with enhanced multiplexing capabilities in interconnect resources
US6084427A (en) * 1998-05-19 2000-07-04 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6480028B2 (en) 1998-11-18 2002-11-12 Altera Corporation Programmable logic device architectures with super-regions having logic regions and memory region
US6879183B2 (en) 1998-11-18 2005-04-12 Altera Corporation Programmable logic device architectures with super-regions having logic regions and a memory region
US6407576B1 (en) 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US6614261B2 (en) 1999-03-04 2003-09-02 Altera Corp Interconnection and input/output resources for programable logic integrated circuit devices
US6894533B2 (en) 1999-03-04 2005-05-17 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US6989689B2 (en) 1999-03-04 2006-01-24 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
EP1284587A3 (en) * 2001-08-15 2007-11-28 Gennum Corporation Low-power reconfigurable hearing instrument
US8289990B2 (en) 2001-08-15 2012-10-16 Semiconductor Components Industries, Llc Low-power reconfigurable hearing instrument

Also Published As

Publication number Publication date
KR960704264A (en) 1996-08-31
JPH09500516A (en) 1997-01-14
KR100312801B1 (en) 2001-12-28
EP0707721A1 (en) 1996-04-24
JP3570724B2 (en) 2004-09-29
DE69525210D1 (en) 2002-03-14
DE69525210T2 (en) 2002-11-28
CN1128070A (en) 1996-07-31
CN1086815C (en) 2002-06-26
EP0707721A4 (en) 1998-06-17
EP0707721B1 (en) 2002-01-30
US5594366A (en) 1997-01-14

Similar Documents

Publication Publication Date Title
EP0707721B1 (en) Programmable logic device with regional and universal signal routing
US4963768A (en) Flexible, programmable cell array interconnected by a programmable switch matrix
US5521529A (en) Very high-density complex programmable logic devices with a multi-tiered hierarchical switch matrix and optimized flexible logic allocation
US5371422A (en) Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnections between logic elements
EP0183828B1 (en) An improved programmable logic array device using cmos eprom floating gate technology
US5742179A (en) High speed programmable logic architecture
US5504440A (en) High speed programmable logic architecture
US5028821A (en) Programmable logic device with programmable inverters at input/output pads
EP0450811B1 (en) Integrated circuit
US6989688B2 (en) Architecture and interconnect scheme for programmable logic circuits
EP0746103B1 (en) Programmable logic array integrated circuits
US7017136B2 (en) Architecture and interconnect scheme for programmable logic circuits
US6137308A (en) Programmable interconnect matrix architecture for complex programmable logic device
US5444394A (en) PLD with selective inputs from local and global conductors
EP0510830A2 (en) Registered logic macrocell with product term allocation and adjacent product term stealing
US5231312A (en) Integrated logic circuit with functionally flexible input/output macrocells
US4983959A (en) Logic output macrocell
JPH0927745A (en) Programmable array clock/reset
US5053646A (en) Programmable logic device having expanded logic capability
JP3325662B2 (en) Integrated circuit
US5287017A (en) Programmable logic device macrocell with two OR array inputs
US5298803A (en) Programmable logic device having low power microcells with selectable registered and combinatorial output signals
EP0227329B1 (en) Programmable logic device
US6370140B1 (en) Programmable interconnect matrix architecture for complex programmable logic device
US7432733B1 (en) Multi-level routing architecture in a field programmable gate array having transmitters and receivers

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 95190388.8

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): CN DE GB JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 1995917791

Country of ref document: EP

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1995917791

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWG Wipo information: grant in national office

Ref document number: 1995917791

Country of ref document: EP