WO1995033232A1 - High precision voltage regulation circuit for programming multilevel flash memory - Google Patents

High precision voltage regulation circuit for programming multilevel flash memory Download PDF

Info

Publication number
WO1995033232A1
WO1995033232A1 PCT/US1995/005588 US9505588W WO9533232A1 WO 1995033232 A1 WO1995033232 A1 WO 1995033232A1 US 9505588 W US9505588 W US 9505588W WO 9533232 A1 WO9533232 A1 WO 9533232A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
circuit
input
coupled
capacitor
Prior art date
Application number
PCT/US1995/005588
Other languages
French (fr)
Inventor
Kerry Tedrow
Stephen Keeney
Albert Fazio
Gregory Atwood
Johnny Javanifard
Kenneth Wojciechowski
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corporation filed Critical Intel Corporation
Priority to BR9507833A priority Critical patent/BR9507833A/en
Priority to AU24345/95A priority patent/AU2434595A/en
Priority to DE69533858T priority patent/DE69533858T2/en
Priority to EP95918390A priority patent/EP0813705B1/en
Publication of WO1995033232A1 publication Critical patent/WO1995033232A1/en
Priority to HK98108797A priority patent/HK1008580A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/462Regulating voltage or current wherein the variable actually regulated by the final control device is dc as a function of the requirements of the load, e.g. delay, temperature, specific voltage/current characteristic
    • G05F1/465Internal voltage generators for integrated circuits, e.g. step down generators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/30Power supply circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/147Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops

Definitions

  • the present invention relates generally to voltage regulation and more particularly to the high accuracy voltage regulation for programming a memory cell that stores multiple bits of data.
  • Nonvolatile semiconductor memories use a variety of semiconductor memory cell designs.
  • One type of memory cell uses an electrically isolated floating gate to trap charge.
  • a variety of mechanisms can be used to insert charge into the floating gate and to pull charge from it.
  • Electron tunneling can be used both to inject charge and to pull charge off the floating gate of a memory cell.
  • Hot electron injection is another mechanism for inserting charge into a floating gate of a memory cell.
  • Other nonvolatile semiconductor memories use a trapping dielectric to insert or remove charge from between the control gate of a memory cell and silicon.
  • a memory cell that includes a floating gate
  • data is stored in the memory cell by altering the amount of charge on the floating gate, which causes the threshold voltage Vt of the memory cell to be varied.
  • a typical prior art memory cell is capable of achieving one of two possible analog states, being either "programmed” or “erased.”
  • the analog states of a memory cell may be expressed as ranges of threshold voltages Vt, cell currents I or charge levels stored on the floating gate. Theoretically, the flash cell can possess a separate identifiable state for each electron that is added to the floating gate.
  • the maximum possible number of states for a memory cell is limited because of inconsistencies in memory cell structure, charge loss over time, thermal considerations and inaccuracies in sensing the charge on the floating gate that affect the ability to determine the data stored in the memory cell. It is possible, however, for the floating gate to achieve more than two analog states. This permits storage of multiple bits of data in a single memory cell, which is sometimes called multistate or multilevel storage. Increasing the number of bits that are stored in a single memory cell has several consequences with respect to programming the memory cell. First, the storage of multiple bits in a memory cell typically requires a narrow range of Vt voltages for each state.
  • Programming overshoot thus becomes a concern, and care must be taken to precisely place the memory cell into the desired analog state. Programming overshoot occurs when the memory cell is programmed beyond the desired state. Programming overshoot is typically not a concern for prior single bit flash cells because the single bit flash cell can achieve no state beyond the programmed state.
  • the narrow ranges of threshold voltages Vt for each state and the need for accurate placement of states result in the values of the programming voltage levels being a critical parameter for accurately programming the memory cell.
  • an external power supply is used to determine the programming voltage levels.
  • the inaccuracy inherent in most power supplies therefore becomes troublesome.
  • the programming voltage VG that is applied to the select gate of a memory cell during programming has a one-to-one correspondence to the final threshold voltage Vt of the memory cell. Any fluctuations in the programming voltage VG during a programming cycle results in corresponding fluctuations of the threshold voltage V t , and programming overshoot can occur.
  • One method to provide accurate programming voltage levels is to use a very high precision power supply, e.g. a power supply having a 1% setpoint accuracy level. Such power supplies are cost-prohibitive, however, and another solution would be preferable.
  • An object of the present invention is to provide stable voltage reference circuitry for use by a voltage regulation circuit.
  • Another object of the invention is to provide regulated programming voltages for the programming of a memory cell.
  • Another object of the invention is to provide voltage regulation circuitry that supplies a high precision output voltage that is independent of variations of an external input power supply, wherein such high precision output voltages are useful for programming multilevel memory cells.
  • a voltage regulation circuit that includes a sample and hold circuit for sampling an input voltage and for holding a reference voltage generated in response to the input voltage.
  • the sample and hold circuit includes a capacitor that holds the reference voltage.
  • the voltage regulation circuit also includes a regulator circuit coupled to the capacitor of the sample and hold circuit. The regulator circuit outputs an output voltage using the reference voltage supplied by the capacitor.
  • Figure 1 shows a computer system according to one embodiment.
  • Figure 2 shows a solid state hard drive according to one embodiment.
  • Figure 3 shows a nonvolatile memory device including a programming voltage regulation circuit.
  • Figure 4 shows a flash memory cell configured for programming.
  • Figure 5 shows a programming voltage regulation circuit according to one embodiment.
  • Figure 6 shows an alternative embodiment for the input circuit of the programming voltage regulation circuit.
  • Figure 7 is a timing diagram showing the operation of a programming voltage regulation circuit.
  • Figure 8 shows an operational amplifier according to one embodiment.
  • FIG. 1 shows a computer system of one embodiment.
  • the computer system generally includes a bus 11, to which may be coupled a processor 12, main memory 14, static memory 16, mass storage device 17, and integrated circuit controller 18.
  • Static memory 16 may include a flash electrically eraseable programmable read only memory (“flash EEPROM”) or other nonvolatile memory device that stores multiple bits of data per cell.
  • mass storage device 17 may be a solid state hard drive 17 using multiple bit per cell nonvolatile memory devices for storing data.
  • the solid state hard drive 17 emulates standard IDE hardware and BIOS- equipped systems and uses an industry standard AT-Attachment Interface for Disk Drives (ATA) command such that no software drivers are required. In this manner, the solid state hard drive 17 appears as a magnetic hard disk drive to the computer system, but the solid state disk drive 17 has reduced thickness and weight compared to typical magnetic hard disk drives which makes the solid state disk drive especially useful for mobile computers.
  • ATA AT-Attachment Interface for Disk Drives
  • Integrated circuit cards 19 and 20 may be included in the computer system and are coupled to a Personal Computer Memory Card Industry (PCMCIA) bus 26.
  • PCMCIA bus 26 is coupled to bus 11 and to integrated circuit (IC) controller 18 for providing communication information between cards 19 and 20 and the remainder of the computer system.
  • IC controller 18 provides control and address information to IC cards 19 and 20 via PCMCIA bus 26 and is coupled to bus 11.
  • the IC cards 19 and 20 may be memory cards that include multiple bit per cell nonvolatile memory devices for storing data.
  • the computer system may further include a display device 21, a keyboard 22, a cursor control device 23, a hard copy device, and a sound sampling device 25.
  • the specific configuration of the computer system is determined by the particular applications for which the computer system is to be used.
  • the computer system of Figure 1 may be a personal digital assistant (PDA), a pen-based computer system, a mainframe computer; or a personal computer.
  • Figure 2 shows the mass storage device in greater detail.
  • Mass storage device 17 is shown as a solid state hard drive that includes a nonvolatile memory device 30 for storing information.
  • the memory device 30 includes an array of memory cells (not shown), wherein each memory cell is capable of being in two or more analog states.
  • a system power supply 35 provides regulated operating voltages to the solid state hard drive 17.
  • the system power supply 35 is shown as having a 3.3 volt output at +/- 10% accuracy.
  • the solid state hard drive 17 includes 3.3 volt components 37, which receive their operating voltage from the system power supply 35, and 5.0 volt components 38 which may also receive their operating voltage from the system power supply 35.
  • the 5.0 volt components 38 receive their operating voltage from a DC-to-DC converter 39, which is coupled to the system power supply 35 for outputting various voltages to the memory device 30.
  • the supply pins of the DC-to-DC converter 39 include a VCC pin, a VPP pin, a VR pin, and a 5v pin. Each of the supply pins is internally connected to circuitry of the DC-to-DC converter 39 that is isolated from the circuitry of every other supply pin. In this manner, the supply pins are decoupled from one another, and the noise resulting from activity at the load of another supply pin is reduced.
  • the DC-to-DC converter 39 may be equivalently provided as four separate DC-to-DC converters, each having one supply pin.
  • the memory device 30 has an operating voltage VCC of 5.25 volts at +/- 2%.
  • the operating voltage VCC is used by the memory device 30 for all read operations, and may be used by the 5.0 volt components 38.
  • the VCC supply pin of the DC-to-DC converter 39 provides power only to the memory device 30 such that the noise and load of the DC-to-DC converter 39 is reduced.
  • the output of the 5v supply pin is 5.0 volts.
  • the DC-to-DC converter also supplies a programming voltage VPP of 12.0 volts at +/- 2% to a programming voltage regulation circuit 45 of the memory device 30.
  • the DC- to-DC converter may output a stable reference voltage VR of 11.0 volts at 0.5-1% accuracy.
  • the stable reference voltage VR supply pin is a low power supply pin that is able to supply a limited amount of current.
  • the programming voltage regulation circuit 45 receives an input voltage and provides an output voltage that is independent of the input voltage supply.
  • the input voltage may be either VPP or VR, and the output voltage may be used as a programming voltage for programming a nonvolatile memory cell.
  • the precision provided by the programming voltage regulation circuit 45 is especially useful when programming a memory cell that is capable of achieving 3 or more states, i.e. a memory cell that stores more than one bit of data.
  • IC cards 19 and 20 may have an architecture similar to that of the solid state hard drive 17.
  • Memory device 30 which is fabricated on a single semiconductor substrate, includes memory array 50, X decoder 52, Y decoder 54, sensing circuitry 56, reference array 58, control engine 60, voltage switch 62, command interface 64 and programming regulation circuit 45, which operates as described below.
  • Memory device 30 stores data using nonvolatile memory cells within memory array 50.
  • the threshold voltages of the nonvolatile memory cells can be altered during programming, thus permitting storage of analog voltage levels.
  • Memory array 50 may include any type of memory cell with programmable threshold voltages, such as memory cells with trapping dielectrics or floating gates.
  • memory array 50 is comprised of flash memory cells that each are capable of achieving two or more analog states.
  • X decoder 52 and Y decoder 54 select a number of memory cells of the memory array 50 in response to a user-provided address received via address lines 66.
  • X decoder 52 selects the appropriate row within memory array 50.
  • Y decoder 54 selects the appropriate column within memory array 50. Because of its function, Y decoder 54 is also called column decoder 54.
  • Sensing circuitry 56 compares the states of the selected memory cells to the states of reference cells of reference cell array 58. Sensing circuitry 56 includes differential comparators that output digital logic voltage levels in response to the comparisons between memory cells and reference cells. In this manner, the analog states of the memory cells are expressed and output as digital data.
  • control engine 60 controls the erasure and programming of memory array 50. Control engine 60 also controls the programming of multilevel cells. For one embodiment, control engine 60 includes a processor that is controlled by microcode stored in on-chip memory. The particular implementation of control engine 60 does not affect the present high precision voltage regulation circuitry.
  • Control engine 60 manages memory array 50 via control of row decoder 52, column decoder 54, sensing circuitry 56, reference cell array 58, voltage switch 62, and programming voltage regulation circuit 45.
  • Voltage switch 62 controls the various voltage levels necessary to read, and erase memory array 50, and also supplies a drain voltage VDD for programming.
  • the programming voltage regulation circuit 45 provides the select gate voltages for programming.
  • command interface 64 User commands for reading, erasure, and programming are communicated to control engine 60 via command interface 64.
  • the external user issues commands to command interface 64 via three control pins: output enable OEB, write enable WEB, and chip enable CEB.
  • FIG. 4 shows a flash memory cell configured for programming.
  • the flash memory cell 70 includes select gate 71, which is connected to a programming voltage VG- A typical programming voltage VG for prior flash memory cells is 12.0 volts supplied by a programming supply VPP.
  • the flash memory cell 70 also includes floating gate 72, a source 73, and a drain 74, wherein the source 73 and the drain 74 are formed in substrate 75.
  • the memory cell essentially acts as a field effect transistor ("FET") having a threshold voltage Vt that is variable according to the amount of charge stored on the floating gate 72.
  • FET field effect transistor
  • the primary mechanism for placing charge on the floating gate 72 is hot electron injection.
  • the flash memory cell 70 is capable of achieving two or more analog states.
  • Applying the programming voltage VG to the select gate 71 switches the FET of the flash memory cell on, causing current to flow from the drain 74 to the source 73.
  • the programming voltage VG also creates a "vertical" electric field between the substrate 75 and the floating gate 72. Electron flow in the vertical electric field is depicted as an arrow having its head at floating gate 72 and its tail at substrate 75. This substantially shows the direction of electron flow in the vertical electric field.
  • the source 73 is coupled to system ground VSS, and the drain 74 is coupled to a drain voltage VDD.
  • the difference in potential between the drain 74 and the source 73 creates a "horizontal" electric field that accelerates electrons from the source 73 across the channel towards the drain 74.
  • VDD voltage at source 73.
  • Electron flow in the horizontal electric field is shown as an arrow having its head at drain 74 and its tail at source 73. This substantially shows the direction of electron flow across the channel.
  • the accelerated or "hot" electrons collide with the lattice structure of the substrate 75, and some of the hot electrons are swept onto the floating gate by the vertical electric field. In this manner, the amount of charge stored on the floating gate may be increased.
  • the control engine 60 controls the application of voltages to the flash memory cell using one or more "programming pulses" to program the flash memory cell.
  • a programming pulse is a fixed length of time during which the programming voltage VG and the drain voltage VDD are applied.
  • a "programming cycle” is a maximum time allowed by a particular programming algorithm to program a flash memory cell.
  • Figure 5 shows a programming voltage regulation circuit according to one embodiment.
  • the programming voltage regulation circuit may be used to provide a programming voltage VG to the select gate of a memory cell during programming.
  • the programming voltage regulation circuit may also be used to supply a source voltage and the drain voltage VDD during the programming of the memory cell.
  • the precision provided by the programming voltage regulation circuit is especially useful wherein the memory cell is capable of achieving three or more analog states.
  • the programming voltage regulation circuit 45 includes a sample and hold circuit 501 that samples an input voltage Vj n to generate a reference voltage V re f / which the sample and hold circuit 501 holds for the duration of one full programming cycle.
  • the regulator circuit 503 uses the reference voltage V ref to supply desired output voltages V ou t- According to one embodiment, the control engine determines when the sample and hold circuit 501 samples the input voltage Vi n and programs the regulator circuit 503 to output the necessary output voltages for each programming pulse of the programming cycle.
  • the input voltage Vj n is the programming voltage VPP, and the output voltage V out is the gate voltage applied to the gates of memory cells for programming.
  • the input voltage Vj n may be the stable reference voltage VR.
  • the sample and hold circuit 501 includes an input circuit 505 coupled to the input voltage Vi n , a switch 510 coupled to the input circuit 505, and a voltage reference circuit 515 coupled to the switch 510.
  • the input circuit 505 is shown as resistors Rl and R2 which are connected in series between the input voltage Vin and system ground VSS.
  • the switch 510 is shown as n-channel field effect transistor ("FET") Nl having its drain coupled to the input circuit 505 at node 506.
  • FET n-channel field effect transistor
  • resistors Rl and R2 are preferably of equal value such that the reference voltage level Vref is equal to one half of VPP.
  • the FET Nl is switched on and off in response to a sample enable signal SMPLEN, which is supplied to the gate of FET Nl.
  • the FET Nl is preferably as small as possible to reduce capacitive feedthrough when the FET Nl is switched off.
  • the SMPLEN signal is an active high signal.
  • the source of FET Nl is coupled to voltage reference circuit 515, which is shown as including a capacitor Cl connected between the source of FET Nl and system ground VSS.
  • the switch 510 When the switch 510 is closed, the reference voltage V ref provided by the input circuit 505 is coupled to the voltage reference circuit 515.
  • the capacitor Cl is charged to the reference voltage V re f when the switch 510 is closed.
  • the switch 510 is preferably closed for a sufficient time to ensure charging the capacitor Cl to V ref .
  • the switch 510 opens, decoupling the input circuit 505 from the voltage reference circuit 510, the capacitor Cl holds the reference voltage V ref .
  • the capacitor Cl must be chosen such that it holds the reference voltage V ref for the duration of a programming cycle. For this embodiment, one millisecond is a sufficient amount of time.
  • the capacitor is preferably very large compared to the equivalent capacitance for the regulator circuit 503 to reduce the effects of noise coupled to the capacitor Cl via the regulator circuit 503.
  • Capacitors discharge over time due to charge leakage and are not typically used as voltage references due to their transitory nature. For programming nonvolatile memory cells, however, the length of time that the voltage of a capacitor can remain stable is sufficient to provide a reference voltage V re f for an entire programming cycle.
  • the capacitor must be recharged between programming cycles, which means that the reference voltage V re f varies from programming cycle to programming cycle by the setpoint accuracy of the external supply, but the reference voltage V re f is held stable from programming pulse to programming pulse for each programming cycle. This added stability helps to ensure a more constant gate voltage and gate step voltage when programming memory cells, which reduces the possibility of programming overshoot.
  • the programming voltage regulation circuit 45 may be used as a voltage regulation circuit for any application wherein constant regulation is not required. If, as in this embodiment, the voltage reference supplied by the sample and hold circuit need only be provided for a limited amount of time, the voltage regulation circuit may be implemented.
  • the regulator circuit 503 is shown as including an operational amplifier 520 and a programmable resistive divider circuit 525.
  • the operational amplifier 520 is coupled as a noninverting amplifier of a predefined gain having its positive input coupled to the voltage reference circuit 515 and its negative input coupled to its output via the programmable resistive divider circuit 525.
  • the programming voltage supply VPP is the power supply for the operational amplifier 520.
  • the programmable resistive divider circuit 530 includes resistors R3-Rk connected in series between the output of the operational amplifier 525 and system ground VSS such that a plurality of nodes are defined, one each between the output of the operational amplifier 525 and resistor R3 and between each resistor.
  • a plurality of n-channel FETs N2-Nk have their drains coupled to a corresponding one of the nodes and their sources coupled to a common output node for providing the output voltage V 0 ut-
  • the FETs N2-Nk act as switches in response to control voltages supplied at the gates of the FETs.
  • the control voltages are supplied by a control engine which controls the output voltage V ou t during programming according to the exact placement algorithm described above.
  • the resistors R3-Rk are preferably of equal value to provide a range of output voltages V 0 ut that are incremented in equal steps.
  • the maximum voltage max / the minimum voltage V m i n , and the step size are preferably chosen to provide the values required by the particular programming algorithm employed.
  • the range of voltages for V out is from 2.7 volts to 10.8 volts in 20 millivolt steps.
  • the voltage directly at the output of the operational amplifier is equal to 10.8 volts
  • the voltage at resistor Rk is equal to 2.7 volts.
  • the negative input of the operational amplifier 520 is therefore actually coupled to the programmable resistive divider circuit 525 at a different tap point than shown.
  • a "tap point" is a node between resistors in the resistive divider circuit 525. -13-
  • FIG. 6 shows an alternative embodiment for the input circuit 505.
  • the embodiment of the input circuit 505 charges the capacitor Cl more quickly.
  • Three control signals, SMPLEN, SAMPLEB, and PRECHGB are shown as controlling the operation of the input circuit 505 via signal lines 605, 610, and 615 respectively.
  • the control signals are provided by the control engine (not shown), the operation of which is described in more detail below.
  • the SMPLEN signal controls a level shifter 620 for switching the FET Nl of the switching circuit 510 on and off.
  • the level shifter 620 outputs a high voltage signal to the gate of FET Nl, switching the FET on such that the capacitor Cl is coupled to the input circuit 505 at node 506.
  • the SAMPLEB signal controls a level shifter 625 for switching p- channel FET TP1 and n-channel FET TNI on and off.
  • the level shifter 625 has a single output such that only one of the FETs is on at any given time.
  • the PRECHGB signal controls a level shifter 630 for switching p- channel FET TP2 and n-channel FET TNI on and off.
  • Level shifter 630 has complementary outputs, wherein the noninverted output is coupled to the gate of FET TP2 and the inverted output is coupled to the gate of TN2.
  • FETs TP2 and TN2 are either both on or both off.
  • PRECHGB is logic high (inactive) both FETs TP2 and TN2 are off.
  • PRECHGB is logic low (active) both FETs TP2 and TN2 are on.
  • Each of the level shifters 620, 625 and 630 are supplied by the VPP supply.
  • the noninverting outputs output a voltage approximately equal to VPP when the input control signal is a logic high, and the inverting outputs output the same voltage when the input control signal is a logic low.
  • the resistors Rl and R2 provide the reference voltage V re f at the node 506 when the SAMPLEB signal is active low.
  • resistor Rl is preferably equal to resistor R2 such that V re f is equal to one-half VPP.
  • the resistor R2 is connected between node 506 and system ground VSS such that the drain of the switch FET Nl is pulled down to system ground when the SAMPLEB and PRECHGB signals are inactive high. This effectively isolates the capacitor Cl from any noise from the VPP supply that would otherwise be coupled to the capacitor via the input circuit 505 and the switch 510.
  • P-channel FETs TP3 and TP4 are provided as a precharge circuit for quickly precharging the capacitor Cl when the switch 510 is closed.
  • the precharge circuit is enabled and disabled in response to the PRECHGB signal, which creates a path between the power supply VPP and system ground VSS by switching the FETs TP2 and TN2 on and removes the path by switching the FETs TP2 and TN2 off.
  • FETs TP3 and TP4 both have their substrates connected to their sources and their drains coupled to their gates.
  • the current produced by the precharge circuit is greater than that provided by the resistors Rl and R2, and the capacitor is precharged quickly, reducing the total amount of time necessary to charge the capacitor Cl.
  • Figure 7 is a timing diagram showing the operation of the input circuit 505 in response to the control signals.
  • the switch 510 is off and the sample and hold circuit is in an off state.
  • the switch 510 is closed when the SAMPLEN signal goes active high.
  • both the PRECHGB and the SAMPLEB signals are asserted active low to increase the rate of charging for the capacitor Cl.
  • This period of precharging is designated as the precharge state for the sample and hold circuit 501.
  • the PRECHGB signal goes inactive high, ending the precharge state and beginning the charge state for the sample and hold circuit 501.
  • the capacitor is fully charged to the reference voltage V ref during the charge state.
  • the precharge and charge states together define the sample state for the sample and hold circuit 501 in which the input voltage Vin is sampled.
  • all three control signals go inactive, and the switch 510 is opened, causing the sample and hold circuit 501 to enter a hold state in which the capacitor holds the reference voltage V re f-
  • FIG 8 shows an operational amplifier according to one embodiment.
  • Operational amplifier 520 includes a differential input pair of p-channel FETs TP11 and TP12.
  • the gate of TP12 is connected to the voltage V + at the positive terminal, and the gate of TP11 is connected to the voltage V. at the negative terminal.
  • the positive terminal of operational amplifier 520 is coupled to the capacitor Cl, and the voltage V + is the reference voltage V ref -
  • the voltage V. is the voltage from the programmable resistive divider circuit 530.
  • P-channel FET TP10 and acts as a current source for the differential pair when the operational amplifier 520 is enabled.
  • a complementary pair of enable signals, OPAMPEN and OPAMPENB are provided by the control engine 60 or other control circuitry for enabling and disabling the operational amplifier 520.
  • the output node 804 is tri-stated such that the programmable resistive divider circuit 530 may be used with other voltage inputs.
  • P-channel FETs TP13 and TP14 are cascode devices that limit the voltage at nodes 801 and 802, respectively. Limiting the voltage at node 802 limits the drain-to-source voltage of FET TP12 such that the generation of hot electrons across the gate of FET TP12 is avoided. Hot electrons effectively increase the rate at which the capacitor Cl discharges, and such effects should be avoided to better ensure that the capacitor Cl provides the reference voltage V ref for the desired period of time.
  • P-channel FETs TP16-TP19 act as a voltage divider circuit for providing a biasing voltage to the gates of cascode FETs TP13 and TP14.
  • the voltage at node 803 is approximately equal to one-fourth of VPP.
  • FETs TP16-TP19 may be equivalently replaced with resistors.
  • FET TP15 decouples VPP from the FETs TP16-TP19 when the operational amplifier 520 is disabled.
  • the output stage of the operational amplifier 520 includes capacitor CIO, and n-channel FETs TN16, TN17, and TP23.
  • FET TN16 is a low threshold voltage, thick oxide device that isolates the FET TNI 7 from the high voltages at the output node 804.
  • FET TP23 acts as a current source for the output stage when the operational amplifier 520 is enabled.
  • Enablement circuitry for the operational amplifier 520 includes n- channel FETs TN13-TN15 and p-channel FETs TP20-TP22.
  • the operational amplifier 520 is enabled when the OPAMPEN signal is logic high and the OPAMPENB signal is logic low.
  • the operational amplifier 520 is disabled when the OPAMPEN signal is logic low and the OPAMPENB signal is logic high. Disabling the operational amplifier causes the FETs TP10, TN11 and TN 2 to be switched off such that current is not provided to the differential pair TPll and TP12. Further, FETs TN13 and TN14 are switched on, which switches off FETs TNI 6 and TN17, isolating the output node 804 from system ground VSS.
  • FET TP20 is switched on, which causes the gate of FET TP23 to be pulled up towards VPP. FET TP23 is thus switched off, isolating the output node 804 from VPP. Thus, output node 804 floats when the operational amplifier 520 is disabled.

Abstract

A voltage regulation circuit (45) that includes a sample and hold circuit (501) for sampling an input voltage (Vin). The sample and hold circuit (501) includes a capacitor (C1, 515) that holds the reference voltage. The voltage regulation circuit (45) also includes a regulator circuit (503) coupled to the capacitor (C1) of the sample and hold circuit (501). The regulator circuit (503) outputs an output voltage using the reference voltage supplied by the capacitor (C1). The voltage regulation circuit (45) may be used to provide a high precision programming voltage for programming memory cells having two or more analog states.

Description

HIGH PRECISION VOLTAGE REGULATION CIRCUIT FOR PROGRAMMING MULTILEVEL FLASH MEMORY
FIELD OF THE INVENTION
The present invention relates generally to voltage regulation and more particularly to the high accuracy voltage regulation for programming a memory cell that stores multiple bits of data. BACKGROUND
Nonvolatile semiconductor memories use a variety of semiconductor memory cell designs. One type of memory cell uses an electrically isolated floating gate to trap charge. A variety of mechanisms can be used to insert charge into the floating gate and to pull charge from it. Electron tunneling can be used both to inject charge and to pull charge off the floating gate of a memory cell. Hot electron injection is another mechanism for inserting charge into a floating gate of a memory cell. Other nonvolatile semiconductor memories use a trapping dielectric to insert or remove charge from between the control gate of a memory cell and silicon.
For a memory cell that includes a floating gate, data is stored in the memory cell by altering the amount of charge on the floating gate, which causes the threshold voltage Vt of the memory cell to be varied. A typical prior art memory cell is capable of achieving one of two possible analog states, being either "programmed" or "erased." The analog states of a memory cell may be expressed as ranges of threshold voltages Vt, cell currents I or charge levels stored on the floating gate. Theoretically, the flash cell can possess a separate identifiable state for each electron that is added to the floating gate. Practically speaking, the maximum possible number of states for a memory cell is limited because of inconsistencies in memory cell structure, charge loss over time, thermal considerations and inaccuracies in sensing the charge on the floating gate that affect the ability to determine the data stored in the memory cell. It is possible, however, for the floating gate to achieve more than two analog states. This permits storage of multiple bits of data in a single memory cell, which is sometimes called multistate or multilevel storage. Increasing the number of bits that are stored in a single memory cell has several consequences with respect to programming the memory cell. First, the storage of multiple bits in a memory cell typically requires a narrow range of Vt voltages for each state. "Programming overshoot" thus becomes a concern, and care must be taken to precisely place the memory cell into the desired analog state. Programming overshoot occurs when the memory cell is programmed beyond the desired state. Programming overshoot is typically not a concern for prior single bit flash cells because the single bit flash cell can achieve no state beyond the programmed state.
Second, the narrow ranges of threshold voltages Vt for each state and the need for accurate placement of states result in the values of the programming voltage levels being a critical parameter for accurately programming the memory cell. Typically, an external power supply is used to determine the programming voltage levels. The inaccuracy inherent in most power supplies therefore becomes troublesome. For example, the programming voltage VG that is applied to the select gate of a memory cell during programming has a one-to-one correspondence to the final threshold voltage Vt of the memory cell. Any fluctuations in the programming voltage VG during a programming cycle results in corresponding fluctuations of the threshold voltage Vt, and programming overshoot can occur.
One method to provide accurate programming voltage levels is to use a very high precision power supply, e.g. a power supply having a 1% setpoint accuracy level. Such power supplies are cost-prohibitive, however, and another solution would be preferable. SUMMARY AND OBTECTS OF THE INVENTION
An object of the present invention is to provide stable voltage reference circuitry for use by a voltage regulation circuit.
Another object of the invention is to provide regulated programming voltages for the programming of a memory cell.
Another object of the invention is to provide voltage regulation circuitry that supplies a high precision output voltage that is independent of variations of an external input power supply, wherein such high precision output voltages are useful for programming multilevel memory cells.
These and other objects of the invention are provided for by a voltage regulation circuit that includes a sample and hold circuit for sampling an input voltage and for holding a reference voltage generated in response to the input voltage. The sample and hold circuit includes a capacitor that holds the reference voltage. The voltage regulation circuit also includes a regulator circuit coupled to the capacitor of the sample and hold circuit. The regulator circuit outputs an output voltage using the reference voltage supplied by the capacitor.
Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and the detailed description that follows.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is illustrated by way of example and not limitation in the figures of the accompanying drawings in which like references indicate similar elements and in which:
Figure 1 shows a computer system according to one embodiment.
Figure 2 shows a solid state hard drive according to one embodiment.
Figure 3 shows a nonvolatile memory device including a programming voltage regulation circuit.
Figure 4 shows a flash memory cell configured for programming.
Figure 5 shows a programming voltage regulation circuit according to one embodiment.
Figure 6 shows an alternative embodiment for the input circuit of the programming voltage regulation circuit.
Figure 7 is a timing diagram showing the operation of a programming voltage regulation circuit.
Figure 8 shows an operational amplifier according to one embodiment.
DETAILED DESCRIPTION
Figure 1 shows a computer system of one embodiment. The computer system generally includes a bus 11, to which may be coupled a processor 12, main memory 14, static memory 16, mass storage device 17, and integrated circuit controller 18. Static memory 16 may include a flash electrically eraseable programmable read only memory ("flash EEPROM") or other nonvolatile memory device that stores multiple bits of data per cell. Similarly, mass storage device 17 may be a solid state hard drive 17 using multiple bit per cell nonvolatile memory devices for storing data. The solid state hard drive 17 emulates standard IDE hardware and BIOS- equipped systems and uses an industry standard AT-Attachment Interface for Disk Drives (ATA) command such that no software drivers are required. In this manner, the solid state hard drive 17 appears as a magnetic hard disk drive to the computer system, but the solid state disk drive 17 has reduced thickness and weight compared to typical magnetic hard disk drives which makes the solid state disk drive especially useful for mobile computers.
Integrated circuit cards 19 and 20 may be included in the computer system and are coupled to a Personal Computer Memory Card Industry (PCMCIA) bus 26. PCMCIA bus 26 is coupled to bus 11 and to integrated circuit (IC) controller 18 for providing communication information between cards 19 and 20 and the remainder of the computer system. IC controller 18 provides control and address information to IC cards 19 and 20 via PCMCIA bus 26 and is coupled to bus 11. The IC cards 19 and 20 may be memory cards that include multiple bit per cell nonvolatile memory devices for storing data.
The computer system may further include a display device 21, a keyboard 22, a cursor control device 23, a hard copy device, and a sound sampling device 25. The specific configuration of the computer system is determined by the particular applications for which the computer system is to be used. For example, the computer system of Figure 1 may be a personal digital assistant (PDA), a pen-based computer system, a mainframe computer; or a personal computer. Figure 2 shows the mass storage device in greater detail. Mass storage device 17 is shown as a solid state hard drive that includes a nonvolatile memory device 30 for storing information. The memory device 30 includes an array of memory cells (not shown), wherein each memory cell is capable of being in two or more analog states. A system power supply 35 provides regulated operating voltages to the solid state hard drive 17. The system power supply 35 is shown as having a 3.3 volt output at +/- 10% accuracy. In addition to the memory device 30, the solid state hard drive 17 includes 3.3 volt components 37, which receive their operating voltage from the system power supply 35, and 5.0 volt components 38 which may also receive their operating voltage from the system power supply 35. As shown, however, the 5.0 volt components 38 receive their operating voltage from a DC-to-DC converter 39, which is coupled to the system power supply 35 for outputting various voltages to the memory device 30.
The supply pins of the DC-to-DC converter 39 include a VCC pin, a VPP pin, a VR pin, and a 5v pin. Each of the supply pins is internally connected to circuitry of the DC-to-DC converter 39 that is isolated from the circuitry of every other supply pin. In this manner, the supply pins are decoupled from one another, and the noise resulting from activity at the load of another supply pin is reduced. Thus, the DC-to-DC converter 39 may be equivalently provided as four separate DC-to-DC converters, each having one supply pin.
With the exception of the I/O circuitry, which operates at 3.3 volts, the memory device 30 has an operating voltage VCC of 5.25 volts at +/- 2%. The operating voltage VCC is used by the memory device 30 for all read operations, and may be used by the 5.0 volt components 38. Preferably, however, the VCC supply pin of the DC-to-DC converter 39 provides power only to the memory device 30 such that the noise and load of the DC-to-DC converter 39 is reduced. The output of the 5v supply pin is 5.0 volts.
The DC-to-DC converter also supplies a programming voltage VPP of 12.0 volts at +/- 2% to a programming voltage regulation circuit 45 of the memory device 30. Alternatively, as shown by dashed lines, the DC- to-DC converter may output a stable reference voltage VR of 11.0 volts at 0.5-1% accuracy. The stable reference voltage VR supply pin is a low power supply pin that is able to supply a limited amount of current. As described below, the programming voltage regulation circuit 45 receives an input voltage and provides an output voltage that is independent of the input voltage supply. The input voltage may be either VPP or VR, and the output voltage may be used as a programming voltage for programming a nonvolatile memory cell. The precision provided by the programming voltage regulation circuit 45 is especially useful when programming a memory cell that is capable of achieving 3 or more states, i.e. a memory cell that stores more than one bit of data. IC cards 19 and 20 may have an architecture similar to that of the solid state hard drive 17.
Figure 3 shows the memory device in greater detail. Memory device 30, which is fabricated on a single semiconductor substrate, includes memory array 50, X decoder 52, Y decoder 54, sensing circuitry 56, reference array 58, control engine 60, voltage switch 62, command interface 64 and programming regulation circuit 45, which operates as described below.
Users provide addresses to the memory device 30 via address lines 66 and receive data from the memory device 30 via data lines 68. Memory device 30 stores data using nonvolatile memory cells within memory array 50. The threshold voltages of the nonvolatile memory cells can be altered during programming, thus permitting storage of analog voltage levels. Memory array 50 may include any type of memory cell with programmable threshold voltages, such as memory cells with trapping dielectrics or floating gates. In one embodiment, memory array 50 is comprised of flash memory cells that each are capable of achieving two or more analog states.
To read data stored in the memory array 50, X decoder 52 and Y decoder 54 select a number of memory cells of the memory array 50 in response to a user-provided address received via address lines 66. X decoder 52 selects the appropriate row within memory array 50. For this reason, X decoder 52 is also called row decoder 52. Similarly, Y decoder 54 selects the appropriate column within memory array 50. Because of its function, Y decoder 54 is also called column decoder 54.
Data output from memory array 50 is coupled to Y decoder 54, which passes the data on to sensing circuitry 56. Sensing circuitry 56 compares the states of the selected memory cells to the states of reference cells of reference cell array 58. Sensing circuitry 56 includes differential comparators that output digital logic voltage levels in response to the comparisons between memory cells and reference cells. In this manner, the analog states of the memory cells are expressed and output as digital data.
For an embodiment of memory device 30, control engine 60 controls the erasure and programming of memory array 50. Control engine 60 also controls the programming of multilevel cells. For one embodiment, control engine 60 includes a processor that is controlled by microcode stored in on-chip memory. The particular implementation of control engine 60 does not affect the present high precision voltage regulation circuitry.
Control engine 60 manages memory array 50 via control of row decoder 52, column decoder 54, sensing circuitry 56, reference cell array 58, voltage switch 62, and programming voltage regulation circuit 45. Voltage switch 62 controls the various voltage levels necessary to read, and erase memory array 50, and also supplies a drain voltage VDD for programming. The programming voltage regulation circuit 45 provides the select gate voltages for programming.
User commands for reading, erasure, and programming are communicated to control engine 60 via command interface 64. The external user issues commands to command interface 64 via three control pins: output enable OEB, write enable WEB, and chip enable CEB.
Figure 4 shows a flash memory cell configured for programming. The flash memory cell 70 includes select gate 71, which is connected to a programming voltage VG- A typical programming voltage VG for prior flash memory cells is 12.0 volts supplied by a programming supply VPP. The flash memory cell 70 also includes floating gate 72, a source 73, and a drain 74, wherein the source 73 and the drain 74 are formed in substrate 75. The memory cell essentially acts as a field effect transistor ("FET") having a threshold voltage Vt that is variable according to the amount of charge stored on the floating gate 72. The primary mechanism for placing charge on the floating gate 72 is hot electron injection. The flash memory cell 70 is capable of achieving two or more analog states.
Applying the programming voltage VG to the select gate 71 switches the FET of the flash memory cell on, causing current to flow from the drain 74 to the source 73. The programming voltage VG also creates a "vertical" electric field between the substrate 75 and the floating gate 72. Electron flow in the vertical electric field is depicted as an arrow having its head at floating gate 72 and its tail at substrate 75. This substantially shows the direction of electron flow in the vertical electric field. As shown, the source 73 is coupled to system ground VSS, and the drain 74 is coupled to a drain voltage VDD. The difference in potential between the drain 74 and the source 73 creates a "horizontal" electric field that accelerates electrons from the source 73 across the channel towards the drain 74. For one embodiment, it is sufficient for VDD to be 5-7 volts greater than the voltage at source 73. Electron flow in the horizontal electric field is shown as an arrow having its head at drain 74 and its tail at source 73. This substantially shows the direction of electron flow across the channel. The accelerated or "hot" electrons collide with the lattice structure of the substrate 75, and some of the hot electrons are swept onto the floating gate by the vertical electric field. In this manner, the amount of charge stored on the floating gate may be increased.
The control engine 60 controls the application of voltages to the flash memory cell using one or more "programming pulses" to program the flash memory cell. A programming pulse is a fixed length of time during which the programming voltage VG and the drain voltage VDD are applied. A "programming cycle" is a maximum time allowed by a particular programming algorithm to program a flash memory cell. Several programming pulses are typically included in a single programming cycle. Figure 5 shows a programming voltage regulation circuit according to one embodiment. The programming voltage regulation circuit may be used to provide a programming voltage VG to the select gate of a memory cell during programming. The programming voltage regulation circuit may also be used to supply a source voltage and the drain voltage VDD during the programming of the memory cell. The precision provided by the programming voltage regulation circuit is especially useful wherein the memory cell is capable of achieving three or more analog states.
The programming voltage regulation circuit 45 includes a sample and hold circuit 501 that samples an input voltage Vjn to generate a reference voltage Vref/ which the sample and hold circuit 501 holds for the duration of one full programming cycle. The regulator circuit 503 uses the reference voltage Vref to supply desired output voltages Vout- According to one embodiment, the control engine determines when the sample and hold circuit 501 samples the input voltage Vin and programs the regulator circuit 503 to output the necessary output voltages for each programming pulse of the programming cycle. The input voltage Vjn is the programming voltage VPP, and the output voltage Vout is the gate voltage applied to the gates of memory cells for programming. Alternatively, the input voltage Vjn may be the stable reference voltage VR.
The sample and hold circuit 501 includes an input circuit 505 coupled to the input voltage Vin, a switch 510 coupled to the input circuit 505, and a voltage reference circuit 515 coupled to the switch 510. The input circuit 505 is shown as resistors Rl and R2 which are connected in series between the input voltage Vin and system ground VSS. The switch 510 is shown as n-channel field effect transistor ("FET") Nl having its drain coupled to the input circuit 505 at node 506. Thus, the resistors Rl and R2 are configured as a voltage divider for supplying the reference voltage Vref to the voltage reference circuit 515 when the switch 510 is closed. For this embodiment, resistors Rl and R2 are preferably of equal value such that the reference voltage level Vref is equal to one half of VPP. The FET Nl is switched on and off in response to a sample enable signal SMPLEN, which is supplied to the gate of FET Nl. The FET Nl is preferably as small as possible to reduce capacitive feedthrough when the FET Nl is switched off. The SMPLEN signal is an active high signal.
The source of FET Nl is coupled to voltage reference circuit 515, which is shown as including a capacitor Cl connected between the source of FET Nl and system ground VSS. When the switch 510 is closed, the reference voltage Vref provided by the input circuit 505 is coupled to the voltage reference circuit 515. For this embodiment, the capacitor Cl is charged to the reference voltage Vref when the switch 510 is closed. The switch 510 is preferably closed for a sufficient time to ensure charging the capacitor Cl to Vref. When the switch 510 opens, decoupling the input circuit 505 from the voltage reference circuit 510, the capacitor Cl holds the reference voltage Vref. The capacitor Cl must be chosen such that it holds the reference voltage Vref for the duration of a programming cycle. For this embodiment, one millisecond is a sufficient amount of time. Further, the capacitor is preferably very large compared to the equivalent capacitance for the regulator circuit 503 to reduce the effects of noise coupled to the capacitor Cl via the regulator circuit 503.
Capacitors discharge over time due to charge leakage and are not typically used as voltage references due to their transitory nature. For programming nonvolatile memory cells, however, the length of time that the voltage of a capacitor can remain stable is sufficient to provide a reference voltage Vref for an entire programming cycle. The capacitor must be recharged between programming cycles, which means that the reference voltage Vref varies from programming cycle to programming cycle by the setpoint accuracy of the external supply, but the reference voltage Vref is held stable from programming pulse to programming pulse for each programming cycle. This added stability helps to ensure a more constant gate voltage and gate step voltage when programming memory cells, which reduces the possibility of programming overshoot.
The programming voltage regulation circuit 45 may be used as a voltage regulation circuit for any application wherein constant regulation is not required. If, as in this embodiment, the voltage reference supplied by the sample and hold circuit need only be provided for a limited amount of time, the voltage regulation circuit may be implemented.
The regulator circuit 503 is shown as including an operational amplifier 520 and a programmable resistive divider circuit 525. The operational amplifier 520 is coupled as a noninverting amplifier of a predefined gain having its positive input coupled to the voltage reference circuit 515 and its negative input coupled to its output via the programmable resistive divider circuit 525. The programming voltage supply VPP is the power supply for the operational amplifier 520.
The programmable resistive divider circuit 530 includes resistors R3-Rk connected in series between the output of the operational amplifier 525 and system ground VSS such that a plurality of nodes are defined, one each between the output of the operational amplifier 525 and resistor R3 and between each resistor. A plurality of n-channel FETs N2-Nk have their drains coupled to a corresponding one of the nodes and their sources coupled to a common output node for providing the output voltage V0ut- The FETs N2-Nk act as switches in response to control voltages supplied at the gates of the FETs. The control voltages are supplied by a control engine which controls the output voltage Vout during programming according to the exact placement algorithm described above. Preferably, only one of the FETs N2-Nk may be switched on at any one time. The resistors R3-Rk are preferably of equal value to provide a range of output voltages V0ut that are incremented in equal steps. The maximum voltage max/ the minimum voltage Vmin, and the step size are preferably chosen to provide the values required by the particular programming algorithm employed. For this embodiment, the range of voltages for Vout is from 2.7 volts to 10.8 volts in 20 millivolt steps. Thus, the voltage directly at the output of the operational amplifier is equal to 10.8 volts, and the voltage at resistor Rk is equal to 2.7 volts. The negative input of the operational amplifier 520 is therefore actually coupled to the programmable resistive divider circuit 525 at a different tap point than shown. A "tap point" is a node between resistors in the resistive divider circuit 525. -13-
Figure 6 shows an alternative embodiment for the input circuit 505. The embodiment of the input circuit 505 charges the capacitor Cl more quickly. Three control signals, SMPLEN, SAMPLEB, and PRECHGB are shown as controlling the operation of the input circuit 505 via signal lines 605, 610, and 615 respectively. The control signals are provided by the control engine (not shown), the operation of which is described in more detail below. The SMPLEN signal controls a level shifter 620 for switching the FET Nl of the switching circuit 510 on and off. When the HOLD signal is a logic high (active), the level shifter 620 outputs a high voltage signal to the gate of FET Nl, switching the FET on such that the capacitor Cl is coupled to the input circuit 505 at node 506.
The SAMPLEB signal controls a level shifter 625 for switching p- channel FET TP1 and n-channel FET TNI on and off. The level shifter 625 has a single output such that only one of the FETs is on at any given time. When SAMPLEB is logic high (inactive) FET TP1 is switched off and FET TNI is switched on. When SAMPLEB is logic low (active) FET TP1 is switched on and FET TNI is switched off.
The PRECHGB signal controls a level shifter 630 for switching p- channel FET TP2 and n-channel FET TNI on and off. Level shifter 630 has complementary outputs, wherein the noninverted output is coupled to the gate of FET TP2 and the inverted output is coupled to the gate of TN2. Thus, FETs TP2 and TN2 are either both on or both off. When PRECHGB is logic high (inactive) both FETs TP2 and TN2 are off. When PRECHGB is logic low (active) both FETs TP2 and TN2 are on. Each of the level shifters 620, 625 and 630 are supplied by the VPP supply. The noninverting outputs output a voltage approximately equal to VPP when the input control signal is a logic high, and the inverting outputs output the same voltage when the input control signal is a logic low.
The resistors Rl and R2 provide the reference voltage Vref at the node 506 when the SAMPLEB signal is active low. As described previously, resistor Rl is preferably equal to resistor R2 such that Vref is equal to one-half VPP. The resistor R2 is connected between node 506 and system ground VSS such that the drain of the switch FET Nl is pulled down to system ground when the SAMPLEB and PRECHGB signals are inactive high. This effectively isolates the capacitor Cl from any noise from the VPP supply that would otherwise be coupled to the capacitor via the input circuit 505 and the switch 510.
P-channel FETs TP3 and TP4 are provided as a precharge circuit for quickly precharging the capacitor Cl when the switch 510 is closed. The precharge circuit is enabled and disabled in response to the PRECHGB signal, which creates a path between the power supply VPP and system ground VSS by switching the FETs TP2 and TN2 on and removes the path by switching the FETs TP2 and TN2 off. FETs TP3 and TP4 both have their substrates connected to their sources and their drains coupled to their gates. The current produced by the precharge circuit is greater than that provided by the resistors Rl and R2, and the capacitor is precharged quickly, reducing the total amount of time necessary to charge the capacitor Cl.
Figure 7 is a timing diagram showing the operation of the input circuit 505 in response to the control signals. Initially, the switch 510 is off and the sample and hold circuit is in an off state. At time tl, the switch 510 is closed when the SAMPLEN signal goes active high. Simultaneously, both the PRECHGB and the SAMPLEB signals are asserted active low to increase the rate of charging for the capacitor Cl. This period of precharging is designated as the precharge state for the sample and hold circuit 501. At time t2, the PRECHGB signal goes inactive high, ending the precharge state and beginning the charge state for the sample and hold circuit 501. The capacitor is fully charged to the reference voltage Vref during the charge state. The precharge and charge states together define the sample state for the sample and hold circuit 501 in which the input voltage Vin is sampled. At time t3, all three control signals go inactive, and the switch 510 is opened, causing the sample and hold circuit 501 to enter a hold state in which the capacitor holds the reference voltage Vref-
Figure 8 shows an operational amplifier according to one embodiment. Operational amplifier 520 includes a differential input pair of p-channel FETs TP11 and TP12. The gate of TP12 is connected to the voltage V+ at the positive terminal, and the gate of TP11 is connected to the voltage V. at the negative terminal. As shown in Figure 5, the positive terminal of operational amplifier 520 is coupled to the capacitor Cl, and the voltage V+ is the reference voltage Vref- The voltage V. is the voltage from the programmable resistive divider circuit 530. P-channel FET TP10 and acts as a current source for the differential pair when the operational amplifier 520 is enabled. A complementary pair of enable signals, OPAMPEN and OPAMPENB are provided by the control engine 60 or other control circuitry for enabling and disabling the operational amplifier 520. When the operational amplifier 520 is disabled, the output node 804 is tri-stated such that the programmable resistive divider circuit 530 may be used with other voltage inputs.
P-channel FETs TP13 and TP14 are cascode devices that limit the voltage at nodes 801 and 802, respectively. Limiting the voltage at node 802 limits the drain-to-source voltage of FET TP12 such that the generation of hot electrons across the gate of FET TP12 is avoided. Hot electrons effectively increase the rate at which the capacitor Cl discharges, and such effects should be avoided to better ensure that the capacitor Cl provides the reference voltage Vref for the desired period of time.
P-channel FETs TP16-TP19 act as a voltage divider circuit for providing a biasing voltage to the gates of cascode FETs TP13 and TP14. The voltage at node 803 is approximately equal to one-fourth of VPP. FETs TP16-TP19 may be equivalently replaced with resistors. FET TP15 decouples VPP from the FETs TP16-TP19 when the operational amplifier 520 is disabled.
The output stage of the operational amplifier 520 includes capacitor CIO, and n-channel FETs TN16, TN17, and TP23. FET TN16 is a low threshold voltage, thick oxide device that isolates the FET TNI 7 from the high voltages at the output node 804. FET TP23 acts as a current source for the output stage when the operational amplifier 520 is enabled.
Enablement circuitry for the operational amplifier 520 includes n- channel FETs TN13-TN15 and p-channel FETs TP20-TP22. The operational amplifier 520 is enabled when the OPAMPEN signal is logic high and the OPAMPENB signal is logic low. The operational amplifier 520 is disabled when the OPAMPEN signal is logic low and the OPAMPENB signal is logic high. Disabling the operational amplifier causes the FETs TP10, TN11 and TN 2 to be switched off such that current is not provided to the differential pair TPll and TP12. Further, FETs TN13 and TN14 are switched on, which switches off FETs TNI 6 and TN17, isolating the output node 804 from system ground VSS. Finally, FET TP20 is switched on, which causes the gate of FET TP23 to be pulled up towards VPP. FET TP23 is thus switched off, isolating the output node 804 from VPP. Thus, output node 804 floats when the operational amplifier 520 is disabled.
In the foregoing specification, the invention has been described with reference to specific exemplary embodiments thereof. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims.

Claims

CLAIMSWhat is claimed is:
1. A voltage regulation circuit, comprising: a sample and hold circuit for sampling an input voltage and for holding a reference voltage generated in response to the input voltage, the sample and hold circuit including a capacitor that holds the reference voltage; and a regulator circuit coupled to the capacitor of the sample and hold circuit, the regulator circuit for outputting an output voltage using the reference voltage supplied by the capacitor.
2. The voltage regulation circuit of claim 1, wherein the sample and hold circuit further comprises: an input circuit coupled to the input voltage, the input circuit for generating the reference voltage in response to the input voltage; a switch coupled to the input circuit and the capacitor, the switch for coupling the input circuit to the capacitor in response to a control signal when the control signal is in a first state such that the capacitor is charged to the reference voltage and for decoupling the input circuit from the capacitor when the control signal is in a second state.
3. The voltage regulation circuit of claim 2, wherein the input circuit comprises: a first resistor coupled to the input voltage; a second resistor coupled in series with the first resistor to system ground, wherein the reference voltage is supplied at a node between the first and second resistors.
4. The voltage regulation circuit of claim 3, wherein the input circuit further comprises: a precharge circuit coupled to the node and to a supply voltage, the precharge circuit for quickly charging the capacitor.
5. The voltage regulation circuit of claim 4, wherein the first resistor is coupled to the supply voltage in response to a second control signal.
6. The voltage regulation circuit of claim 5, wherein the precharge circuit is coupled to the supply voltage in response to a third control signal.
7. The voltage regulation circuit of claim 3, wherein the input voltage is equivalent to the supply voltage.
8. The voltage regulation circuit of claim 1, wherein the regulator circuit comprises: an operational amplifier having an output, a positive input and a negative input, wherein the positive input is coupled to receive the reference voltage; a programmable resistive divider circuit coupled to the output of the operational amplifier, the programmable resistive divider circuit for providing the output voltage in response to the output of the operational amplifier and a control signal, wherein the negative input of the operational amplifier is coupled to the programmable resistive divider circuit.
9. The voltage regulation circuit of claim 8, wherein the operational amplifier includes a p-channel field effect transistor having a gate, the gate being the positive input.
10. The voltage regulation circuit of claim 8, wherein a first capacitance of the capacitor is greater than a capacitance for the operational amplifier.
11. The voltage regulation circuit of claim 8, wherein the programmable resistive divider circuit comprises: a plurality of resistors coupled in series between the output of the operational amplifier and system ground; and a selector circuit coupled to the plurality of resistors, the selector circuit for selecting a tap point in the plurality of resistors such that the output voltage is output.
12. In a nonvolatile memory device, a programming voltage regulation circuit for supplying a gate voltage to program a nonvolatile memory cell, comprising: a sample and hold circuit coupled to an external input voltage, the sample and hold circuit for sampling the external input voltage and for holding a reference voltage generated in response to the input voltage, the sample and hold circuit including a capacitor that holds the reference voltage; and a regulator circuit coupled to the capacitor of the sample and hold circuit, the regulator circuit for outputting a programming voltage using the reference voltage supplied by the capacitor.
13. The programming voltage regulation circuit of claim 12, wherein the external input voltage is supplied by a regulated power supply.
14. The programming voltage regulation circuit of claim 13, wherein the external input voltage is supplied by a static voltage reference.
15. The programming voltage regulation circuit of claim 12, wherein the sample and hold circuit further comprises: an input circuit coupled to the input voltage, the input circuit for generating the reference voltage in response to the input voltage; a switch coupled to the input circuit and the capacitor, the switch for coupling the input circuit to the capacitor in response to a control signal when the control signal is in a first state such that the capacitor is charged to the reference voltage and for decoupling the input circuit from the capacitor when the control signal is in a second state.
16. The programming voltage regulation circuit of claim 15, wherein the input circuit comprises: a first resistor coupled to the external input voltage; a second resistor coupled in series with the first resistor to system ground, wherein the reference voltage is supplied at a node between the first and second resistors.
17. The programming voltage regulation circuit of claim 16, wherein the input circuit further comprises: a precharge circuit coupled to the node and to a supply voltage, the precharge circuit for quickly charging the capacitor.
18. The programming voltage regulation circuit of claim 17, wherein the first resistor is coupled to the supply voltage in response to a second control signal.
19. The programming voltage regulation circuit of claim 18, wherein the precharge circuit is coupled to the supply voltage in response to a third control signal.
20. The programming voltage regulation circuit of claim 17, wherein the input voltage is equivalent to the supply voltage.
21. The programming voltage regulation circuit of claim 12, wherein the regulator circuit comprises: an operational amplifier having an output, a positive input and a negative input, wherein the positive input is coupled to receive the reference voltage; a programmable resistive divider circuit coupled to the output of the operational amplifier, the programmable resistive divider circuit for providing the output voltage in response to the output of the operational amplifier and a control signal, wherein the negative input of the operational amplifier is coupled to the programmable resistive divider circuit.
22. The programming voltage regulation circuit of claim 21, wherein the operational amplifier includes a p-channel field effect transistor having a gate, the gate being the positive input.
23. The programming voltage regulation circuit of claim 21, wherein a first capacitance of the capacitor is greater than a capacitance for the operational amplifier.
24. The programming voltage regulation circuit of claim 21 wherein the programmable resistive divider circuit comprises: a plurality of resistors coupled in series between the output of the operational amplifier and system ground; and a selector circuit coupled to the plurality of resistors, the selector circuit for selecting a tap point in the plurality of resistors such that the output voltage is output.
25. The programming voltage regulation circuit of claim 12, wherein the programming voltage regulation circuit supplies a drain voltage to a drain of the nonvolatile memory cell program the nonvolatile memory cell.
26. The programming voltage regulation circuit of claim 12, wherein the programming voltage regulation circuit supplies a source voltage to a source of the nonvolatile memory cell to program the nonvolatile memory cell.
27. The programming voltage regulation circuit of claim 12, wherein the nonvolatile memory cell can achieve at least three analog states.
28. A computer system comprising: a power supply for providing an operating voltage; a DC-to-DC converter coupled to receive the operating voltage, the
DC-to-DC converter for outputting a programming voltage level; a nonvolatile memory device coupled to receive the programming voltage level, the nonvolatile memory device including a programming voltage regulation circuit for supplying a gate voltage to program a nonvolatile memory cell, the programming voltage reference circuit comprising: a sample and hold circuit coupled to an external input voltage, the sample and hold circuit for sampling the external input voltage and for holding a reference voltage generated in response to the input voltage, the sample and hold circuit including a capacitor that holds the reference voltage; and a regulator circuit coupled to the capacitor of the sample and hold circuit, the regulator circuit for outputting a programming voltage using the reference voltage supplied by the capacitor.
29. The computer system of claim 28, wherein the external input voltage is supplied by a regulated power supply.
30. The computer system of claim 29, wherein the external input voltage is supplied by a static voltage reference.
31. The computer system of claim 28, wherein the sample and hold circuit further comprises: an input circuit coupled to the input voltage, the input circuit for generating the reference voltage in response to the input voltage; a switch coupled to the input circuit and the capacitor, the switch for coupling the input circuit to the capacitor in response to a control signal when the control signal is in a first state such that the capacitor is charged to the reference voltage and for decoupling the input circuit from the capacitor when the control signal is in a second state.
32. The computer system of claim 31, wherein the input circuit comprises: a first resistor coupled to the external input voltage; a second resistor coupled in series with the first resistor to system ground, wherein the reference voltage is supplied at a node between the first and second resistors.
33. The computer system of claim 32, wherein the input circuit further comprises: a precharge circuit coupled to the node and to a supply voltage, the precharge circuit for quickly charging the capacitor.
34. The computer system of claim 33, wherein the first resistor is coupled to the supply voltage in response to a second control signal.
35. The computer system of claim 34, wherein the precharge circuit is coupled to the supply voltage in response to a third control signal.
36. The computer system of claim 32, wherein the input voltage is equivalent to the supply voltage.
37. The computer system of claim 28, wherein the regulator circuit comprises: an operational amplifier having an output, a positive input and a negative input, wherein the positive input is coupled to receive the reference voltage; a programmable resistive divider circuit coupled to the output of the operational amplifier, the programmable resistive divider circuit for providing the output voltage in response to the output of the operational amplifier and a control signal, wherein the negative input of the operational amplifier is coupled to the programmable resistive divider circuit.
38. The computer system of claim 37, wherein the operational amplifier includes a p-channel field effect transistor having a gate, the gate being the positive input.
39. The computer system of claim 37, wherein a first capacitance of the capacitor is greater than a capacitance for the operational amplifier.
40. The computer system of claim 37, wherein the programmable resistive divider circuit comprises: a plurality of resistors coupled in series between the output of the operational amplifier and system ground; and a selector circuit coupled to the plurality of resistors, the selector circuit for selecting a tap point in the plurality of resistors such that the output voltage is output.
41. The computer system of claim 28, wherein DC-to-DC converter comprises a plurality of supply pins, each of the supply pins being isolated from other supply pins such that noise is reduced.
42. The computer system of claim 28, wherein the programming voltage regulation circuit supplies a drain voltage to a drain of the nonvolatile memory cell program the nonvolatile memory cell.
43. The computer system of claim 28, wherein the programming voltage regulation circuit supplies a source voltage to a source of the nonvolatile memory cell to program the nonvolatile memory cell.
44. The computer system of claim 28, wherein the nonvolatile memory cell can achieve at least three analog states.
45. A method for generating an output voltage in response to an input voltage, the method comprising the steps of: receiving the input voltage; generating a reference voltage in response to the input voltage; charging a capacitor to the reference voltage; holding the reference voltage by the capacitor; generating the output voltage using the reference voltage supplied by the capacitor.
46. A computer system comprising: a power supply for providing an operating voltage; a solid state hard drive for storing data and for emulating a magnetic hard disk drive, the solid state hard drive comprising: a DC-to-DC converter coupled to receive the operating voltage, the DC-to-DC converter for outputting a programming voltage level; a nonvolatile memory device coupled to receive the programming voltage level, the nonvolatile memory device including a programming voltage regulation circuit for supplying a gate voltage to program a nonvolatile memory cell, the programming voltage reference circuit comprising: a sample and hold circuit coupled to an external input voltage, the sample and hold circuit for sampling the external input voltage and for holding a reference voltage generated in response to the input voltage, the sample and hold circuit including a capacitor that holds the reference voltage; and a regulator circuit coupled to the capacitor of the sample and hold circuit, the regulator circuit for outputting a programming voltage using the reference voltage supplied by the capacitor.
47. The computer system of claim 46, wherein the external input voltage is supplied by a regulated power supply.
48. The computer system of claim 47, wherein the external input voltage is supplied by a static voltage reference.
49. The computer system of claim 46, wherein the sample and hold circuit further comprises: an input circuit coupled to the input voltage, the input circuit for generating the reference voltage in response to the input voltage; a switch coupled to the input circuit and the capacitor, the switch for coupling the input circuit to the capacitor in response to a control signal when the control signal is in a first state such that the capacitor is charged to the reference voltage and for decoupling the input circuit from the capacitor when the control signal is in a second state.
50. The computer system of claim 49, wherein the input circuit comprises: a first resistor coupled to the external input voltage; a second resistor coupled in series with the first resistor to system ground, wherein the reference voltage is supplied at a node between the first and second resistors.
51. The computer system of claim 50, wherein the input circuit further comprises: a precharge circuit coupled to the node and to a supply voltage, the precharge circuit for quickly charging the capacitor.
52. The computer system of claim 51, wherein the first resistor is coupled to the supply voltage in response to a second control signal.
53. The computer system of claim 52, wherein the precharge circuit is coupled to the supply voltage in response to a third control signal.
54. The computer system of claim 50, wherein the input voltage is equivalent to the supply voltage.
55. The computer system of claim 46, wherein the regulator circuit comprises: an operational amplifier having an output, a positive input and a negative input, wherein the positive input is coupled to receive the reference voltage; a programmable resistive divider circuit coupled to the output of the operational amplifier, the programmable resistive divider circuit for providing the output voltage in response to the output of the operational amplifier and a control signal, wherein the negative input of the operational amplifier is coupled to the programmable resistive divider circuit.
56. The computer system of claim 55, wherein the operational amplifier includes a p-channel field effect transistor having a gate, the gate being the positive input.
57. The computer system of claim 55, wherein a first capacitance of the capacitor is greater than a capacitance for the operational amplifier.
58. The computer system of claim 55, wherein the programmable resistive divider circuit comprises: a plurality of resistors coupled in series between the output of the operational amplifier and system ground; and a selector circuit coupled to the plurality of resistors, the selector circuit for selecting a tap point in the plurality of resistors such that the output voltage is output.
59. The computer system of claim 46, wherein DC-to-DC converter comprises a plurality of supply pins, each of the supply pins being isolated from other supply pins such that noise is reduced.
60. The computer system of claim 46, wherein the programming voltage regulation circuit supplies a drain voltage to a drain of the nonvolatile memory cell program the nonvolatile memory cell.
61. The computer system of claim 46, wherein the programming voltage regulation circuit supplies a source voltage to a source of the nonvolatile memory cell to program the nonvolatile memory cell.
62. The computer system of claim 46, wherein the nonvolatile memory cell can achieve at least three analog states.
63. A computer system comprising: a power supply for providing an operating voltage; a memory card for storing data, the memory card comprising: a DC-to-DC converter coupled to receive the operating voltage, the DC-to-DC converter for outputting a programming voltage level; a nonvolatile memory device coupled to receive the programming voltage level, the nonvolatile memory device including a programming voltage regulation circuit for supplying a gate voltage to program a nonvolatile memory cell, the programming voltage reference circuit comprising: a sample and hold circuit coupled to an external input voltage, the sample and hold circuit for sampling the external input voltage and for holding a reference voltage generated in response to the input voltage, the sample and hold circuit including a capacitor that holds the reference voltage; and a regulator circuit coupled to the capacitor of the sample and hold circuit, the regulator circuit for outputting a programming voltage using the reference voltage supplied by the capacitor.
64. The computer system of claim 63, wherein the external input voltage is supplied by a regulated power supply.
65. The computer system of claim 64, wherein the external input voltage is supplied by a static voltage reference.
66. The computer system of claim 63, wherein the sample and hold circuit further comprises: an input circuit coupled to the input voltage, the input circuit for generating the reference voltage in response to the input voltage; a switch coupled to the input circuit and the capacitor, the switch for coupling the input circuit to the capacitor in response to a control signal when the control signal is in a first state such that the capacitor is charged to the reference voltage and for decoupling the input circuit from the capacitor when the control signal is in a second state.
67. The computer system of claim 66, wherein the input circuit comprises: a first resistor coupled to the external input voltage; a second resistor coupled in series with the first resistor to system ground, wherein the reference voltage is supplied at a node between the first and second resistors.
68. The computer system of claim 67, wherein the input circuit further comprises: a precharge circuit coupled to the node and to a supply voltage, the precharge circuit for quickly charging the capacitor.
69. The computer system of claim 68, wherein the first resistor is coupled to the supply voltage in response to a second control signal.
70. The computer system of claim 69, wherein the precharge circuit is coupled to the supply voltage in response to a third control signal.
71. The computer system of claim 67, wherein the input voltage is equivalent to the supply voltage.
72. The computer system of claim 63, wherein the regulator circuit comprises: an operational amplifier having an output, a positive input and a negative input, wherein the positive input is coupled to receive the reference voltage; a programmable resistive divider circuit coupled to the output of the operational amplifier, the programmable resistive divider circuit for providing the output voltage in response to the output of the operational amplifier and a control signal, wherein the negative input of the operational amplifier is coupled to the programmable resistive divider circuit.
73. The computer system of claim 72, wherein the operational amplifier includes a p-channel field effect transistor having a gate, the gate being the positive input.
74. The computer system of claim 72, wherein a first capacitance of the capacitor is greater than a capacitance for the operational amplifier.
75. The computer system of claim 72, wherein the programmable resistive divider circuit comprises: a plurality of resistors coupled in series between the output of the operational amplifier and system ground; and a selector circuit coupled to the plurality of resistors, the selector circuit for selecting a tap point in the plurality of resistors such that the output voltage is output.
76. The computer system of claim 63, wherein DC-to-DC converter comprises a plurality of supply pins, each of the supply pins being isolated from other supply pins such that noise is reduced.
77. The computer system of claim 63, wherein the programming voltage regulation circuit supplies a drain voltage to a drain of the nonvolatile memory cell program the nonvolatile memory cell.
78. The computer system of claim 63, wherein the programming voltage regulation circuit supplies a source voltage to a source of the nonvolatile memory cell to program the nonvolatile memory cell.
79. The computer system of claim 63, wherein the nonvolatile memory cell can achieve at least three analog states.
PCT/US1995/005588 1994-06-01 1995-05-04 High precision voltage regulation circuit for programming multilevel flash memory WO1995033232A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
BR9507833A BR9507833A (en) 1994-06-01 1995-05-04 High-precision voltage regulation circuit for programming multiple-level flash memory
AU24345/95A AU2434595A (en) 1994-06-01 1995-05-04 High precision voltage regulation circuit for programming multilevel flash memory
DE69533858T DE69533858T2 (en) 1994-06-01 1995-05-04 HIGH-PRECISION VOLTAGE CONTROL FOR PROGRAMMING MULTI-STAGE FLASH STORAGE
EP95918390A EP0813705B1 (en) 1994-06-01 1995-05-04 High precision voltage regulation circuit for programming multilevel flash memory
HK98108797A HK1008580A1 (en) 1994-06-01 1998-06-29 High precision voltage regulation circuit for programming multilevel flash memory.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/252,585 US5497119A (en) 1994-06-01 1994-06-01 High precision voltage regulation circuit for programming multilevel flash memory
US08/252,585 1994-06-01

Publications (1)

Publication Number Publication Date
WO1995033232A1 true WO1995033232A1 (en) 1995-12-07

Family

ID=22956639

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/005588 WO1995033232A1 (en) 1994-06-01 1995-05-04 High precision voltage regulation circuit for programming multilevel flash memory

Country Status (9)

Country Link
US (2) US5497119A (en)
EP (1) EP0813705B1 (en)
KR (1) KR100363749B1 (en)
CN (1) CN1267800C (en)
AU (1) AU2434595A (en)
BR (1) BR9507833A (en)
DE (1) DE69533858T2 (en)
HK (1) HK1008580A1 (en)
WO (1) WO1995033232A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0862270A1 (en) * 1997-02-28 1998-09-02 STMicroelectronics S.r.l. Staircase adaptive voltage generator circuit
US8964462B2 (en) 2011-04-06 2015-02-24 Korea University Research And Business Foundation Nonvolatile memory device using a threshold voltage switching material and method for manufacturing same

Families Citing this family (164)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6002614A (en) * 1991-02-08 1999-12-14 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US5218569A (en) * 1991-02-08 1993-06-08 Banks Gerald J Electrically alterable non-volatile memory with n-bits per memory cell
GB9208749D0 (en) * 1992-04-23 1992-06-10 Rolls Royce & Associates Ltd Signal generating apparatus and method
KR0153542B1 (en) * 1993-11-26 1998-10-15 김광호 Reference voltage generating circuit
US6353554B1 (en) 1995-02-27 2002-03-05 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US5880593A (en) * 1995-08-30 1999-03-09 Micron Technology, Inc. On-chip substrate regulator test mode
US6822470B2 (en) 1995-08-30 2004-11-23 Micron Technology, Inc. On-chip substrate regulator test mode
US5815434A (en) * 1995-09-29 1998-09-29 Intel Corporation Multiple writes per a single erase for a nonvolatile memory
KR0172401B1 (en) * 1995-12-07 1999-03-30 김광호 Non-volatile semiconductor memory device
DE19611942C2 (en) * 1996-03-26 2003-02-20 Daimler Chrysler Ag Semiconductor circuit for an electronic control unit
US5760636A (en) * 1996-06-28 1998-06-02 Intel Corporation Adjusting clock frequency and voltage supplied to a processor in a computer system
US6218887B1 (en) * 1996-09-13 2001-04-17 Lockheed Martin Corporation Method of and apparatus for multiplexing multiple input signals
US6857099B1 (en) * 1996-09-18 2005-02-15 Nippon Steel Corporation Multilevel semiconductor memory, write/read method thereto/therefrom and storage medium storing write/read program
US5907855A (en) * 1996-10-15 1999-05-25 Micron Technology, Inc. Apparatus and method for reducing programming cycles for multistate memory system
US6728825B1 (en) * 1996-10-15 2004-04-27 Micron Technology, Inc. Apparatus and method for reducing programming cycles for multistate memory system
JPH10133754A (en) * 1996-10-28 1998-05-22 Fujitsu Ltd Regulator circuit and semiconductor integrated circuit device
US5907237A (en) * 1996-11-27 1999-05-25 Yamaha Corporation Voltage dropping circuit and integrated circuit
US5861767A (en) * 1996-12-03 1999-01-19 Cirrus Logic, Inc. Digital step generators and circuits, systems and methods using the same
US5896338A (en) * 1997-04-11 1999-04-20 Intel Corporation Input/output power supply detection scheme for flash memory
US6628552B1 (en) 1997-04-11 2003-09-30 Intel Corporation Self-configuring input buffer on flash memories
US6417653B1 (en) 1997-04-30 2002-07-09 Intel Corporation DC-to-DC converter
US6012457A (en) * 1997-07-08 2000-01-11 The Regents Of The University Of California Device and method for forming a circumferential conduction block in a pulmonary vein
US5971983A (en) 1997-05-09 1999-10-26 The Regents Of The University Of California Tissue ablation device and method of use
US6024740A (en) * 1997-07-08 2000-02-15 The Regents Of The University Of California Circumferential ablation device assembly
US5835420A (en) * 1997-06-27 1998-11-10 Aplus Flash Technology, Inc. Node-precise voltage regulation for a MOS memory system
US6500174B1 (en) * 1997-07-08 2002-12-31 Atrionix, Inc. Circumferential ablation device assembly and methods of use and manufacture providing an ablative circumferential band along an expandable member
US6514249B1 (en) 1997-07-08 2003-02-04 Atrionix, Inc. Positioning system and method for orienting an ablation element within a pulmonary vein ostium
US6869431B2 (en) 1997-07-08 2005-03-22 Atrionix, Inc. Medical device with sensor cooperating with expandable member
US6652515B1 (en) 1997-07-08 2003-11-25 Atrionix, Inc. Tissue ablation device assembly and method for electrically isolating a pulmonary vein ostium from an atrial wall
US6245064B1 (en) 1997-07-08 2001-06-12 Atrionix, Inc. Circumferential ablation device assembly
US6164283A (en) * 1997-07-08 2000-12-26 The Regents Of The University Of California Device and method for forming a circumferential conduction block in a pulmonary vein
US6117101A (en) * 1997-07-08 2000-09-12 The Regents Of The University Of California Circumferential ablation device assembly
US6966908B2 (en) 1997-07-08 2005-11-22 Atrionix, Inc. Tissue ablation device assembly and method for electrically isolating a pulmonary vein ostium from an atrial wall
US6997925B2 (en) 1997-07-08 2006-02-14 Atrionx, Inc. Tissue ablation device assembly and method for electrically isolating a pulmonary vein ostium from an atrial wall
DE69840141D1 (en) * 1997-08-29 2008-11-27 Rambus Inc Current control technology
US6870419B1 (en) * 1997-08-29 2005-03-22 Rambus Inc. Memory system including a memory device having a controlled output driver characteristic
DE29825203U1 (en) * 1997-08-29 2006-01-19 Rambus Inc., Los Altos Flow control technology
US6094075A (en) * 1997-08-29 2000-07-25 Rambus Incorporated Current control technique
US6205500B1 (en) * 1997-09-24 2001-03-20 Compaq Computer Corp. System and method for electrically isolating a device from higher voltage devices
US6147908A (en) * 1997-11-03 2000-11-14 Cypress Semiconductor Corp. Stable adjustable programming voltage scheme
US5825169A (en) * 1998-02-04 1998-10-20 International Business Machines Corporation Dynamically biased current gain voltage regulator with low quiescent power consumption
US6040993A (en) * 1998-02-23 2000-03-21 Macronix International Co., Ltd. Method for programming an analog/multi-level flash EEPROM
US6297671B1 (en) * 1998-09-01 2001-10-02 Texas Instruments Incorporated Level detection by voltage addition/subtraction
KR100289846B1 (en) * 1998-09-29 2001-05-15 윤종용 Low power consumption voltage controller
US6607502B1 (en) 1998-11-25 2003-08-19 Atrionix, Inc. Apparatus and method incorporating an ultrasound transducer onto a delivery member
IT1306963B1 (en) * 1999-01-19 2001-10-11 St Microelectronics Srl CAPACITATIVE COMPENSATION CIRCUIT FOR ADJUSTING LINE READING VOLTAGE IN NON-VOLATILE MEMORIES
US6297689B1 (en) * 1999-02-03 2001-10-02 National Semiconductor Corporation Low temperature coefficient low power programmable CMOS voltage reference
US6758830B1 (en) * 1999-05-11 2004-07-06 Atrionix, Inc. Catheter positioning system
ES2279757T3 (en) 1999-05-11 2007-09-01 Atrionix, Inc. BALL ANCHORING THREAD.
FR2797118B1 (en) * 1999-07-30 2001-09-14 St Microelectronics Sa CONTROL DEVICE FOR A HIGH VOLTAGE SWITCHER OF THE TRANSLATOR TYPE
US6448845B2 (en) * 1999-09-30 2002-09-10 Koninklijke Philips Electronics N.V. Trimmable reference generator
US6646953B1 (en) * 2000-07-06 2003-11-11 Rambus Inc. Single-clock, strobeless signaling system
US7161513B2 (en) 1999-10-19 2007-01-09 Rambus Inc. Apparatus and method for improving resolution of a current mode driver
US6321282B1 (en) 1999-10-19 2001-11-20 Rambus Inc. Apparatus and method for topography dependent signaling
US6396329B1 (en) 1999-10-19 2002-05-28 Rambus, Inc Method and apparatus for receiving high speed signals with low latency
US7124221B1 (en) 1999-10-19 2006-10-17 Rambus Inc. Low latency multi-level communication interface
US7051130B1 (en) 1999-10-19 2006-05-23 Rambus Inc. Integrated circuit device that stores a value representative of a drive strength setting
US7269212B1 (en) 2000-09-05 2007-09-11 Rambus Inc. Low-latency equalization in multi-level, multi-line communication systems
US6265911B1 (en) * 1999-12-02 2001-07-24 Analog Devices, Inc. Sample and hold circuit having improved linearity
EP1296598B1 (en) * 2000-05-16 2007-11-14 Atrionix, Inc. Apparatus incorporating an ultrasound transducer on a delivery member
US8160864B1 (en) 2000-10-26 2012-04-17 Cypress Semiconductor Corporation In-circuit emulator and pod synchronized boot
US6724220B1 (en) 2000-10-26 2004-04-20 Cyress Semiconductor Corporation Programmable microcontroller architecture (mixed analog/digital)
US8176296B2 (en) 2000-10-26 2012-05-08 Cypress Semiconductor Corporation Programmable microcontroller architecture
US8103496B1 (en) 2000-10-26 2012-01-24 Cypress Semicondutor Corporation Breakpoint control in an in-circuit emulation system
US8149048B1 (en) 2000-10-26 2012-04-03 Cypress Semiconductor Corporation Apparatus and method for programmable power management in a programmable analog circuit block
KR100364428B1 (en) 2000-12-30 2002-12-11 주식회사 하이닉스반도체 High voltage regulation circuit
US7079775B2 (en) 2001-02-05 2006-07-18 Finisar Corporation Integrated memory mapped controller circuit for fiber optics transceiver
US7132868B2 (en) * 2001-06-27 2006-11-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
DE10131682A1 (en) * 2001-06-29 2003-01-16 Infineon Technologies Ag Method and input circuit for evaluating a data signal at an input of a memory component
US6806728B2 (en) * 2001-08-15 2004-10-19 Rambus, Inc. Circuit and method for interfacing to a bus channel
DE10148487B4 (en) * 2001-10-01 2006-07-06 Infineon Technologies Ag Reference voltage circuit
US7406674B1 (en) 2001-10-24 2008-07-29 Cypress Semiconductor Corporation Method and apparatus for generating microcontroller configuration information
US8078970B1 (en) 2001-11-09 2011-12-13 Cypress Semiconductor Corporation Graphical user interface with user-selectable list-box
US8042093B1 (en) 2001-11-15 2011-10-18 Cypress Semiconductor Corporation System providing automatic source code generation for personalization and parameterization of user modules
US8069405B1 (en) 2001-11-19 2011-11-29 Cypress Semiconductor Corporation User interface for efficiently browsing an electronic document using data-driven tabs
US7844437B1 (en) * 2001-11-19 2010-11-30 Cypress Semiconductor Corporation System and method for performing next placements and pruning of disallowed placements for programming an integrated circuit
US6971004B1 (en) 2001-11-19 2005-11-29 Cypress Semiconductor Corp. System and method of dynamically reconfiguring a programmable integrated circuit
US6614210B2 (en) * 2001-12-18 2003-09-02 Intel Corporation Variable voltage source for a flash device operating from a power-supply-in-package (PSIP)
US6700820B2 (en) * 2002-01-03 2004-03-02 Intel Corporation Programming non-volatile memory devices
US8103497B1 (en) 2002-03-28 2012-01-24 Cypress Semiconductor Corporation External interface for event architecture
US7292629B2 (en) 2002-07-12 2007-11-06 Rambus Inc. Selectable-tap equalizer
US8861667B1 (en) 2002-07-12 2014-10-14 Rambus Inc. Clock data recovery circuit with equalizer clock calibration
US7362800B1 (en) 2002-07-12 2008-04-22 Rambus Inc. Auto-configured equalizer
US6866662B2 (en) 2002-07-23 2005-03-15 Biosense Webster, Inc. Ablation catheter having stabilizing array
US6786202B2 (en) * 2002-09-24 2004-09-07 Caterpillar Inc Hydraulic pump circuit
FR2846776A1 (en) * 2002-10-30 2004-05-07 St Microelectronics Sa Memory cell with three states, two programmable and one non-programmed state, comprises pre-read stages and programming stages with resistors of polycrystalline silicon
EP1435623B1 (en) * 2002-12-30 2008-06-04 STMicroelectronics S.r.l. Stabilisation method of the drain voltage in non-volatile multilevel memory cells and relating memory device
US7119549B2 (en) * 2003-02-25 2006-10-10 Rambus Inc. Output calibrator with dynamic precision
US6891764B2 (en) * 2003-04-11 2005-05-10 Intel Corporation Apparatus and method to read a nonvolatile memory
US20050038410A1 (en) * 2003-04-23 2005-02-17 Friedman Paul A. Rotatable infusion sheath apparatus
US6861895B1 (en) * 2003-06-17 2005-03-01 Xilinx Inc High voltage regulation circuit to minimize voltage overshoot
US7247269B2 (en) * 2003-07-21 2007-07-24 Biosense Webster, Inc. Method for making a spiral array ultrasound transducer
US7670335B2 (en) 2003-07-21 2010-03-02 Biosense Webster, Inc. Ablation device with spiral array ultrasound transducer
US6967876B2 (en) * 2003-08-28 2005-11-22 Stmicroelectronics S.R.L. Method for controlling programming voltage levels of non-volatile memory cells, the method tracking the cell features, and corresponding voltage regulator
US7038523B2 (en) * 2003-10-08 2006-05-02 Infineon Technologies Ag Voltage trimming circuit
ATE507789T1 (en) * 2003-12-31 2011-05-15 Biosense Webster Inc COMPREHENSIVE ABLATION DEVICE ASSEMBLY HAVING DUAL EXPANDABLE ELEMENTS
US7295049B1 (en) 2004-03-25 2007-11-13 Cypress Semiconductor Corporation Method and circuit for rapid alignment of signals
CA2580353A1 (en) 2004-09-13 2006-06-08 Biosense Webster, Inc. Ablation device with phased array ultrasound transducer
ITMI20041904A1 (en) * 2004-10-07 2005-01-07 Atmel Corp "METHOD AND SYSTEM FOR A PROGRAMMING APPROACH FOR A NON-VOLATILE ELECTRONIC DEVICE"
TWI265672B (en) * 2004-12-29 2006-11-01 Inventec Corp Testing device for output power source of memory
US7332976B1 (en) * 2005-02-04 2008-02-19 Cypress Semiconductor Corporation Poly-phase frequency synthesis oscillator
JP2006285953A (en) * 2005-03-08 2006-10-19 Sanyo Electric Co Ltd Reference voltage generation circuit and reference current generation circuit
US7400183B1 (en) 2005-05-05 2008-07-15 Cypress Semiconductor Corporation Voltage controlled oscillator delay cell and method
US20060270900A1 (en) * 2005-05-26 2006-11-30 Chin Albert K Apparatus and methods for performing ablation
US8932208B2 (en) * 2005-05-26 2015-01-13 Maquet Cardiovascular Llc Apparatus and methods for performing minimally-invasive surgical procedures
US7443732B2 (en) * 2005-09-20 2008-10-28 Spansion Llc High performance flash memory device capable of high density data storage
EP1929391B1 (en) * 2005-09-21 2010-06-23 Freescale Semiconductor, Inc. An integrated circuit and a method for selecting a voltage in an integrated circuit
US8355801B2 (en) 2005-09-26 2013-01-15 Biosense Webster, Inc. System and method for measuring esophagus proximity
CN1959595A (en) * 2005-11-04 2007-05-09 鸿富锦精密工业(深圳)有限公司 Reset circuit of computer system
US20070185479A1 (en) * 2006-02-06 2007-08-09 Liming Lau Methods and devices for performing ablation and assessing efficacy thereof
US8273016B2 (en) 2006-03-10 2012-09-25 Biosense Webster, Inc. Esophagus isolation device
US20070225697A1 (en) * 2006-03-23 2007-09-27 Ketan Shroff Apparatus and methods for cardiac ablation
US8067948B2 (en) * 2006-03-27 2011-11-29 Cypress Semiconductor Corporation Input/output multiplexer bus
US7974055B2 (en) * 2006-06-29 2011-07-05 Lin Wallace W Method for protecting circuits from damage due to currents and voltages during manufacture
US20080042730A1 (en) * 2006-06-29 2008-02-21 Hynix Semiconductor Inc. Internal voltage generating circuit and method for generating internal voltage using the same
US20080039879A1 (en) * 2006-08-09 2008-02-14 Chin Albert K Devices and methods for atrial appendage exclusion
US8728073B2 (en) * 2006-10-10 2014-05-20 Biosense Webster, Inc. Multi-region staged inflation balloon
US8040266B2 (en) * 2007-04-17 2011-10-18 Cypress Semiconductor Corporation Programmable sigma-delta analog-to-digital converter
US8130025B2 (en) 2007-04-17 2012-03-06 Cypress Semiconductor Corporation Numerical band gap
US8026739B2 (en) 2007-04-17 2011-09-27 Cypress Semiconductor Corporation System level interconnect with programmable switching
WO2008131137A2 (en) * 2007-04-17 2008-10-30 Cypress Semiconductor Corporation Programmable floating gate reference
US9720805B1 (en) 2007-04-25 2017-08-01 Cypress Semiconductor Corporation System and method for controlling a target device
US8049569B1 (en) 2007-09-05 2011-11-01 Cypress Semiconductor Corporation Circuit and method for improving the accuracy of a crystal-less oscillator having dual-frequency modes
US20090058473A1 (en) * 2007-09-05 2009-03-05 International Business Machines Corporation Active pre-emphasis for passive rc networks
WO2009045265A1 (en) 2007-10-05 2009-04-09 Maquet Cardiovascular, Llc Devices and methods for minimally-invasive surgical procedures
US20090209986A1 (en) * 2008-02-15 2009-08-20 Stewart Michael C Devices, Tools and Methods for Atrial Appendage Exclusion
JP4565283B2 (en) 2008-06-10 2010-10-20 マイクロン テクノロジー, インク. Voltage adjustment system
US20100013446A1 (en) * 2008-07-17 2010-01-21 International Business Machines Corporation method for controlling the supply voltage for an integrated circuit and an apparatus with a voltage regulation module and an integrated circuit
US8488342B2 (en) * 2008-10-21 2013-07-16 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for constant voltage mode and constant current mode in flyback power converters with primary-side sensing and regulation
US9350252B2 (en) * 2008-10-21 2016-05-24 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for protecting power conversion systems based on at least feedback signals
US8009502B2 (en) * 2009-06-24 2011-08-30 Seagate Technology Llc Systems, methods and devices for power control in mass storage devices
US8230257B2 (en) * 2009-06-26 2012-07-24 Seagate Technology Llc Systems, methods and devices for controlling backup power provided to memory devices and used for storing of sensitive data
US8031551B2 (en) * 2009-06-26 2011-10-04 Seagate Technology Llc Systems, methods and devices for monitoring capacitive elements in devices storing sensitive data
US8504860B2 (en) * 2009-06-26 2013-08-06 Seagate Technology Llc Systems, methods and devices for configurable power control with storage devices
US8607076B2 (en) * 2009-06-26 2013-12-10 Seagate Technology Llc Circuit apparatus with memory and power control responsive to circuit-based deterioration characteristics
US8627117B2 (en) 2009-06-26 2014-01-07 Seagate Technology Llc Device with power control feature involving backup power reservoir circuit
US8065562B2 (en) * 2009-06-26 2011-11-22 Seagate Technology Llc Systems, methods and devices for backup power control in data storage devices
US8468379B2 (en) * 2009-06-26 2013-06-18 Seagate Technology Llc Systems, methods and devices for control and generation of programming voltages for solid-state data memory devices
US8479032B2 (en) * 2009-06-26 2013-07-02 Seagate Technology Llc Systems, methods and devices for regulation or isolation of backup power in memory devices
US20110019760A1 (en) * 2009-07-21 2011-01-27 Rambus Inc. Methods and Systems for Reducing Supply and Termination Noise
US9088217B2 (en) 2009-08-20 2015-07-21 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for load compensation with primary-side sensing and regulation for flyback power converters
US8468370B2 (en) * 2009-09-16 2013-06-18 Seagate Technology Llc Systems, methods and devices for control of the operation of data storage devices using solid-state memory and monitoring energy used therein
JP5674594B2 (en) * 2010-08-27 2015-02-25 株式会社半導体エネルギー研究所 Semiconductor device and driving method of semiconductor device
CN102402268A (en) * 2010-09-14 2012-04-04 鸿富锦精密工业(深圳)有限公司 Voltage adjusting device and system
CN102624237B (en) 2011-02-01 2015-09-16 昂宝电子(上海)有限公司 For the system and method that the dynamic threshold of flyback power supply converter regulates
US8878513B2 (en) * 2011-02-16 2014-11-04 Mediatek Singapore Pte. Ltd. Regulator providing multiple output voltages with different voltage levels
CN102769383B (en) 2011-05-05 2015-02-04 广州昂宝电子有限公司 System and method for constant-current control via primary side sensing and regulating
CN102801325B (en) 2011-05-23 2015-02-04 广州昂宝电子有限公司 System and method for regulating switching frequency and peak current of power converter
WO2013016289A1 (en) * 2011-07-26 2013-01-31 Summit Microelectronics, Inc. Switching regulator with variable compensation
CN102916586B (en) 2011-08-04 2014-04-02 昂宝电子(上海)有限公司 System and method for switching on and off power converter
KR101389620B1 (en) * 2011-10-28 2014-04-29 에스케이하이닉스 주식회사 Multi regulator circuit and integrated circuit having the same
CN103108437B (en) 2011-11-15 2015-11-25 昂宝电子(上海)有限公司 For LED illumination System and the method for the current constant control in various operator scheme
CN103368400B (en) 2012-03-31 2015-02-18 昂宝电子(上海)有限公司 System and method for constant voltage control and constant current control
CN102790531B (en) * 2012-07-24 2015-05-27 昂宝电子(上海)有限公司 System for electric current control of power supply alternation system
CN102946197B (en) 2012-09-14 2014-06-25 昂宝电子(上海)有限公司 System and method for controlling voltage and current of power conversion system
US8810304B2 (en) * 2012-09-28 2014-08-19 Intel Corporation Adaptive power gating and regulation
CN103036438B (en) 2012-12-10 2014-09-10 昂宝电子(上海)有限公司 Peak current regulation system and method used in power conversion system
US9374048B2 (en) * 2013-08-20 2016-06-21 Semiconductor Energy Laboratory Co., Ltd. Signal processing device, and driving method and program thereof
US10568686B2 (en) 2013-11-21 2020-02-25 Biosense Webster (Israel) Ltd. Multi-electrode balloon catheter with circumferential and point electrodes
CN103618292B (en) 2013-12-06 2017-01-11 昂宝电子(上海)有限公司 System and method for protecting power source conversion system against thermal runaway
KR102267237B1 (en) 2014-03-07 2021-06-18 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and electronic device
CN103956900B (en) 2014-04-23 2017-08-11 广州昂宝电子有限公司 System and method for the output current regulation in power converting system
CN105278605B (en) * 2015-11-09 2016-10-05 中国人民解放军国防科学技术大学 A kind of low-power consumption adjustable high voltage stabilizer
CN109768709B (en) 2018-12-29 2021-03-19 昂宝电子(上海)有限公司 Voltage compensation system and method based on load condition in power converter

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5281866A (en) * 1991-10-22 1994-01-25 Burr-Brown Corporation Reference voltage circuit allowing fast power up from low power standby condition

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5159260A (en) * 1978-03-08 1992-10-27 Hitachi, Ltd. Reference voltage generator device
US4928056A (en) * 1988-10-06 1990-05-22 National Semiconductor Corporation Stabilized low dropout voltage regulator circuit
US5153535A (en) * 1989-06-30 1992-10-06 Poget Computer Corporation Power supply and oscillator for a computer system providing automatic selection of supply voltage and frequency
US5175451A (en) * 1990-10-08 1992-12-29 Sharp Kabushiki Kaisha Biasing circuit for sense amplifier
JP2788684B2 (en) * 1991-09-12 1998-08-20 シャープ株式会社 Sample hold circuit
US5229662A (en) * 1991-09-25 1993-07-20 National Semiconductor Corporation Logic circuit capable of operating with any one of a plurality of alternative voltage supply levels
US5382841A (en) * 1991-12-23 1995-01-17 Motorola, Inc. Switchable active bus termination circuit
US5362991A (en) * 1992-12-10 1994-11-08 Samela Francis M Active deassertion circuit

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5281866A (en) * 1991-10-22 1994-01-25 Burr-Brown Corporation Reference voltage circuit allowing fast power up from low power standby condition

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0813705A4 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0862270A1 (en) * 1997-02-28 1998-09-02 STMicroelectronics S.r.l. Staircase adaptive voltage generator circuit
US8964462B2 (en) 2011-04-06 2015-02-24 Korea University Research And Business Foundation Nonvolatile memory device using a threshold voltage switching material and method for manufacturing same

Also Published As

Publication number Publication date
KR100363749B1 (en) 2003-02-11
AU2434595A (en) 1995-12-21
EP0813705B1 (en) 2004-12-15
US5497119A (en) 1996-03-05
EP0813705A4 (en) 1998-06-17
DE69533858D1 (en) 2005-01-20
DE69533858T2 (en) 2005-10-06
US5546042A (en) 1996-08-13
CN1267800C (en) 2006-08-02
CN1150486A (en) 1997-05-21
HK1008580A1 (en) 1999-05-14
EP0813705A1 (en) 1997-12-29
BR9507833A (en) 1997-09-16

Similar Documents

Publication Publication Date Title
US5546042A (en) High precision voltage regulation circuit for programming multiple bit flash memory
US5835420A (en) Node-precise voltage regulation for a MOS memory system
US7088620B2 (en) Nonvolatile semiconductor memory device
JP3954245B2 (en) Voltage generation circuit
JP4565283B2 (en) Voltage adjustment system
US6600692B2 (en) Semiconductor device with a voltage regulator
US6396739B2 (en) Reference voltage generator using flash memory cells
CN210052530U (en) Sensing structure and nonvolatile memory
US5757700A (en) Semiconductor memory device
US20120133425A1 (en) Booster circuit and voltage supply circuit
US20020080651A1 (en) Level shifter for converting a voltage level and a semiconductor memory device having the level shifter
US10998058B2 (en) Adjustment circuit for partitioned memory block
KR100384803B1 (en) Voltage generating circuit for generating different voltages
KR20190009380A (en) Asymmetric sense amplifiers and related methods for flash memory devices
JPH0620482A (en) Semiconductor device
JP2000057789A (en) Device and method for reading non-volatile memory cell
US5907505A (en) Power source circuit device used for a semiconductor memory
US6040994A (en) Method for writing in an electrically modifiable non-volatile memory
JP3567062B2 (en) Method for reading a voltage stored in a floating gate storage cell and device comprising a floating gate storage cell and a circuit for reading the same
JP4007457B2 (en) Multi-level memory circuit with regulated read voltage
US6292399B1 (en) Method and low-power circuits used to generate accurate drain voltage for flash memory core cells in read mode
US5353249A (en) Non-volatile semiconductor memory device
JP2001243785A (en) Negative potential detecting circuit, and semiconductor memory provided with the negative potential detecting circuit
US6906966B2 (en) Fast discharge for program and verification
JPH0719475B2 (en) Sense amplifier circuit

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 95193344.2

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): AM AT AT AU BB BG BR BY CA CH CN CZ CZ DE DE DK DK EE ES FI FI GB GE HU IS JP KE KG KP KR KZ LK LR LT LU LV MD MG MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SK TJ TM TT UA UG UZ VN

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): KE MW SD SZ UG AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1019960706834

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 1995918390

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 1995918390

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1995918390

Country of ref document: EP