WO1996005589A1 - A system and method for achieving uniform screen brightness within a matrix display - Google Patents

A system and method for achieving uniform screen brightness within a matrix display Download PDF

Info

Publication number
WO1996005589A1
WO1996005589A1 PCT/US1995/010456 US9510456W WO9605589A1 WO 1996005589 A1 WO1996005589 A1 WO 1996005589A1 US 9510456 W US9510456 W US 9510456W WO 9605589 A1 WO9605589 A1 WO 9605589A1
Authority
WO
WIPO (PCT)
Prior art keywords
current
signal
pixel
recited
circuit
Prior art date
Application number
PCT/US1995/010456
Other languages
French (fr)
Inventor
Robert C. Baker
William J. Donoghue
Stephen H. Kelley
Claude Hilbert
Original Assignee
Si Diamond Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Si Diamond Technology, Inc. filed Critical Si Diamond Technology, Inc.
Publication of WO1996005589A1 publication Critical patent/WO1996005589A1/en

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/0209Crosstalk reduction, i.e. to reduce direct or indirect influences of signals directed to a certain pixel of the displayed image on other pixels of said image, inclusive of influences affecting pixels in different frames or fields or sub-images which constitute a same image, e.g. left and right images of a stereoscopic display
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/029Improving the quality of display appearance by monitoring one or more pixels in the display panel, e.g. by monitoring a fixed reference pixel
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/2007Display of intermediate tones
    • G09G3/2014Display of intermediate tones by modulation of the duration of a single pulse during which the logic level remains constant

Definitions

  • This invention relates to data processing systems and specifically to display devices for such systems.
  • CTRs cathode ray tubes
  • a luminescent phosphor coating on a transparent face, such as glass allows the CRT to communicate qualities such as color, brightness, contrast and resolution which, together, form a picture for the benefit of a viewer.
  • CRTs have, among other things, the disadvantage of requiring significant physical depth, i.e. space behind the actual display screen, resulting in such units being large and cumbersome.
  • this physical depth is deleterious.
  • the depth available for many compact portable computer displays precludes the use of conventional CRTs.
  • portable computers cannot tolerate the additional weight and power consumption of conventional CRTs.
  • displays have been developed which do not have the depth, weight or power consumption of conventional CRTs. These "flat panel” displays have thus far been designed to use technologies such as passive or active matrix liquid- crystal displays (“LCD”) or electroluminescent (“EL”) or gas plasma displays.
  • LCD passive or active matrix liquid- crystal displays
  • EL electroluminescent
  • a flat panel display fills the void left by conventional CRTs.
  • the fiat panel displays based on liquid-crystal technology either produce a picture that is degraded in its fidelity or is non-emissive.
  • Some liquid-crystal displays have overcome the non-emissiveness problem by providing a backlight, but this has its own disadvantage of requiring more energy. Since portable computers typically operate on limited battery power, this becomes an extreme disadvantage.
  • the performance of passive matrix LCDs may be improved by using active matrix LCD technology, but the manufacturing yield of such displays is very low due to required complex processing controls and tight tolerances.
  • EL and gas plasma displays are brighter and more readable than liquid-crystal displays, but are more expensive and require a significant amount of energy to operate.
  • Field emission display panels have pixels that efficiently produce light at low level currents on the order of tens of microamps (" ⁇ A"). These pixels' voltage-to-current relationship may have random noise, threshold variations, soft forward knees and several hundred volt turn-on characteristics. Furthermore, the X-Y organization lines in the display have parasitic capacitances. Moreover, according to the well-known Fowler-Nordheim (“F-N”) theory, the current density of field emissions changes by as much as 10 percent when cathode/anode separation changes by only 1 percent Further, red, green and blue phosphors often have different efficiencies. All of these variations can cause adjacent or distant discreet pixels to have widely varying light outputs when driven with either constant currents or constant voltages. FIGURE 5 illustrates an example of the fluctuations in the response of the current flowing across a pixel anode
  • pixel A is brighter than pixel B.
  • the present invention equalizes the energy applied to each pixel to the energy applied to a reference pixel within the display.
  • the reference pixel may be the most efficient or "hottest" pixel (highest current pixel at a fixed voltage) within the display.
  • the current applied to the pixel is sensed and mirrored through an integrating circuit producing a rising voltage across the integrating circuit. This rising voltage is compared to an integrated reference current (which is proportional to the energy applied to the reference pixel).
  • a signal is sent to the drive circuitry to remove the energy being applied to the particular pixel being activated.
  • the present invention is implemented within the circuitry utilized to drive one of the electrodes comprising the field emission display pixel.
  • a pixel may be implemented within a diode configuration.
  • the concepts utilized within the present invention may be implemented within any other pixel structure, e.g., triode, pentode, d fi ⁇ j. Since the display panel is of a matrix addressable configuration, each pixel may be separately addressed by the driver circuitry.
  • only one of the electrodes is activated with the driver circuit utilizing the present invention.
  • a particular pixel is activated (i.e., electrons are emitted from the cathode to the anode) when the voltage across the anode and cathode is sufficient to overcome the threshold voltage required for electron emissions.
  • both the anode and the cathode are biased to preselected voltages. Only when both the anode and the cathode are addressed, is the voltage difference between the anode and the cathode made sufficiently large to overcome this threshold.
  • each pixel's brightness may be varied by shortening or lengthening the pulse-width modulated signal.
  • the present invention utilizes this principle by referencing the pulse-width modulated signal to the "hottest" pixel within the display, as described above (the "hottest" pixel may be chosen empirically during design of the particular panel within which the pixel resides, or may be dynamically selected during operation of the display), and then by sensing the energy applied to a particular pixel within the display and comparing this energy to the energy drawn by the "hottest" pixel.
  • the present invention equalizes the amount of charge emitted from each pixel within the display. As a result for a desired brightness within a particular pixel, each pixel within the display will have a substantially equal brightness.
  • FIGURE 1 illustrates a schematic block diagram of a flat panel display system
  • FIGURE 2 illustrates individual pixels within a flat panel display system
  • FIGURE 3 illustrates an implementation of the present invention in accordance with a preferred embodiment
  • FIGURE 4 illustrates timing diagrams associated with the implementation of the present invention
  • FIGURE 5 illustrates fluctuations in the response of current flowing across various pixels within a display panel
  • FIGURE 6 illustrates a legend of the timing parameters illustrated in
  • FIGURE 4
  • FIGURE 7 illustrates a noise filter utilized within the present invention
  • FIGURE 8 illustrates the present invention as implemented within low and high voltage chips
  • FIGURE 9 illustrates an alternative embodiment of the present invention
  • FIGURE 10 illustrates a current mirror circuit
  • FIGURE 11 illustrates timing diagrams associated with the implementation of the noise filter illustrated in FIGURE 7. DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT OF THE INVENTION
  • FIGURE 1 there is shown a schematic diagram of a typical system 100 for implementing a matrix-addressed flat panel display embodying the present invention.
  • data representing video, video graphics or alphanumeric characters arrives into system 100 via serial data bus 110 where it is transferred through buffer 120 to memory 150.
  • Buffer 120 also produces a synchronization (sync) signal which it passes on to timing circuit 130.
  • Microprocessor 140 controls the data within memory 150. If the data is video and not information defining alphanumeric characters, it is passed directly to shift register 170 as bit map data as represented by flow line 194. Shift register 170 uses the received bit map data to actuate anode drivers 180.
  • Voltage driver 185 supplies a bias voltage to anode drivers 180 in a manner which is further explained in more detail in U.S. Patent Application Serial No. 07/995,847 referenced above.
  • Cathode drivers 190 may also have a bias voltage applied therein.
  • microprocessor 140 transfers this data from memory 150 into character generator 160 which feeds the requisite information defining the desired character to shift register 170 which controls operation of anode driver 180. Shift register 170 also performs the task of refreshing the images presented to display panel 192.
  • Anode drivers 180 and cathode drivers 190 receive timing signals from timing circuit 130 in order to synchronize operation of anode drivers 180 and cathode drivers 190. Only anode drivers 180 are concerned with the actual data and corresponding bit map images to be presented by display panel 192. Cathode drivers 190 are simply concerned with providing synchronization with anode, drivers 180 to provide the desired image on display panel 192.
  • serial data bus 110 simply determines the mode of presentation on display panel 192, such as screen resolution, color, or other attributes.
  • buffer 120 would use this data to provide the proper synchronization signal to timing circuit 130 which would then provide timing signals to anode drivers 180 and cathode drivers 190 in order to provide the correct synchronization for the image to be displayed.
  • Microprocessor 140 would provide the data to be presented to memory 150 which would then pass on any video or video graphics data to shift register 170, or transfer alphanumeric data to character generator 160. Shift register 170, anode drivers 180 and cathode drivers 190 would operate as previously described to present the proper images onto display panel 192.
  • Display panel 192 may be of a diode, triode, pentode, fit saj. configuration
  • display panel 192 may consist of almost any matrix addressable display panel having individually addressable pixels therein.
  • Anode drivers 180 and cathode drivers 190 would then consist of the appropriate drivers for addressing each one of these pixels within display panel 192.
  • display panel 192 may be a monochrome or color display.
  • anode drivers 180 and or cathode drivers 190 may consist of both low voltage and high voltage driver circuits.
  • Cathode strip 200 contains multiple field emitters 210, 220, 230, 240 and emitters
  • emitters 210, 220, 230, 240 and emitters 250, 260, 270, 280 for pixels 21 and 20, respectively have an independent resistive layer, the rest of the emitters for the same pixel will continue to emit electrons if one of the emitters on the pixel fails. For example, if field emitter 230 fails, anode strip 290 will continue to be excited by electrons at site 21 occupied by the crossing of anode strip 290 and cathode strip 200 since field emitters 210, 220 and 240 remain.
  • the driver compensating circuit of the present invention may be utilized with just about any addressable matrix display array having variations in pixel uniformity and thus requiring some form of compensation for these variations.
  • DFED diode field emission display
  • DFED panels have diode-like pixels that efficiently produce light at low level currents on the order of tens of microamps (" ⁇ A"). These pixels' voltage-to-current relationship may have random noise. threshold variations, soft forward knees and several hundred volt turn-on characteristics.
  • the X-Y organization lines (between the anodes and the cathodes) in the display have parasitic capacitances on the order of tens of picofarads ("pf ').
  • the panel gap between anode and cathode may also vary by about ten percent.
  • red, green and blue phosphors may have different efficiencies. All of these variations can cause adjacent or distant discreet pixels to have widely varying light outputs when driven with either constant currents or constant voltages.
  • An object of the present invention is to reduce these variations in light output with techniques that will operate at the required voltages and in the presence of parasitic capacitances that make varying the drive voltages slow and power consumptive.
  • An additional objective is to minimize CV 2 (coulombs x volts 2 ) power in the drive scheme electronics.
  • Other display technologies with highly non-linear electrical response characteristics have similar problems and are also solvable using the techniques of the present invention.
  • varying characteristics between pixels within display panel 192 are equalized by comparing the charge in a reference pulse from control circuitry to an integral of the current through each pixel. When the integrals are equal, the pixel drive voltage, which is generally constant is turned off. Timing signals control the integral times such that parasitics have settled before the integral starts so that panel parasitic currents are not measured in the integrals.
  • Flat panel displays employ an addressing scheme of some sort to allow information a computer (i.e., microprocessor 140) or other device sends to the display to be placed in proper order. Addressing is the means by which pixels are accessed and configured to display the information.
  • pixel 20 is selected for illumination when both anode column 292 and cathode row 200 are caused to be selected by anode drivers 180 and cathode drivers 190, respectfully.
  • display panel 192 is composed of approximately 1 million pixels, the available select time for a particular pixel could be as short as 10 ⁇ sec (for a 480 by 640 VGA screen, three colored anodes per row and a refresh rate of 70 per second).
  • pixels are addressed with parallel columns of anode drivers.
  • the invention controls the energy, or power, dissipated in the pixel and thus the amount of light emitted as described below.
  • flat panel displays should be able to create pictures having greys (half-tones) thereby allowing the displays to create graphical images in addition to textual images.
  • Analog, duty-cycle and pulse width modulation techniques (which may be implemented within system 100 in well-known manners) may be used to implement grey-scale operation of a flat panel display.
  • the first of these is analog control. By varying voltage in a continuous fashion, individual pixels thus excited can be driven to variable intensities, allowing grey-scale operation.
  • the second of these is duty-cycle modulation in which a given pixel is either completely “on” or completely “off” at a given time, but the pixel is so rapidly switched between the "on” and “off” states that the pixel appears to assume a state between "on” and “off.” If the dwell times in the "on” or "off” states are made unequal, the pixel can be made to assume any one of a number of grey states between black and white.
  • Pulse width modulation applies a variable width pulse to the driver circuitry, which is proportional to the desired light output in order to apply variable energy to the individual pixels.
  • FIGURE 3 there is illustrated anode driver circuit 180 and cathode driver 190 cooperating to selectively activate pixel 20 within display 192.
  • a pulse width modulated (“PWM”) signal is received by transistor Ql from shift register 170 (see FIGURE 1). This PWM signal is utilized to integrate a reference current onto capacitor Cl to produce a voltage across capacitor Cl that is proportional to the light output desired from pixel 20.
  • PWM pulse width modulated
  • Integrator capacitor Cl is supplied by a reference current produced by current source 30, which, in a preferred embodiment is equal to the current drawn by the "hottest" pixel in display 192 when a specific select voltage is applied. This current can be determined by measurements on display 192 prior to integration with the proposed electronics. Alternatively, current source 30 may be proportional to the most efficient pixel within display 192, the highest current pixel in display 192 at a given voltage, or may be proportional to any desired reference signal. During maniifacturing of display 192, the pixels may be each measured for current at a fixed voltage, with the pixel with the highest current measurement chosen as the reference pixel.
  • transistors Q2, Q5 and Q6 represent p-channel field effect transistors ("FETs"), while the depictions illustrated for transistors Ql, Q3, Q4 and Q7 represent n-channel transistors.
  • FETs field effect transistors
  • components 30, 32, 33, 38, 303, R ⁇ , Ql, Q2, Cl, C2, Q3 and Q5 are placed on a low-voltage integrated circuit chip 36, while components 34, 39, 70, 301, 302, Q4, Q6 and Q7 are mounted within a high-voltage integrated circuit chip 37.
  • FIGURE 8 there is illustrated further detail for anode driver 180, wherein low-voltage chip 36 and high-voltage chip 37 are interconnected and coupled to shift register 170 and pixels 20 within display panel 192.
  • the advantage to this configuration is that the typically more expensive and space consuming high-voltage components are placed on a separate chip from the low-voltage components within chip 36.
  • low-voltage chip 36 Preferably, as many components as possible are placed within low-voltage chip 36, while the larger high-voltage components are placed in each of the pair of chips 37.
  • Low voltage components are generally those components that operate at typical logic levels, such as 3 volts and 5 volts.
  • high-voltage components are those components that operate at much higher voltages than typical logic levels, such as voltages greater than 25 volts.
  • High-voltage components are more expensive and space consuming, since they consume considerably more power, which must be dissipated by various means, such as heat sinks. High-voltage components also undergo greater stresses during operation, thus necessitating unique manufacturing processes and structures for their satisfactory operation.
  • FIGURE 6 presents typical amounts for the various timing parameters depicted in FIGURE 4.
  • a delay pulse (“DPLS") °r "precharge” signal is applied. This signal operates to initialize (discharge) capacitors Cl and C2 to ground by activating transistors Q2 and Q5.
  • the DPLS signal is removed from driver circuit 180; thus, transistors Q2 and Q5 are deactivated. Since the DPLS signal is high, NOR circuit 301 produces a low signal into NAND circuit 302 which results in a high signal for signal CMP_ON, resulting in transistor Q4 being turned off.
  • the feedback signal FDBK is normally high, and only goes low when signal FLTR_ON is high and there is a low “glitch” (a low voltage spike) within the anode, resulting in a low signal to terminal ANODE.
  • the function of noise filter 70 will be further discussed below.
  • the CMP_OUT signal is high since comparator 32 is not producing an inverted output since capacitors Cl and C2 have been grounded.
  • NOR circuit 38 produces a low signal into NAND circuit 33.
  • transistor Q3 remains turned off. This results in a low signal for signal LVL_OUT, since 5 volt level detector 39 does not detect the 5 volt supply through transistor Q3 applied through bidirectional CM pin 304 to high-voltage chip 37.
  • Pins 304, 305 represent external pins of chips 36 and 37.
  • the low signal for signal LVL_OUT turns on transistor Q7 and turns off transistor Q6, thus removing minimum voltage V ⁇ from anode pin 305, which couples high-voltage chip 37 to the anode electrode of pixel 20.
  • transistor Q7 since transistor Q7 is turned on, the high-voltage V H , which operates to activate current mirror 34, precharges the anode.
  • current source 30, current mirror 34 and optional current mirror 303 are conventional current mirror circuits, such as that illustrated in FIGURE 10.
  • the essential function of a current minor circuit is to provide identical currents via outputs IOUT. Thus, if a particular amount of current is being drawn from one of outputs IOUT, then an identical current amount will be produced at the other output IOUT.
  • the pulse width modulated signal PWM also goes low.
  • the PWM signal, resulting from shift register 170, is a function of the desired amount of iUumination from pixel 20.
  • the present invention provides compensation to the PWM signal, which would be supplied to the "hottest" pixel within display 192, so that the PWM signal is essentially “lengthened” in proportion to the difference in illumination capabilities between pixel 20 and the "hottest" pixel within display 192.
  • the "lengthened” pulse width modulated signal to pixel 20 pixel 20 is activated for a period of time that results in a substantially identical illumination from pixel 20 as would be produced from the "hottest" pixel within display 192, if it were activated by the non-compensated PWM signal.
  • NAND circuit 33 When the PWM and DPLS signals go low, NAND circuit 33 continues to supply a high signal to transistor Q3, keeping Q3 turned off. However, the low PWM signal turns on transistor Ql, which allows current from current source 30 to begin integrating (charging) capacitor Cl.
  • the current integrating capacitor Cl will be identical to the current flowing through reference resistance Rais ⁇ in a preferred embodiment of the present invention, the voltage supplied across capacitor Cl may result from current provided by typical current source circuit 30.
  • This current provided by current source 30 may be proportional to an externally provided voltage source applied across reference resistance Reference resistance may be selected so that the current provided by current source 30 is proportional to the power dissipated within the "hottest" or most efficient pixel within display panel 192.
  • pixel 20 may be provided with a compensated energy so that its dissipated energy is equal to the energy dissipated within the "hottest" or the most efficient pixel within display panel 1 2.
  • the compensation may be adjusted, by adjusting the capacitance values of capacitors Cl or C2, or by adjusting the reference resistance RB I ⁇ S , so that the energy dissipated within pixel 20 is greater than or less than the energy dissipated within the "hottest" or the most efficient pixel within display panel 192.
  • resistance may be adjusted to any other value to provide a desired current from current source 30. Adjustments may also be made in the various parameters within driver circuit 180 to adjust for various energy consumptions relative to pixels displaying color.
  • R ⁇ t ⁇ s may also represent a reference pixel actually within display 192 during operation.
  • the associated terminal IOUT on current source 30 may be coupled to the anode electrode of the "hottest" pixel within display 192 in order to provide a dynamic compensation of each pixel within display panel 192.
  • One skilled in the art could easily design a circuit capable of monitoring and storing the amount of current dissipated within the "hottest" pixel within display 192.
  • the DPLS signal has previously initialized the voltages across capacitors Cl and C2 to ground.
  • the now rising voltage due to the integration of the current from current source 30 through capacitor Cl, is greater than the voltage across capacitor C2. This is illustrated in the timing diagram in FIGURE 4 by the ramping of the VCMP signal. Note, however, that the signal CMP OUT continues to be high, since comparator 32 is not producing an inverted signal since the voltage across Cl continues to be greater than the voltage across capacitor C2.
  • the signal LVL_OUT continues to be a low signal, which continues to activate transistor Q7, resulting in an increasing voltage at pin 305.
  • pixel 20 will begin to draw current because there is a sufficient potential between the anode and the cathode of pixel 20 to result in an emission of electrons from the cathode to the anode resulting in an illumination of pixel 20.
  • current begins to be drawn at pin 305.
  • the anode and/or cathode electrodes of pixel 20 may be control electrodes within a triode, tetrode, pentode, el scfl- structured display.
  • current mirror 34 produces an identical current through its other output terminal IOUT through transistor Q4.
  • Transistor Q4 is turned on because signals DPLS and LVL_OUT are both low, resulting in a high signal from NOR circuit 301, which along with the FDB feedback high signal from noise filter 70, produces a low signal for signal CMP_ON, which turns on transistor Q4.
  • a mirrored current from current mirror 34 is passed through transistor Q4 through pin 304 to low voltage chip 36. This current is then supplied to capacitor C2 which integrates the current resulting in a rising voltage across capacitor C2.
  • Comparator 32 may be designed to operate so that comparator 32 removes current from pixel 20 at about the same time that the PWM signal goes "low.”
  • current mirror 303 may be optionally inserted between pin 304 and capacitor C2 in order to provide isolation from noise and pin capacitance to capacitor C2.
  • Current mirror 303 operates in a similar manner as current mirror 34 to supply an identical current to capacitor C2 as it is receiving from pin 304.
  • noise filter 70 generally does not enter into the operation until a "glitch” is monitored within the voltage supplied to the anode. Such a glitch might occur from various noise sources, and is often caused by "crosstalk" between anode strips 290 and 292. Such crosstalk may be caused by the fluctuations in voltage within one anode strip having an effect on the voltage on an adjoining anode strip.
  • Parasitic capacitances inherent within display panel 192 may also play a role in this noise interference.
  • the FDBK signal is normally high. This is a result of the fact that transistor 76 pulls one of the terminals of NAND circuit 74 to ground, resulting in a high output from NAND circuit 74.
  • Voltage V-r are supplied to transistor 71 to transistor 72 and through transistor 73 to transistor 75. Voltage V+ is also utilized to turn on transistor 76.
  • transistor 72 is turned off. However, once a noise glitch is monitored on pin 305 (such noise glitches are generally low voltage spikes), this will cause transistor 72 to turn on resulting in a momentary supply of voltage V+ to NAND circuit 74. Note that during activation of pixel 20, the FLTR_ON signal is high because signals DPLS and LVL_OUT are both low, thus driving a high signal from NOR circuit 301.
  • the momentary low signal from NAND circuit 74 also turns on transistor 75, which therefore supplies voltage V+ to the base of transistor 72, thus turning off transistor 72 and therefore ending the noise filtering process.
  • FDB signal then returns to a high signal.
  • FIGURE 11 there is illustrated a timing diagram associated with the implementation of noise filter 70.
  • a low glitch on the anode, monitored through pin 305 (noted by label 1100), and caused by adjacent anode switching of voltages (such switched voltages may be on the order of a negative 150 volts) will result in the FDBK signal going low for a period of time (noted by label 1101), resulting in switching transistor Q4 turning off.
  • FIGURE 9 there is shown an alternative embodiment of the present invention.
  • an almost identical circuit diagram as shown in FIGURE 3 is illustrated in FIGURE 9, except that the positive terminal on comparator 32 has been coupled to ground, and one of the terminals from current mirror 303 is connected to the upper electrode of capacitor Cl. Additionally, the voltage supply to current mirror 303 is a negative 5 volts.
  • driver circuit 180 illustrated in FIGURE 9 operates identically to the one illustrated in FIGURE 3, except that capacitor C2 is no longer required.

Abstract

A system and method for producing uniform energy dissipation in display pixels (290, 292) with widely varying electrical characteristics in order to equalize light output and improve yield within a matrix addressable display panel (192). The present invention is implemented within a driver circuit utilizing the concept of current integration. A reference voltage, which is proportional to the most efficient pixel within the display is compared to the energy dissipated within a particular pixel during illumination of that pixel. A current mirror circuit (303) supplies a current equivalent to the current provided to the object pixel to an integrator circuit resulting in a rising voltage within the integrator circuit. The rising voltage is proportional to the energy being dissipated within the current pixel. Once the rising voltage is equal to or greater than the reference voltage, current is removed from the object pixel.

Description

A SYSTEM AND METHOD FOR ACHIEVING UNIFORM SCREEN BRIGHTNESS WITHIN A MATRIX DISPLAY
TECHNICAL FIELD OF THE INVENTION
This invention relates to data processing systems and specifically to display devices for such systems.
BACKGROUND OF THF INVENTION
Conventional cathode ray tubes (CRTs) are used in display monitors for computers, television sets, and other video devices to visually display information. Use of a luminescent phosphor coating on a transparent face, such as glass, allows the CRT to communicate qualities such as color, brightness, contrast and resolution which, together, form a picture for the benefit of a viewer.
Conventional CRTs have, among other things, the disadvantage of requiring significant physical depth, i.e. space behind the actual display screen, resulting in such units being large and cumbersome. There are a number of important applications in which this physical depth is deleterious. For example, the depth available for many compact portable computer displays precludes the use of conventional CRTs. Furthermore, portable computers cannot tolerate the additional weight and power consumption of conventional CRTs. To overcome these disadvantages, displays have been developed which do not have the depth, weight or power consumption of conventional CRTs. These "flat panel" displays have thus far been designed to use technologies such as passive or active matrix liquid- crystal displays ("LCD") or electroluminescent ("EL") or gas plasma displays.
A flat panel display fills the void left by conventional CRTs. However, the fiat panel displays based on liquid-crystal technology either produce a picture that is degraded in its fidelity or is non-emissive. Some liquid-crystal displays have overcome the non-emissiveness problem by providing a backlight, but this has its own disadvantage of requiring more energy. Since portable computers typically operate on limited battery power, this becomes an extreme disadvantage. The performance of passive matrix LCDs may be improved by using active matrix LCD technology, but the manufacturing yield of such displays is very low due to required complex processing controls and tight tolerances. EL and gas plasma displays are brighter and more readable than liquid-crystal displays, but are more expensive and require a significant amount of energy to operate. A solution has been found in field emission displays, which combine the visual display advantages of the conventional CRT with the depth, weight and power consumption advantages of more conventional flat panel liquid-crystal, EL and gas plasma displays. Within such field emission displays, electrons are emitted from a cold electron emitter electrode due to the presence of an electric field applied across the electrodes comprising the display, which bombard a phosphor coated anode, thereby generating light Such a matrix-addressed flat panel display is taught in U.S. Patent No. 5,015,912, which issued on May 14, 1991, to Spindt et al., which is hereby incorporated by reference herein, and which uses micro-tip cathodes of the field emission type. Additionally, please refer to U.S. Patent Application Serial No. 07/851,701, filed March 16, 1992 and entitled "Flat Panel Display Based on Diamond Thin Films," U.S. Patent Application Serial No. 07/993,863, filed December 23, 1992 and entitled "Triode Structure Flat Panel Display Employing Flat Field Emission Cathodes," U.S. Patent Application Serial No. 07/995,847, filed December 23, 1992 and entitled "Diode Structure Flat Panel Display," U. S. Patent Application Serial
No. 08/071,157, filed June 2, 1993, and entitled "Amorphic Diamond Film Flat Field Emission Cathode," U.S. Patent No. 5,199,918, issued April 6, 1993 and entitled "Method of Forming Film Emitter Device with Diamond Emission Tips," and U.S. Patent No. 5,312,514, issued May 17, 1994 and entitled "Method of Making a Field Emitter Device Using Randomly Located Nuclei as an Etch Mask," which applications and patents have been filed or have been granted to a common assignee and are hereby incorporated by reference herein, for further discussions on cold cathode field emission displays and related technology.
Field emission display panels have pixels that efficiently produce light at low level currents on the order of tens of microamps ("μA"). These pixels' voltage-to-current relationship may have random noise, threshold variations, soft forward knees and several hundred volt turn-on characteristics. Furthermore, the X-Y organization lines in the display have parasitic capacitances. Moreover, according to the well-known Fowler-Nordheim ("F-N") theory, the current density of field emissions changes by as much as 10 percent when cathode/anode separation changes by only 1 percent Further, red, green and blue phosphors often have different efficiencies. All of these variations can cause adjacent or distant discreet pixels to have widely varying light outputs when driven with either constant currents or constant voltages. FIGURE 5 illustrates an example of the fluctuations in the response of the current flowing across a pixel anode
(corresponding to the emission of electrons from a cathode) as a function of the difference in the potentials between electrodes corresponding to a particular pixel within a matrix addressable flat panel display. Two curves are shown for two different screen pixels, A and B. The curves do not exhibit the same characteristics. It can be seen that for the same difference in potentials
(Vop 80 volts), pixel A is brighter than pixel B.
In order to obtain a high yield for flat panel displays with large pixel counts, it is essential that variations in pixel performance be compensated so that variations in pixel uniformity can be tolerated. Otherwise, various pixels within the display that are less efficient or less "hot" will not be as bright as other pixels when energized with the same amoimt of energy. Because of the essential purpose of a display, it is imperative that a display panel have no "bad" pixels.
Prior flat panel displays have not been completely successful in overcoming the problem of field emission variations. Other display technologies with highly non-linear electrical response characteristics have similar problems.
Thus, there is a need in the art for flat panel displays having substantially uniform pixel brightness. There is a further need in the art for a field emission flat panel display having pixels with substantially equal brightness capabilities and operating at constant voltages. There is also a need in the art for flat panel displays wherein variations and light output of pixels are equalized in the presence of parasitics that cause drive voltages to be slow and power consumptive.
STJMMARY OF THF. INVENTION
Thus, it is an object of the present invention to equalize variations in light output of pixels within a flat panel display. In obtainment of the above object the present invention equalizes the energy applied to each pixel to the energy applied to a reference pixel within the display. The reference pixel may be the most efficient or "hottest" pixel (highest current pixel at a fixed voltage) within the display. As energy is applied to each pixel within the display, the current applied to the pixel is sensed and mirrored through an integrating circuit producing a rising voltage across the integrating circuit. This rising voltage is compared to an integrated reference current (which is proportional to the energy applied to the reference pixel). When the two voltages are equal, a signal is sent to the drive circuitry to remove the energy being applied to the particular pixel being activated. In a preferred embodiment the present invention is implemented within the circuitry utilized to drive one of the electrodes comprising the field emission display pixel. Such a pixel may be implemented within a diode configuration. However, the concepts utilized within the present invention may be implemented within any other pixel structure, e.g., triode, pentode, d fiβj. Since the display panel is of a matrix addressable configuration, each pixel may be separately addressed by the driver circuitry.
In a preferred embodiment of the present invention, only one of the electrodes, either the anode or the cathode, is activated with the driver circuit utilizing the present invention. A particular pixel is activated (i.e., electrons are emitted from the cathode to the anode) when the voltage across the anode and cathode is sufficient to overcome the threshold voltage required for electron emissions. In a preferred embodiment of the present invention, both the anode and the cathode are biased to preselected voltages. Only when both the anode and the cathode are addressed, is the voltage difference between the anode and the cathode made sufficiently large to overcome this threshold.
Utilizing the fact that a pixel's brightness is dependent upon the amoimt of energy applied to the pixel, and since constant voltages are applied between the anode and the cathode, each pixel's brightness may be varied by shortening or lengthening the pulse-width modulated signal. The present invention utilizes this principle by referencing the pulse-width modulated signal to the "hottest" pixel within the display, as described above (the "hottest" pixel may be chosen empirically during design of the particular panel within which the pixel resides, or may be dynamically selected during operation of the display), and then by sensing the energy applied to a particular pixel within the display and comparing this energy to the energy drawn by the "hottest" pixel. Essentially, the present invention equalizes the amount of charge emitted from each pixel within the display. As a result for a desired brightness within a particular pixel, each pixel within the display will have a substantially equal brightness.
The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. RRTFF DESCRIPTION OF THF. DRAWING
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
FIGURE 1 illustrates a schematic block diagram of a flat panel display system;
FIGURE 2 illustrates individual pixels within a flat panel display system;
FIGURE 3 illustrates an implementation of the present invention in accordance with a preferred embodiment;
FIGURE 4 illustrates timing diagrams associated with the implementation of the present invention;
FIGURE 5 illustrates fluctuations in the response of current flowing across various pixels within a display panel; FIGURE 6 illustrates a legend of the timing parameters illustrated in
FIGURE 4;
FIGURE 7 illustrates a noise filter utilized within the present invention;
FIGURE 8 illustrates the present invention as implemented within low and high voltage chips; FIGURE 9 illustrates an alternative embodiment of the present invention;
FIGURE 10 illustrates a current mirror circuit; and
FIGURE 11 illustrates timing diagrams associated with the implementation of the noise filter illustrated in FIGURE 7. DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT OF THE INVENTION
Referring to FIGURE 1, there is shown a schematic diagram of a typical system 100 for implementing a matrix-addressed flat panel display embodying the present invention. Typically, data representing video, video graphics or alphanumeric characters arrives into system 100 via serial data bus 110 where it is transferred through buffer 120 to memory 150. Buffer 120 also produces a synchronization (sync) signal which it passes on to timing circuit 130. Microprocessor 140 controls the data within memory 150. If the data is video and not information defining alphanumeric characters, it is passed directly to shift register 170 as bit map data as represented by flow line 194. Shift register 170 uses the received bit map data to actuate anode drivers 180. Voltage driver 185 supplies a bias voltage to anode drivers 180 in a manner which is further explained in more detail in U.S. Patent Application Serial No. 07/995,847 referenced above. Cathode drivers 190 may also have a bias voltage applied therein.
If the data arriving into system 100 consists of alphanumeric characters, microprocessor 140 transfers this data from memory 150 into character generator 160 which feeds the requisite information defining the desired character to shift register 170 which controls operation of anode driver 180. Shift register 170 also performs the task of refreshing the images presented to display panel 192.
Anode drivers 180 and cathode drivers 190 receive timing signals from timing circuit 130 in order to synchronize operation of anode drivers 180 and cathode drivers 190. Only anode drivers 180 are concerned with the actual data and corresponding bit map images to be presented by display panel 192. Cathode drivers 190 are simply concerned with providing synchronization with anode, drivers 180 to provide the desired image on display panel 192.
In an alternative embodiment of system 100 shown in FIGURE 1, serial data bus 110 simply determines the mode of presentation on display panel 192, such as screen resolution, color, or other attributes. For example, buffer 120 would use this data to provide the proper synchronization signal to timing circuit 130 which would then provide timing signals to anode drivers 180 and cathode drivers 190 in order to provide the correct synchronization for the image to be displayed. Microprocessor 140 would provide the data to be presented to memory 150 which would then pass on any video or video graphics data to shift register 170, or transfer alphanumeric data to character generator 160. Shift register 170, anode drivers 180 and cathode drivers 190 would operate as previously described to present the proper images onto display panel 192. Display panel 192 may be of a diode, triode, pentode, fit saj. configuration
(refer to above referenced U.S. Patent Application Serial No. 07/993,863 for a discussion on multi-electrode display configurations). Furthermore, the various driver circuitry described herein, and the circuitry comprising the present invention, may be utilized to drive the "anode", "cathode" or any of the other various electrodes used to induce emission of electrons within display panel 192.
Alternatively, display panel 192 may consist of almost any matrix addressable display panel having individually addressable pixels therein. Anode drivers 180 and cathode drivers 190 would then consist of the appropriate drivers for addressing each one of these pixels within display panel 192. Furthermore, display panel 192 may be a monochrome or color display. In a further alternative embodiment of the present invention, anode drivers 180 and or cathode drivers 190 may consist of both low voltage and high voltage driver circuits.
Referring next to FIGURE 2, there is shown a typical operation of pixel sites 20 and 21 within display panel 192 implemented in a diode configuration. Cathode strip 200 contains multiple field emitters 210, 220, 230, 240 and emitters
250, 260, 270, 280 for pixels 21 and 20, respectively. This design reduces the failure rate for each pixel, which increases the lifetime of display 192 and manufacturing yield. Since emitters 210, 220, 230, 240 and emitters 250, 260, 270, 280 for pixels 21 and 20, respectively, have an independent resistive layer, the rest of the emitters for the same pixel will continue to emit electrons if one of the emitters on the pixel fails. For example, if field emitter 230 fails, anode strip 290 will continue to be excited by electrons at site 21 occupied by the crossing of anode strip 290 and cathode strip 200 since field emitters 210, 220 and 240 remain. This redundancy will occur at each pixel location except for the highly unlikely occurrence of all field emitters failing at a pixel location. For example, field emitters 250, 260, 270 and 280 would all have to fail in order for pixel location 20 to become inoperable.
The driver compensating circuit of the present invention, which is described below with respect to FIGURE 3, may be utilized with just about any addressable matrix display array having variations in pixel uniformity and thus requiring some form of compensation for these variations. However, the remainder of the discussion will be with specific reference to diode field emission display ("DFED") display panels. As previously described, DFED panels have diode-like pixels that efficiently produce light at low level currents on the order of tens of microamps ("μA"). These pixels' voltage-to-current relationship may have random noise. threshold variations, soft forward knees and several hundred volt turn-on characteristics. The X-Y organization lines (between the anodes and the cathodes) in the display have parasitic capacitances on the order of tens of picofarads ("pf '). The panel gap between anode and cathode may also vary by about ten percent. Further, red, green and blue phosphors may have different efficiencies. All of these variations can cause adjacent or distant discreet pixels to have widely varying light outputs when driven with either constant currents or constant voltages. An object of the present invention is to reduce these variations in light output with techniques that will operate at the required voltages and in the presence of parasitic capacitances that make varying the drive voltages slow and power consumptive.
An additional objective is to minimize CV2 (coulombs x volts2) power in the drive scheme electronics. Other display technologies with highly non-linear electrical response characteristics have similar problems and are also solvable using the techniques of the present invention. Generally, varying characteristics between pixels within display panel 192 are equalized by comparing the charge in a reference pulse from control circuitry to an integral of the current through each pixel. When the integrals are equal, the pixel drive voltage, which is generally constant is turned off. Timing signals control the integral times such that parasitics have settled before the integral starts so that panel parasitic currents are not measured in the integrals.
Flat panel displays employ an addressing scheme of some sort to allow information a computer (i.e., microprocessor 140) or other device sends to the display to be placed in proper order. Addressing is the means by which pixels are accessed and configured to display the information. In X-Y multiplex display 192, pixel 20 is selected for illumination when both anode column 292 and cathode row 200 are caused to be selected by anode drivers 180 and cathode drivers 190, respectfully. If display panel 192 is composed of approximately 1 million pixels, the available select time for a particular pixel could be as short as 10 μsec (for a 480 by 640 VGA screen, three colored anodes per row and a refresh rate of 70 per second). This assumes that whole rows of pixels are addressed with parallel columns of anode drivers. When pixels are not selected, they are held in a state which prevents them from emitting light and when selected the invention then controls the energy, or power, dissipated in the pixel and thus the amount of light emitted as described below.
To be useful in today's computer and video markets, flat panel displays should be able to create pictures having greys (half-tones) thereby allowing the displays to create graphical images in addition to textual images. Analog, duty-cycle and pulse width modulation techniques (which may be implemented within system 100 in well-known manners) may be used to implement grey-scale operation of a flat panel display.
The first of these is analog control. By varying voltage in a continuous fashion, individual pixels thus excited can be driven to variable intensities, allowing grey-scale operation. The second of these is duty-cycle modulation in which a given pixel is either completely "on" or completely "off" at a given time, but the pixel is so rapidly switched between the "on" and "off" states that the pixel appears to assume a state between "on" and "off." If the dwell times in the "on" or "off" states are made unequal, the pixel can be made to assume any one of a number of grey states between black and white. Pulse width modulation applies a variable width pulse to the driver circuitry, which is proportional to the desired light output in order to apply variable energy to the individual pixels. More energy equates to a brighter illumination. Referring next to FIGURE 3, there is illustrated anode driver circuit 180 and cathode driver 190 cooperating to selectively activate pixel 20 within display 192. A pulse width modulated ("PWM") signal is received by transistor Ql from shift register 170 (see FIGURE 1). This PWM signal is utilized to integrate a reference current onto capacitor Cl to produce a voltage across capacitor Cl that is proportional to the light output desired from pixel 20.
Integrator capacitor Cl is supplied by a reference current produced by current source 30, which, in a preferred embodiment is equal to the current drawn by the "hottest" pixel in display 192 when a specific select voltage is applied. This current can be determined by measurements on display 192 prior to integration with the proposed electronics. Alternatively, current source 30 may be proportional to the most efficient pixel within display 192, the highest current pixel in display 192 at a given voltage, or may be proportional to any desired reference signal. During maniifacturing of display 192, the pixels may be each measured for current at a fixed voltage, with the pixel with the highest current measurement chosen as the reference pixel.
For purposes of illustration, the depictions of transistors Q2, Q5 and Q6 represent p-channel field effect transistors ("FETs"), while the depictions illustrated for transistors Ql, Q3, Q4 and Q7 represent n-channel transistors.
As divided by the dashed lines, in a preferred embodiment of the present invention, components 30, 32, 33, 38, 303, R^, Ql, Q2, Cl, C2, Q3 and Q5 are placed on a low-voltage integrated circuit chip 36, while components 34, 39, 70, 301, 302, Q4, Q6 and Q7 are mounted within a high-voltage integrated circuit chip 37. Referring to FIGURE 8, there is illustrated further detail for anode driver 180, wherein low-voltage chip 36 and high-voltage chip 37 are interconnected and coupled to shift register 170 and pixels 20 within display panel 192. The advantage to this configuration is that the typically more expensive and space consuming high-voltage components are placed on a separate chip from the low-voltage components within chip 36. Preferably, as many components as possible are placed within low-voltage chip 36, while the larger high-voltage components are placed in each of the pair of chips 37. Low voltage components are generally those components that operate at typical logic levels, such as 3 volts and 5 volts. In contrast high-voltage components are those components that operate at much higher voltages than typical logic levels, such as voltages greater than 25 volts. High-voltage components, as briefly mentioned above, are more expensive and space consuming, since they consume considerably more power, which must be dissipated by various means, such as heat sinks. High-voltage components also undergo greater stresses during operation, thus necessitating unique manufacturing processes and structures for their satisfactory operation. Returning to FIGURE 3, and with reference to the timing diagram illustrated in FIGURE 4, an operation of anode driver 180 is discussed hereinafter.
FIGURE 6 presents typical amounts for the various timing parameters depicted in FIGURE 4. Initially, a delay pulse ("DPLS") °r "precharge" signal is applied. This signal operates to initialize (discharge) capacitors Cl and C2 to ground by activating transistors Q2 and Q5. Once the inverse of the PWM signal is applied to driver 180, the DPLS signal is removed from driver circuit 180; thus, transistors Q2 and Q5 are deactivated. Since the DPLS signal is high, NOR circuit 301 produces a low signal into NAND circuit 302 which results in a high signal for signal CMP_ON, resulting in transistor Q4 being turned off.
Note that the feedback signal FDBK is normally high, and only goes low when signal FLTR_ON is high and there is a low "glitch" (a low voltage spike) within the anode, resulting in a low signal to terminal ANODE. The function of noise filter 70 will be further discussed below.
The CMP_OUT signal is high since comparator 32 is not producing an inverted output since capacitors Cl and C2 have been grounded. As a result of the DPLS high signal and the high signal for CMP_OUT, NOR circuit 38 produces a low signal into NAND circuit 33. Thus, transistor Q3 remains turned off. This results in a low signal for signal LVL_OUT, since 5 volt level detector 39 does not detect the 5 volt supply through transistor Q3 applied through bidirectional CM pin 304 to high-voltage chip 37. Pins 304, 305 represent external pins of chips 36 and 37.
The low signal for signal LVL_OUT turns on transistor Q7 and turns off transistor Q6, thus removing minimum voltage V^ from anode pin 305, which couples high-voltage chip 37 to the anode electrode of pixel 20. However, since transistor Q7 is turned on, the high-voltage VH, which operates to activate current mirror 34, precharges the anode.
Note that current source 30, current mirror 34 and optional current mirror 303 are conventional current mirror circuits, such as that illustrated in FIGURE 10. The essential function of a current minor circuit is to provide identical currents via outputs IOUT. Thus, if a particular amount of current is being drawn from one of outputs IOUT, then an identical current amount will be produced at the other output IOUT.
Note that the precharging of the anode results in an increase in the voltage supplied to anode pin 305 from voltage V^ to the required voltage needed to produce emission within pixel 20. However, since the signal DPLS is still activated at a high level, its inverted signal is continuing to be supplied to cathode driver 190, thus preventing cathode driver 190 from activating pixel 20 since an insufficient amount of potential is being supplied to pixel 20 to produce emissions of electrons. Once DPLS goes low, then the inverted signal version of DPLS will result in a lower voltage from cathode drive 190, thus producing the required potential between the anode and cathode of pixel 20 to result in emissions of electrons from the cathode to the anode in order to illuminate pixel 20.
At substantially the same time that the DPLS signal goes low, the pulse width modulated signal PWM also goes low. The PWM signal, resulting from shift register 170, is a function of the desired amount of iUumination from pixel 20.
As discussed above, if pixel 20 is not as efficient or "hot" as the "hottest" pixel within display 192, it is necessary to drive pixel 20 for a relative period longer than it would take to drive the "hottest" pixel within display 192. This could be accomplished by driving each pixel within display 192 with a PWM signal that varies proportionally to the inefficiency of the particular pixel the PWM signal is being applied to with respect to the "hottest" pixel. However, this would result in a much more complicated circuitry within the drivers. As a result the present invention provides compensation to the PWM signal, which would be supplied to the "hottest" pixel within display 192, so that the PWM signal is essentially "lengthened" in proportion to the difference in illumination capabilities between pixel 20 and the "hottest" pixel within display 192. As a result of the "lengthened" pulse width modulated signal to pixel 20, pixel 20 is activated for a period of time that results in a substantially identical illumination from pixel 20 as would be produced from the "hottest" pixel within display 192, if it were activated by the non-compensated PWM signal.
When the PWM and DPLS signals go low, NAND circuit 33 continues to supply a high signal to transistor Q3, keeping Q3 turned off. However, the low PWM signal turns on transistor Ql, which allows current from current source 30 to begin integrating (charging) capacitor Cl. The current integrating capacitor Cl will be identical to the current flowing through reference resistance Rais¬ in a preferred embodiment of the present invention, the voltage supplied across capacitor Cl may result from current provided by typical current source circuit 30. This current provided by current source 30 may be proportional to an externally provided voltage source applied across reference resistance
Figure imgf000020_0001
Reference resistance
Figure imgf000020_0002
may be selected so that the current provided by current source 30 is proportional to the power dissipated within the "hottest" or most efficient pixel within display panel 192. Thus, pixel 20 may be provided with a compensated energy so that its dissipated energy is equal to the energy dissipated within the "hottest" or the most efficient pixel within display panel 1 2. Alternatively, the compensation may be adjusted, by adjusting the capacitance values of capacitors Cl or C2, or by adjusting the reference resistance RBIΛS, so that the energy dissipated within pixel 20 is greater than or less than the energy dissipated within the "hottest" or the most efficient pixel within display panel 192. Furthermore, resistance
Figure imgf000020_0003
may be adjusted to any other value to provide a desired current from current source 30. Adjustments may also be made in the various parameters within driver circuit 180 to adjust for various energy consumptions relative to pixels displaying color.
RβtΛs may also represent a reference pixel actually within display 192 during operation. In other words, the associated terminal IOUT on current source 30 may be coupled to the anode electrode of the "hottest" pixel within display 192 in order to provide a dynamic compensation of each pixel within display panel 192. One skilled in the art could easily design a circuit capable of monitoring and storing the amount of current dissipated within the "hottest" pixel within display 192. As noted above, the DPLS signal has previously initialized the voltages across capacitors Cl and C2 to ground. Thus, the now rising voltage, due to the integration of the current from current source 30 through capacitor Cl, is greater than the voltage across capacitor C2. This is illustrated in the timing diagram in FIGURE 4 by the ramping of the VCMP signal. Note, however, that the signal CMP OUT continues to be high, since comparator 32 is not producing an inverted signal since the voltage across Cl continues to be greater than the voltage across capacitor C2.
Note also that the signal LVL_OUT continues to be a low signal, which continues to activate transistor Q7, resulting in an increasing voltage at pin 305. As a result of this precharge of the anode, once DPLS goes low, resulting in the inverse of the DPLS signal driving cathode driver 190 (which is equivalent to an inverter), pixel 20 will begin to draw current because there is a sufficient potential between the anode and the cathode of pixel 20 to result in an emission of electrons from the cathode to the anode resulting in an illumination of pixel 20. Thus, current begins to be drawn at pin 305. Note that the anode and/or cathode electrodes of pixel 20 may be control electrodes within a triode, tetrode, pentode, el scfl- structured display.
As a result of the current being drawn through pin 305, current mirror 34 produces an identical current through its other output terminal IOUT through transistor Q4. Transistor Q4 is turned on because signals DPLS and LVL_OUT are both low, resulting in a high signal from NOR circuit 301, which along with the FDB feedback high signal from noise filter 70, produces a low signal for signal CMP_ON, which turns on transistor Q4. As a result a mirrored current from current mirror 34 is passed through transistor Q4 through pin 304 to low voltage chip 36. This current is then supplied to capacitor C2 which integrates the current resulting in a rising voltage across capacitor C2.
If pixel 20 is as efficient as the "hottest" pixel within display panel 192 (or is the "hottest" pixel within display panel 192), than integrating capacitors Cl and C2 will collect charge at a substantially equal rate. Comparator 32 (and/or capacitors Cl, C2) may be designed to operate so that comparator 32 removes current from pixel 20 at about the same time that the PWM signal goes "low."
However, if pixel 20 is less efficient for any one of the various reasons explained above, than the "hottest" pixel within display 192, the energy dissipated within pixel 20 will be at a slower rate. This corresponds to a slower consumption of current from current mirror 34. This slower rate of current is mirrored through integrating capacitor C2, which correspondingly has a slower increase in voltage. Thus, it will take a longer time for capacitor C2 to rise to the voltage present across capacitor Cl.
Therefore, voltage VH is applied to pixel 20 for a time period longer than the period corresponding to the length of the PWM signal. However, once capacitor C2 rises in voltage to substantially the reference voltage across capacitor Cl, comparator 32 will produce an inverted signal, i.e., signal CMP_OUT goes low, which is supplied to NOR circuit 38, which produces a high signal to NAND circuit 33. Since by this time the PWM signal has returned to high (since the more efficient or "hottest" pixel within display 192 requires a "shorter" pulse width modulated signal than does pixel 20), NAND circuit 33 produces a low signal turning on transistor Q3, which supplies the 5 volt supply to pin 304. As a result 5 volt level detector 39 produces a high signal for signal LVL_OUT. This high signal is fed to NOR circuit 301 which produces a low for NAND circuit 302, which results in signal CMP_ON going high and turning off transistor Q4. The result of this whole procedure is that the current being drawn by the anode through pin 305 is no longer mirrored by current mirror 34 to capacitor C2. Furthermore, because signal LVL_OUT has gone high, transistor Q7 turns off, thus removing voltage VH from pin 305 and turning off pixel 20. Pin 305 returns to a voltage equal to voltage V^ as a result of transistor Q6 turning on. Thereafter, the DPLS signal returns to high, thus initializing driver 180 for the next pulse width modulated signal.
Note that current mirror 303 may be optionally inserted between pin 304 and capacitor C2 in order to provide isolation from noise and pin capacitance to capacitor C2. Current mirror 303 operates in a similar manner as current mirror 34 to supply an identical current to capacitor C2 as it is receiving from pin 304.
Thereafter, the Precharge signal is again applied in order to reset capacitors Cl and C2.
Referring next to FIGURE 7, there is illustrated a detailed circuit diagram of noise filter 70. In the discussion above regarding the operation of driver 180, noise filter 70 generally does not enter into the operation until a "glitch" is monitored within the voltage supplied to the anode. Such a glitch might occur from various noise sources, and is often caused by "crosstalk" between anode strips 290 and 292. Such crosstalk may be caused by the fluctuations in voltage within one anode strip having an effect on the voltage on an adjoining anode strip.
Parasitic capacitances inherent within display panel 192 may also play a role in this noise interference.
As discussed above, the FDBK signal is normally high. This is a result of the fact that transistor 76 pulls one of the terminals of NAND circuit 74 to ground, resulting in a high output from NAND circuit 74.
Voltage V-r are supplied to transistor 71 to transistor 72 and through transistor 73 to transistor 75. Voltage V+ is also utilized to turn on transistor 76.
Normally, when there are no glitches, transistor 72 is turned off. However, once a noise glitch is monitored on pin 305 (such noise glitches are generally low voltage spikes), this will cause transistor 72 to turn on resulting in a momentary supply of voltage V+ to NAND circuit 74. Note that during activation of pixel 20, the FLTR_ON signal is high because signals DPLS and LVL_OUT are both low, thus driving a high signal from NOR circuit 301.
As a result of the two high signals being supplied to NAND circuit 74, a low signal is produced from NAND circuit 74 which is transferred to NAND circuit 302. This will cause signal CMP_ON to go high, momentarily turning off transistor Q4. The result is that current flow through pin 304 to capacitor C2 is momentarily removed during the anode noise glitch. The important result is that when the noise glitch has passed, the same voltage remains on capacitor C2 after the noise glitch as was there immediately prior to the noise glitch. As a result the integration, which has been temporarily suspended, continues.
The momentary low signal from NAND circuit 74 also turns on transistor 75, which therefore supplies voltage V+ to the base of transistor 72, thus turning off transistor 72 and therefore ending the noise filtering process. The
FDB signal then returns to a high signal.
Referring next to FIGURE 11, there is illustrated a timing diagram associated with the implementation of noise filter 70. As noted above, a low glitch on the anode, monitored through pin 305 (noted by label 1100), and caused by adjacent anode switching of voltages (such switched voltages may be on the order of a negative 150 volts) will result in the FDBK signal going low for a period of time (noted by label 1101), resulting in switching transistor Q4 turning off.
Referring next to FIGURE 9, there is shown an alternative embodiment of the present invention. Essentially, an almost identical circuit diagram as shown in FIGURE 3 is illustrated in FIGURE 9, except that the positive terminal on comparator 32 has been coupled to ground, and one of the terminals from current mirror 303 is connected to the upper electrode of capacitor Cl. Additionally, the voltage supply to current mirror 303 is a negative 5 volts.
Essentially, driver circuit 180 illustrated in FIGURE 9 operates identically to the one illustrated in FIGURE 3, except that capacitor C2 is no longer required.
Instead, the mirrored current from current mirror 34 is inverted through current mirror 303 because of the negative supply voltage. This inverted current is then essentially summed with the current from current source 30 within the integration process across capacitor Cl. Once these two signals are substantially equal (depending upon the design of comparator 32), signal CMP_OUT will go low, as described above.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.

Claims

WHAT IS CLAIMED IS:
1. A method for increasing uniformity in screen brightness within a matrix addressable display panel having a diode structure, said method comprising the steps of: measuring energy dissipation in a first pixel within said display panel; and compensating energy dissipation in a second pixel within said display panel as a function of said measured energy dissipation in said first pixel.
2. The method as recited in claim 1 wherein said compensating step further comprises the steps of: integrating a first current signal in response to a received external voltage signal, wherein said first current signal is proportional to said measured energy dissipation; supplying an energy signal to an electrode associated with said second pixel; integrating a second current signal, wherein said second current signal is proportional to said energy signal; and removing said energy signal from said electrode in response to a comparison of said integrated first and second current signals.
3. The method as recited in claim 2 wherein said removing step removes said energy signal from said electrode when said integrated second current signal is equal to or greater than said integrated first current signal.
4. A system for displaying images on a matrix addressable display panel, said system comprising: a plurality of pixels arranged within said display panel; and driver means for selectively illuminating said pixels, wherein said driver means further comprises: means for measuring energy dissipation in a first pixel within said display panel; and means for compensating energy dissipation in a second pixel within said display panel as a function of said measured energy dissipation in said first pixel.
5. The system as recited in claim 4 wherein said display panel is a diode cold cathode display. and wherein said compensating means further comprises: means for sensing a current supplied to said second pixel within said display; means for integrating said sensed current; means for comparing said integrated sensed current to a reference integrated current wherein said reference integrated current is proportional to said energy dissipation in said first pixel; and means for removing said current from said second pixel when said integrated sensed and reference currents are equal.
6. The system as recited in claim 4 wherein said display panel is a diode cold cathode display, said system further comprising: a microprocessor; and a memory coupled to said microprocessor and to said display.
7. A circuit adaptable for regulating energy supplied to a pixel within a matrix addressable display panel, said circuit comprising: means for comparing a first voltage, which is proportional to a second voltage supplied to said pixel, to a reference voltage; and means for removing said second voltage from said pixel in response to a comparison of said first and reference voltages.
8. The circuit as recited in claim 7 wherein said second voltage supplied to said pixel is a substantially constant voltage.
9. The circuit as recited in claim 7 wherein said pixel is of a diode configuration having an anode and a cathode.
10. The circuit as recited in claim 7 wherein said pixel is of a triode configuration.
11. The circuit as recited in claim 7, further comprising: a current integrating means coupled to said comparing means.
12. The circuit as recited in claim 11, further comprising: a current mirror means coupled to said pixel and to said current integrating means.
13. The circuit as recited in claim 7 wherein said reference voltage is supplied by a current integrating means coupled to said comparing means.
14. The circuit as recited in claim 13, further comprising: a current source coupled to said current integrating means, said current source supplying a current proportional to energy required by a "hottest" pixel within said display panel.
15. The circuit as recited in claim 7, further comprising: means for supplying said reference voltage to said comparing means for a period of time proportional to a pulse width modulated signal.
16. The circuit as recited in claim 7 wherein said pixel comprises a field emission device.
17. The circuit as recited in claim 7 wherein said second voltage is removed from said pixel when said first voltage is equal to or greater than said reference voltage.
18. A driver circuit adaptable for substantially equalizing light emitted from each of a plurality of pixels within a display, said circuit comprising: means for mirroring a first current supplied to a particular pixel within said display, wherein said mirroring means produces a second current proportional to said first current; means for integrating said second current; means for comparing said integrated second current to an integrated reference current; and means for removing said current from said particular pixel when said integrated second and reference currents are at a predetermined ratio relative to each other.
19. The driver circuit as recited in claim 18 wherein said plurality of pixels are cold cathode field emission devices.
20. The driver circuit as recited in claim 19 wherein said field emission devices include a thin film of diamond as an emissive material.
21. The driver circuit as recited in claim 18 wherein said reference integrated current is switched "on" or "off by a varying voltage signal.
22. The driver circuit as recited in claim 21 wherein said varying voltage signal is a pulse width modulated signal.
23. The driver circuit as recited in claim 18 wherein said integrated current is proportional to a voltage applied to a highest current constant voltage pixel within said display.
24. The driver circuit as recited in claim 18, further comprising: means for discharging said integrating means.
25. The driver circuit as recited in claim 18, further comprising: means for deactivating said integrating means.
26. The driver circuit as recited in claim 18, further comprising: means for precharging said particular pixel with a potential lower than required for activation of said particular pixel.
27. The driver circuit as recited in claim 18 wherein said display comprises: a plurality of anode strips, wherein said driver circuit is adaptable for selectively activating any one of said plurality of anode strips; a plurality of cathode strips arranged in orthogonal relationship with said anode strips; a phosphor coupled to said anode strips, wherein each of said plurality of pixels is located at an intersection of one of said plurality of anode strips and one of said plurality of cathode strips; and a cathode driver circuit adaptable for selectively activating any of said plurality of cathode strips.
28. A method for activating an electrode within a display panel, said method comprising the steps of: comparing a first voltage, which is proportional to a second voltage supplied to said electrode, to a reference voltage; and removing said second voltage from said electrode in response to said comparing step.
29. The method as recited in claim 28, further comprising the step of: supplying said second voltage to said electrode in response to a selected signal.
30. The method as recited in claim 28, further comprising the step of: modulating said reference voltage in response to an externally supplied variable signal.
31. The method as recited in claim 28, further comprising the step of: precharging said electrode to a predetermined voltage level prior to supplying said second voltage to said electrode.
32. The method as recited in claim 28 wherein said second voltage is removed from said electrode when said first voltage is equal or greater than said reference voltage.
33. A method for driving a pixel within a matrix addressable display panel, said method comprising the steps of: integrating a first current signal in response to a received external voltage signal; supplying an energy signal to an electrode associated with said pixel; integrating a second current signal, wherein said second current signal is proportional to said energy signal; comparing said integrated first and second current signals; and removing said energy signal from said electrode in response to said comparing step.
34. The method as recited in claim 33 wherein said removing step removes said energy signal when said integrated second current signal is equal to or greater than said integrated first current signal.
35. The method as recited in claim 33 wherein said integrating step further comprises the step of: mirroring a current signal provided to said electrode in order to produce said second current signal.
36. The method as recited in claim 33 wherein said first current signal is proportional to current drawn by a most efficient pixel within said display panel.
37. The method as recited in claim 33, further comprising the step of: precharging said electrode with a voltage below a threshold level required to activate said pixel.
38. A circuit adaptable for activating a pixel within a matrix addressable display panel, said circuit comprising: first circuitry for selectively coupling a first voltage signal to an electrode associated with said pixel; second circuitry for integrating a first current signal proportional to said first voltage signal; third circuitry for comparing said integrated first current signal to a reference voltage signal, said reference voltage signal dependent upon a received modulating signal; and fourth circuitry, coupled to said third circuitry, for modulating said first voltage signal.
39. The circuit as recited in claim 38 wherein said second circuitry further comprises: a current mirror circuit coupled to said electrode; a first switching device coupled to said current mirror circuit; and a first capacitor coupled to said first switching device.
40. The circuit as recited in claim 39 wherein said first circuitry further comprises: a second switching device coupled to said current mirror circuit wherein said second switching device is responsive to said third circuitry.
41. The circuit as recited in claim 40, further comprising: a second capacitor for storing said reference voltage signal; a second switching device coupled to said second capacitor, wherein said second switching device is responsive to said received modulating signal; and a second voltage signal coupled to said second switching device.
42. The circuit as recited in claim 41 wherein said third circuitry further comprises: a comparator coupled to said first and second capacitors, and wherein said fourth circuitry is coupled to said first switching device.
43. The circuit as recited in claim 38, further comprising: fifth circuitry for precharging said electrode.
44. The circuit as recited in claim 43 wherein said fifth circuitry further comprises: a switching device for selectively coupling a second voltage signal to said electrode.
45. The circuit as recited in claim 38 wherein said second circuitry includes a capacitor for storing said reference voltage signal and for integrating said first current signal.
46. The circuit as recited in claim 38 wherein said second, third, and fourth circuitry are implemented on a low-voltage chip.
47. A circuit adaptable for driving an electrode within a display panel, said circuit comprising: means for switching energy to said electrode; means for monitoring said energy supplied to said electrode; means adaptable for providing said monitored energy to an external circuit and means, coupled to said switching means, for removing said energy from said electrode in response to a signal from said external circuit.
48. The circuit as recited in claim 47 wherein said switching means comprises a FET, said monitoring means comprises a current mirror circuit and said removing means comprises a FET.
49. The circuit as recited in claim 47 wherein said electrode is part of a field emission device.
50. A circuit adaptable for providing a switching signal operable for switching an energy source to an electrode within a display panel, said circuit comprising: means adaptable for receiving a first energy signal proportional to an amount of energy supplied from said energy source to said electrode; first means, coupled to said receiving means, for integrating said first energy signal; second means for integrating a second energy signal proportional to a received modulating signal; means for comparing said first and second integrated energy signals; and means for outputting said switching signal in response to said comparison of said first and second integrated energy signals.
51. The circuit as recited in claim 50 wherein said modulating signal is a pulse width modulated signal.
52. The circuit as recited in claim 50 wherein said second energy signal is proportional to an energy signal supplied to a highest current constant voltage pixel within said display panel.
53. The circuit as recited in claim 50, further comprising: means for initializing said first and second integrating means.
54. The circuit as recited in claim 50 wherein said first and second integrating means are a capacitor.
PCT/US1995/010456 1994-08-17 1995-08-16 A system and method for achieving uniform screen brightness within a matrix display WO1996005589A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/292,135 1994-08-17
US08/292,135 US6204834B1 (en) 1994-08-17 1994-08-17 System and method for achieving uniform screen brightness within a matrix display

Publications (1)

Publication Number Publication Date
WO1996005589A1 true WO1996005589A1 (en) 1996-02-22

Family

ID=23123374

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/010456 WO1996005589A1 (en) 1994-08-17 1995-08-16 A system and method for achieving uniform screen brightness within a matrix display

Country Status (2)

Country Link
US (1) US6204834B1 (en)
WO (1) WO1996005589A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2811799A1 (en) * 2000-07-13 2002-01-18 Commissariat Energie Atomique PROCESS AND DEVICE FOR CONTROL OF A SOURCE OF ELECTRONS WITH A MATRIX STRUCTURE, WITH REGULATION BY THE EMITTED CHARGE

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5867136A (en) * 1995-10-02 1999-02-02 Micron Display Technology, Inc. Column charge coupling method and device
GB9914807D0 (en) * 1999-06-25 1999-08-25 Koninkl Philips Electronics Nv Active matrix electroluminescent display device
US6380914B1 (en) * 1999-08-02 2002-04-30 Motorola, Inc. Method for improving life of a field emission display
US7446785B1 (en) * 1999-08-11 2008-11-04 Texas Instruments Incorporated High bit depth display with low flicker
JP2001209352A (en) * 2000-01-24 2001-08-03 Nec Corp Electrostatic electron emission type display device and its driving method
US6600464B1 (en) * 2000-09-08 2003-07-29 Motorola, Inc. Method for reducing cross-talk in a field emission display
US6882330B2 (en) * 2001-03-26 2005-04-19 Lg Electronics Inc. Field emission displaying device and driving method thereof
US6795045B2 (en) * 2001-06-14 2004-09-21 Lg Electronics Inc. Driving circuit for flat panel display device
FR2832537B1 (en) 2001-11-16 2003-12-19 Commissariat Energie Atomique METHOD AND DEVICE FOR VOLTAGE CONTROL OF A MATRIX STRUCTURED ELECTRON SOURCE WITH REGULATION OF THE CHARGE EMITTED
KR100509757B1 (en) * 2001-11-23 2005-08-25 엘지전자 주식회사 Metal Insulator Metal Field Emission Display and Driving Method Thereof
US6781737B2 (en) * 2002-08-13 2004-08-24 Thomson Licensing S.A. Pulse width modulated display with hybrid coding
MXPA05001668A (en) * 2002-08-13 2005-04-19 Thomson Licensing Sa Pulse width modulated display with hybrid coding.
DE10241433B4 (en) * 2002-09-04 2008-04-03 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Control circuit for controlling an electron emission device
WO2004030422A1 (en) * 2002-09-04 2004-04-08 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e. V. Control circuit for controlling an electron emission device
US7034781B2 (en) * 2003-02-14 2006-04-25 Elantec Semiconductor Inc. Methods and systems for driving displays including capacitive display elements
KR100524772B1 (en) * 2003-04-18 2005-11-01 엘지전자 주식회사 Method for driving aging of field emission display
US20040217934A1 (en) * 2003-04-30 2004-11-04 Jin-Seok Yang Driving circuit of flat panel display device
JP4066360B2 (en) * 2003-07-29 2008-03-26 松下電器産業株式会社 Current drive device and display device
KR20060122335A (en) * 2005-05-26 2006-11-30 삼성에스디아이 주식회사 Electron emission display and the method of brightness control
US20070146241A1 (en) * 2005-06-09 2007-06-28 Nongqiang Fan Method of Driving Field Emission Display
JP2007025122A (en) * 2005-07-14 2007-02-01 Oki Electric Ind Co Ltd Display device
KR101217553B1 (en) * 2006-05-03 2013-01-02 삼성전자주식회사 Driving method of field emission device and aging method using the same
US20080150934A1 (en) * 2006-12-01 2008-06-26 Toshifumi Ozaki Image display device
US7848126B2 (en) * 2007-08-21 2010-12-07 Infineon Technologies Ag Integrating current regulator and method for regulating current

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5015912A (en) * 1986-07-30 1991-05-14 Sri International Matrix-addressed flat panel display
US5157525A (en) * 1989-10-27 1992-10-20 Eev Limited Control of liquid crystal display visual properties to compensate for variation in the characteristics of the liquid crystal

Family Cites Families (76)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3675063A (en) 1970-01-02 1972-07-04 Stanford Research Inst High current continuous dynode electron multiplier
US3789471A (en) 1970-02-06 1974-02-05 Stanford Research Inst Field emission cathode structures, devices utilizing such structures, and methods of producing such structures
US3755704A (en) 1970-02-06 1973-08-28 Stanford Research Inst Field emission cathode structures and devices utilizing such structures
US3812559A (en) 1970-07-13 1974-05-28 Stanford Research Inst Methods of producing field ionizer and field emission cathode structures
US3665241A (en) 1970-07-13 1972-05-23 Stanford Research Inst Field ionizer and field emission cathode structures and methods of production
CA1083266A (en) 1975-06-27 1980-08-05 Hitachi, Ltd. Field emission cathode and method for preparation thereof
US4084942A (en) 1975-08-27 1978-04-18 Villalobos Humberto Fernandez Ultrasharp diamond edges and points and method of making
US4168213A (en) 1976-04-29 1979-09-18 U.S. Philips Corporation Field emission device and method of forming same
US4178531A (en) 1977-06-15 1979-12-11 Rca Corporation CRT with field-emission cathode
US4141405A (en) 1977-07-27 1979-02-27 Sri International Method of fabricating a funnel-shaped miniature electrode for use as a field ionization source
US4307507A (en) 1980-09-10 1981-12-29 The United States Of America As Represented By The Secretary Of The Navy Method of manufacturing a field-emission cathode structure
US4528474A (en) 1982-03-05 1985-07-09 Kim Jason J Method and apparatus for producing an electron beam from a thermionic cathode
US4513308A (en) 1982-09-23 1985-04-23 The United States Of America As Represented By The Secretary Of The Navy p-n Junction controlled field emitter array cathode
US4857799A (en) 1986-07-30 1989-08-15 Sri International Matrix-addressed flat panel display
US4851254A (en) 1987-01-13 1989-07-25 Nippon Soken, Inc. Method and device for forming diamond film
JPS63270167A (en) * 1987-04-30 1988-11-08 Fuji Photo Film Co Ltd Image forming method
US4822466A (en) 1987-06-25 1989-04-18 University Of Houston - University Park Chemically bonded diamond films and method for producing same
FR2623013A1 (en) 1987-11-06 1989-05-12 Commissariat Energie Atomique ELECTRO SOURCE WITH EMISSIVE MICROPOINT CATHODES AND FIELD EMISSION-INDUCED CATHODOLUMINESCENCE VISUALIZATION DEVICE USING THE SOURCE
US5054046A (en) 1988-01-06 1991-10-01 Jupiter Toy Company Method of and apparatus for production and manipulation of high density charge
DE3817897A1 (en) 1988-01-06 1989-07-20 Jupiter Toy Co THE GENERATION AND HANDLING OF CHARGED FORMS OF HIGH CHARGE DENSITY
US5153901A (en) 1988-01-06 1992-10-06 Jupiter Toy Company Production and manipulation of charged particles
US5148461A (en) 1988-01-06 1992-09-15 Jupiter Toy Co. Circuits responsive to and controlling charged particles
US5123039A (en) 1988-01-06 1992-06-16 Jupiter Toy Company Energy conversion using high charge density
US5089812A (en) 1988-02-26 1992-02-18 Casio Computer Co., Ltd. Liquid-crystal display
US4874981A (en) 1988-05-10 1989-10-17 Sri International Automatically focusing field emission electrode
US5285129A (en) 1988-05-31 1994-02-08 Canon Kabushiki Kaisha Segmented electron emission device
FR2632436B1 (en) 1988-06-01 1991-02-15 Commissariat Energie Atomique METHOD FOR ADDRESSING A MICROPOINT FLUORESCENT MATRIX SCREEN
US4926056A (en) 1988-06-10 1990-05-15 Sri International Microelectronic field ionizer and method of fabricating the same
ATE156648T1 (en) 1988-12-27 1997-08-15 Canon Kk LIGHT EMITTING DEVICE BY ELECTRICAL FIELD
JP2548352B2 (en) 1989-01-17 1996-10-30 松下電器産業株式会社 Light emitting device and method of manufacturing the same
US5111195A (en) * 1989-01-31 1992-05-05 Sharp Kabushiki Kaisha Driving circuit for a matrix type display device
US5142390A (en) 1989-02-23 1992-08-25 Ricoh Company, Ltd. MIM element with a doped hard carbon film
US5101288A (en) 1989-04-06 1992-03-31 Ricoh Company, Ltd. LCD having obliquely split or interdigitated pixels connected to MIM elements having a diamond-like insulator
US5153753A (en) 1989-04-12 1992-10-06 Ricoh Company, Ltd. Active matrix-type liquid crystal display containing a horizontal MIM device with inter-digital conductors
JP2799875B2 (en) 1989-05-20 1998-09-21 株式会社リコー Liquid crystal display
US4990766A (en) 1989-05-22 1991-02-05 Murasa International Solid state electron amplifier
JP2757207B2 (en) 1989-05-24 1998-05-25 株式会社リコー Liquid crystal display
EP0420188A1 (en) 1989-09-27 1991-04-03 Sumitomo Electric Industries, Ltd. Semiconductor heterojunction structure
US5214416A (en) 1989-12-01 1993-05-25 Ricoh Company, Ltd. Active matrix board
US5229682A (en) 1989-12-18 1993-07-20 Seiko Epson Corporation Field electron emission device
US5228878A (en) 1989-12-18 1993-07-20 Seiko Epson Corporation Field electron emission device production method
EP0434001B1 (en) 1989-12-19 1996-04-03 Matsushita Electric Industrial Co., Ltd. Electron emission device and method of manufacturing the same
US5235244A (en) 1990-01-29 1993-08-10 Innovative Display Development Partners Automatically collimating electron beam producing arrangement
US5064396A (en) 1990-01-29 1991-11-12 Coloray Display Corporation Method of manufacturing an electric field producing structure including a field emission cathode
US5142184B1 (en) 1990-02-09 1995-11-21 Motorola Inc Cold cathode field emission device with integral emitter ballasting
US5202571A (en) 1990-07-06 1993-04-13 Canon Kabushiki Kaisha Electron emitting device with diamond
US5204581A (en) 1990-07-12 1993-04-20 Bell Communications Research, Inc. Device including a tapered microminiature silicon structure
US5075591A (en) 1990-07-13 1991-12-24 Coloray Display Corporation Matrix addressing arrangement for a flat panel display with field emission cathodes
US5141459A (en) 1990-07-18 1992-08-25 International Business Machines Corporation Structures and processes for fabricating field emission cathodes
US5203731A (en) 1990-07-18 1993-04-20 International Business Machines Corporation Process and structure of an integrated vacuum microelectronic device
US5089292A (en) 1990-07-20 1992-02-18 Coloray Display Corporation Field emission cathode array coated with electron work function reducing material, and method
US5276521A (en) 1990-07-30 1994-01-04 Olympus Optical Co., Ltd. Solid state imaging device having a constant pixel integrating period and blooming resistance
US5075596A (en) 1990-10-02 1991-12-24 United Technologies Corporation Electroluminescent display brightness compensation
US5183529A (en) 1990-10-29 1993-02-02 Ford Motor Company Fabrication of polycrystalline free-standing diamond films
US5132585A (en) 1990-12-21 1992-07-21 Motorola, Inc. Projection display faceplate employing an optically transmissive diamond coating of high thermal conductivity
US5212426A (en) 1991-01-24 1993-05-18 Motorola, Inc. Integrally controlled field emission flat display device
GB9101723D0 (en) 1991-01-25 1991-03-06 Marconi Gec Ltd Field emission devices
JP2626276B2 (en) 1991-02-06 1997-07-02 双葉電子工業株式会社 Electron-emitting device
US5281891A (en) 1991-02-22 1994-01-25 Matsushita Electric Industrial Co., Ltd. Electron emission element
FR2675947A1 (en) 1991-04-23 1992-10-30 France Telecom PROCESS FOR LOCAL PASSIVATION OF A SUBSTRATE BY A HYDROGEN AMORPHOUS CARBON LAYER AND METHOD FOR MANUFACTURING THIN FILM TRANSISTORS ON THE PASSIVE SUBSTRATE.
US5129850A (en) 1991-08-20 1992-07-14 Motorola, Inc. Method of making a molded field emission electron emitter employing a diamond coating
US5141460A (en) 1991-08-20 1992-08-25 Jaskie James E Method of making a field emission electron source employing a diamond coating
US5138237A (en) 1991-08-20 1992-08-11 Motorola, Inc. Field emission electron device employing a modulatable diamond semiconductor emitter
US5199917A (en) 1991-12-09 1993-04-06 Cornell Research Foundation, Inc. Silicon tip field emission cathode arrays and fabrication thereof
US5252833A (en) 1992-02-05 1993-10-12 Motorola, Inc. Electron source for depletion mode electron emission apparatus
US5180951A (en) 1992-02-05 1993-01-19 Motorola, Inc. Electron device electron source including a polycrystalline diamond
US5229331A (en) 1992-02-14 1993-07-20 Micron Technology, Inc. Method to form self-aligned gate structures around cold cathode emitter tips using chemical mechanical polishing technology
US5151061A (en) 1992-02-21 1992-09-29 Micron Technology, Inc. Method to form self-aligned tips for flat panel displays
US5186670A (en) 1992-03-02 1993-02-16 Micron Technology, Inc. Method to form self-aligned gate structures and focus rings
US5259799A (en) 1992-03-02 1993-11-09 Micron Technology, Inc. Method to form self-aligned gate structures and focus rings
US5449970A (en) * 1992-03-16 1995-09-12 Microelectronics And Computer Technology Corporation Diode structure flat panel display
KR950004516B1 (en) 1992-04-29 1995-05-01 삼성전관주식회사 Field emission display and manufacturing method
US5256888A (en) 1992-05-04 1993-10-26 Motorola, Inc. Transistor device apparatus employing free-space electron emission from a diamond material surface
US5283500A (en) 1992-05-28 1994-02-01 At&T Bell Laboratories Flat panel field emission display apparatus
US5278475A (en) 1992-06-01 1994-01-11 Motorola, Inc. Cathodoluminescent display apparatus and method for realization using diamond crystallites
US5312512A (en) 1992-10-23 1994-05-17 Ncr Corporation Global planarization using SOG and CMP

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5015912A (en) * 1986-07-30 1991-05-14 Sri International Matrix-addressed flat panel display
US5157525A (en) * 1989-10-27 1992-10-20 Eev Limited Control of liquid crystal display visual properties to compensate for variation in the characteristics of the liquid crystal

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2811799A1 (en) * 2000-07-13 2002-01-18 Commissariat Energie Atomique PROCESS AND DEVICE FOR CONTROL OF A SOURCE OF ELECTRONS WITH A MATRIX STRUCTURE, WITH REGULATION BY THE EMITTED CHARGE
WO2002007139A1 (en) * 2000-07-13 2002-01-24 Commissariat A L'energie Atomique Method and device for controlling a matrix electron source, with regulation by the emitted charge
JP2004504639A (en) * 2000-07-13 2004-02-12 コミツサリア タ レネルジー アトミーク Method and apparatus for controlling a matrix-structured electron source by emitted charge
JP4874500B2 (en) * 2000-07-13 2012-02-15 コミッサリア ア レネルジー アトミーク エ オ ゼネルジ ザルタナテイヴ Method and apparatus for controlling a matrix structured electron source by emitted charge

Also Published As

Publication number Publication date
US6204834B1 (en) 2001-03-20

Similar Documents

Publication Publication Date Title
US6204834B1 (en) System and method for achieving uniform screen brightness within a matrix display
US6147664A (en) Controlling the brightness of an FED device using PWM on the row side and AM on the column side
KR100394209B1 (en) Circuit and method for controlling the brightness of an fed device in response to a light sensor
US5449970A (en) Diode structure flat panel display
US5357172A (en) Current-regulated field emission cathodes for use in a flat panel display in which low-voltage row and column address signals control a much higher pixel activation voltage
US5210472A (en) Flat panel display in which low-voltage row and column address signals control a much pixel activation voltage
JP4583595B2 (en) Field emission display screen
US5783910A (en) Flat panel display in which low-voltage row and column address signals control a much higher pixel activation voltage
US11790832B2 (en) Driving signals and driving circuits in display device and driving method thereof
US7161574B2 (en) Liquid crystal display element driving method and liquid crystal display using the same
KR100717334B1 (en) Method and apparatus for driving electro-luminescence display device
US5642017A (en) Matrix-addressable flat panel field emission display having only one transistor for pixel control at each row and column intersection
US7151512B2 (en) Display device
US6492777B1 (en) Field emission display with pixel current controlled by analog voltage
US5767823A (en) Method and apparatus for gray scale modulation of a matrix display
US20030058196A1 (en) Method for reducing power consumption in field emission display devices by efficiently controlling column driver output voltage
JPH10513582A (en) Cell driving device for field emission display
JP2002358049A (en) Drive circuit for light emitting element and active matrix type display panel
US6670775B2 (en) Plasma display panel and driving method thereof
CN112086069B (en) Partition display structure, display panel and organic light emitting diode display panel
KR100607516B1 (en) Apparatus and method for driving electro-luminescence display device
KR101035916B1 (en) Circuit for driving of Liquid Crystal Display Device
KR20040056748A (en) driving circuit of liquid crystal display device
JPH11272231A (en) Field emission type image display device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CA JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA