WO1997027633A1 - Sourceless floating gate memory device and method of storing data - Google Patents

Sourceless floating gate memory device and method of storing data Download PDF

Info

Publication number
WO1997027633A1
WO1997027633A1 PCT/US1996/017412 US9617412W WO9727633A1 WO 1997027633 A1 WO1997027633 A1 WO 1997027633A1 US 9617412 W US9617412 W US 9617412W WO 9727633 A1 WO9727633 A1 WO 9727633A1
Authority
WO
WIPO (PCT)
Prior art keywords
substrate
gate
drain
oxide
floating gate
Prior art date
Application number
PCT/US1996/017412
Other languages
French (fr)
Inventor
Jian Chen
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Publication of WO1997027633A1 publication Critical patent/WO1997027633A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0416Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/8616Charge trapping diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the invention relates to non-volatile memory apparatus and methods for storing data.
  • Nonvolatile semiconductor memory devices have traditionally been based on floating gate transistors. Each floating gate transistor stores a bit of data, and a plurality of floating gate transistors are arranged in an array, organized into rows and columns (also known as word lines and bit lines, respectively) .
  • the floating gate transistor array also referred to as the "core" of the memory device, is controlled by peripheral devices such as sense amplifiers and select transistors. Together, the core cells and peripheral devices make up a memory device.
  • nonvolatile semiconductor memory The essence of nonvolatile semiconductor memory is that charge stored on the floating gate introduces a vertical field, which modifies the electrical current one is able to read from the drain node on the bit line.
  • floating gate devices One thing all floating gate devices have in common is that they all involve the principle of using a transistor. Charge (in the form of electrons) is stored on the floating gate to indicate the presence or absence of a binary bit of data. The trapped charge raises the threshold voltage of the transistor, and the transistor is "OFF", or "0".
  • During a read of the cell one will either read a current or no current, depending on the state of the channel of the transistor as affected by the charge or lack of charge on the floating gate. In the case of the transistor, the channel between the source and drain is either turned ON or OFF.
  • ROM read only memory
  • EPROM Erasable Programmable ROM
  • flash memory comprises Electrically Erasable Programmable PROM (EEPROM) , wherein one can both write data to the cells and electrically erase the cells (either as an entire chip or sector thereof, or in a page erase mode) .
  • EEPROM floating gate device The general structure of an EEPROM floating gate device is shown in Figs. IA and IB. As shown therein, a silicon substrate 32 (in this embodiment a p-type silicon substrate) , has formed therein an n+ source region 34 and an n+ drain region 36.
  • a floating gate 38 generally comprised of deposited polysilicon or amorphous silicon, is shown overlying portions of source 34 and drain 36.
  • a control gate 40 overlies floating gate 38.
  • Two oxide regions 42, 44 separate control gate 40 from floating gate 38, and floating gate 38 from the surface of substrate 32, respectively.
  • floating gate 44 is comprised of polysilicon, although in some devices, floating gate 44 is comprised of nitrides or oxides which act as charge traps to retain electrons.
  • Figure 2 shows a schematic representation of the individual cells 30 formed into an array 80, comprised of rows 52 and columns 54. The cells are controlled through column address logic 56 and row address logic 58.
  • Electrons are stored on floating gate in different ways, depending upon the type of device (ROM, EPROM, or Flash EEPROM) .
  • Figure IA shows how charge is added to a typical flash EEPROM cell through hot carrier injection.
  • the control gate 40 is typically coupled to +10 volts, the source (V s ) to 0 volts, the drain (V d ) to 5 volts, and the substrate (V sub ) to 0 volts.
  • the control gate 40 is typically coupled to +10 volts, the source (V s ) to 0 volts, the drain (V d ) to 5 volts, and the substrate (V sub ) to 0 volts.
  • Figure IB shows the voltages used to add charge to the typical flash EEPROM cell through Fowler-Nordheim tunneling by holding the potential of drain 36, source 34 and the substrate at 4 volts or 0 volts, and applying a pulse of approximately 10 volts to 18 volts to control gate 40 (depending upon whether the substrate region is a p-well or bulk silicon) .
  • control gate 40 depending upon whether the substrate region is a p-well or bulk silicon
  • Figure 3 illustrates a typical discharge operation of an EEPROM floating gate device in flash memory, which results in significant drain, source, and substrate current due to an effect referred to as to band-to-band tunneling, resulting in a current in the gate-to-source overlap region.
  • discharge of the floating gate is one of the two most fundamental operations for any non ⁇ volatile memory device.
  • the action of discharging electrons from the floating gate can be an erase function, where charging the floating gate is equivalent to writing a data bit to the gate, or it could be a write function, where all the bits are charged and then selectively discharged to show data on the gate.
  • the control gate is held at ( - ) 10 volts, the source voltage is held at +4 volts, and the drain is left floating.
  • This condition is typical for memory arrays such as that shown in Figure 2 wherein the entire array is being discharged simultaneously.
  • Figure 3 shows conditions under which the so- called "band- o-band" tunneling effect has been observed. The effect has been studied in several contexts to determine its effect on MOS transistors.
  • the desired effect of the voltages is to drive electrons toward collection at the source region (as shown in Figure 3) , while holes are collected in the substrate.
  • the invention briefly described comprises a non ⁇ volatile memory cell involving only one p-n junction per cell.
  • the device comprises a floating gate diode, with only a drain, floating gate and, in one embodiment, a control gate.
  • the sourceless memory cell of the present invention consists of a polysilicon floating gate, and a gated-diode junction.
  • the cell utilizes the operational principle of modulating the floating gate potential on the band-to-band tunneling current measured on the drain junction of the device.
  • the memory cell's floating gate stores negative charge (electrons)
  • a large band-to-band tunneling current can be read under certain applied bit line (drain) voltages.
  • bit line (drain) voltages When no charge is present on the floating gate, or positive charge (holes) are present on the floating gate, little or no band-to-band current is measured.
  • Figures IA and IB are cross-sections of a floating gate transistor showing the voltages coupled to the respective source drain and control gates of the transistor in a typical memory device.
  • Figure 2 is a schematic representation of a memory device incorporating a floating transistor such as that shown in Figures IA and IB.
  • Figure 3 is a cross-section of a floating gate transistor illustrating the band-to-band tunneling current.
  • Figure 4 is a graph representing the band-to-band tunneling current versus the threshold voltage of a particular floating gate transistor under varying floating gate charge.
  • Figure 5 is a cross-section of a memory cell in accordance with the present invention.
  • Figure 6 is a cross-section of a memory array incorporating the memory cell in accordance with the present invention.
  • Figures 7A and 7B are schematic views of a memory cell array comprising a flash NOR or EPROM array
  • Figure 7A or a ROM array ( Figure 7B) utilizing the memory cells implemented in accordance with the present invention.
  • Figures 8A and 8B are cross-sections of memory cells formed in accordance with the present invention.
  • Figure 9 is a cross-section of the memory cell of the present invention and the voltages coupled thereto during an erase separation.
  • Figure 10 is a cross-section of the memory cell of the present invention and the voltages coupled thereto during a charge operation.
  • Figure 11 is a schematic, top level view of a memory array formed using the memory cells of the present invention illustrating the effect of the read disturbance on adjacent cells.
  • Figure 12 is an alternative embodiment of the memory cell in accordance with the present invention.
  • the invention provides a novel memory cell array and method of controlling the cell which uses band-to- band tunneling current as the read sensing current for a memory device.
  • the present invention makes use of the realization on the part of the current inventor that all one needs to store a bit defining a "l" or "0" is to have a vertical field modulated current recognizable on the drain, and that a complete transistor is not required for this. As long as there is a current which can be modulated by the vertical field, one may use the modulation to distinguish data in the device. If that vertical field can be altered through the use of floating gate device, then a non- volatile memory device can be formed.
  • band-to-band tunneling current is flowing between the source junction node and the substrate coupled to ground. It is controlled by the gate voltage V f , or the vertical field.
  • the fundamental of band-to-band tunneling is described by many publications, some of which include Jian Chen, et al., SubJbrea/rdown Drain Leakage Current in MOSFET, IEEE ELECTRON DEVICE LETT. , vol. EDL-8, no. ll, pp. 515-517, November, 1987; T.Y. Chan, et al. , The Impact of Gate - Induced Drain Leakage Current on MOSFET Scaling, IEDM TECHNICAL DIGEST, pp.
  • the definition of threshold voltage (V t ) is the same as in the traditional transistor sense, since they are measured on a floating gate transistor. However, during the read operation, only one junction is employed. Under the following conditions, one can read current differences of 4 orders of magnitude for cells charged to "1" states of
  • FIG. 5 shows a general, cross-sectional diagram of the memory cell formed in accordance with the present invention.
  • Memory cell 60 will be formed in a semiconductor substrate 62 and have, for example, a drain region 64 formed below the surface 63 of substrate 62, a thin oxide layer 64 formed on the surface 63 of substrate 62, a floating gate region 66 formed over oxide 64, an interpoly dielectric layer 68
  • control gate 70 formed of polysilicon, overlying interpoly dielectric layer 68.
  • the memory cell of Figure 5 can be formed in accordance with well-known techniques such as, for example, implantation of the drain regions using standard high dose doping techniques, thermal oxidation of substrate 62 to form oxide layer 64, deposition of polysilicon to form floating gate 66 and control gate 70, and thermal oxidation of the polysilicon layer forming floating gate 66 in a nitrogen atmosphere to form the interpoly dielectric layer (comprised of oxynitride) 68.
  • the unique structure of memory cell 60 lies in the fact that no source region is shown. Programming and erasing of memory cell 60 is accomplished using the floating gate 70 and drain 64, and substrate voltage levels, as described below with respect to Figures 9 and 10.
  • FIG. 6 A cross-section of a semiconductor device embodying a number of unit cell structures 60,-60 ⁇ similar to that shown in Fig. 5 is shown in Figure 6.
  • the unit cell is shown in dashed line box 80.
  • a single interconnect line 90 can be used to access cells 60 2 ,60 3 , leading to scaling advantages in the use of the cell of the present invention.
  • FIG 7A A schematic representation of how the memory cell of the present invention may be utilized in a NOR array format as a floating gate Flash memory is shown in Figure 7A, while the corresponding Read-Only-Memory (ROM) format is shown in Figure 7B.
  • ROM Read-Only-Memory
  • FIG. 8A Various embodiments of the memory cell in accordance with the present invention are shown in Figures 8A and 8B.
  • substrate 62 is a p-type substrate.
  • an alternative embodiment device 60 may be formed in p-well inside n-well.
  • the embodiment of Figure 8A is simpler, but higher gate voltage is required for charging.
  • Figure 8B part of the voltage could be applied to the p-well, therefore lower voltages could be used.
  • the present cell may be formed in an n-type substrate or m-well in a p-type substrate. The operation of a memory cell 60, formed in accordance with the present invention, is hereinafter described.
  • Figure 9 shows a typical erase (or charging) operation in the memory cell according to the present invention where the charge is stored on the gate.
  • "erased” states are interpreted as floating gate charged states, indicating a binary "1".
  • a "bulk charging” or “sector charging” operation can be performed to erase a sub-group of cells or all cells simultaneously.
  • the substrate or p-well is applied with V HeU (or GND if a p-type substrate) , and the word lines (control gate) are biased with +v g _ erase -
  • V p well and V g _ erase are on the order of -8V and +12V, respectively.
  • a high +V in the neighborhood of +18 to +20V
  • the voltage is split between the gate and p-well, so a lower voltage on the control gate can be used. In both cases, charging of the floating gate occurs through channel F-N tunneling of electrons to the floating gate.
  • programmed states are defined as "0”, or the "discharged” cell state. Discharge is accomplished through junction edge
  • V d and Vg pr ⁇ oontg are ap c p lr lied to the drain and control g- 1 ate,' respectively, and the selected bits are programmed (discharged) .
  • V d g and V g are on the order of +5V and -12V, respectively.
  • the memory cell of the present invention allows a novel data read operation to be performed on the cell.
  • Each bit cell in the device is either "selected” for a read or "unselected” (when not being read) .
  • the basic read characteristics of the selected read cell are shown in Figure 3. In a "1" state (no charge on the floating gate) , a read current will be detected, and a read gate voltage V read of -7V.
  • the example of read operation conditions for selected and unselected cells is as follows.
  • V d read 1.OV (for example)
  • Word Line Read Voltage: V g read -7.0V (for example) If the bits are charged to "1" states, a read current of I read results; if the bits are discharged to "0" states, no read current results.
  • V UL OV
  • V BL 0V
  • V fg - 0 - 0.5 * 7 -3.5V (e.g.)
  • V BL 0V
  • the worst case read disturb bit has about 6V across the tunnel oxide region. The field set forth with respect to the worst case example is low enough that read disturb can be avoided.
  • Another alternative embodiment of the present invention includes altering the structure of the cell to control and reduce read disturb issues. It will, however, be recognized that this alternative presents a tradeoff at the expense of program speed for reducing read disturb. In this alternative, extra oxidation is performed after stacked gate (oxide, floating gate, interpoly dielectric and control gate) definition, and a device having the cross-sectional profile shown in Figure 12 is obtained.
  • the tunneling oxide thickness can be increased at the area where tunneling occurs, and where the junction has high doping concentration. This will reduce the tunneling current which causes the read disturb during cell read. However, the read current which is the band-to-band tunneling current will not be reduced if careful designing is exercised.
  • This method can enhance the ratio of I.bo. /Igaddyte ,' where I.bb. is the read current, and I is the program and disturb current.
  • the only drawback of this alternative embodiment is that programming speed will be reduced when using conventional programming voltages, requiring tolerance of the reduced speed or higher program voltages. (Because this is F-N tunneling, the programming current is not an issue.) This slow speed is due to the fact that the tunnel oxide has a "smile" at the gate edge due to oxidation of the floating gate polysilicon. During an erase of the cell, a drain voltage of about +5V and control gate voltage of about -10V is applied. Most Fowler- ordhei tunneling erase current happens at closer to the end of point A in Figure 12. At the point A, the thickening of tunnel oxide ends, and the drain junction has a high concentration to allow for F- N tunneling.
  • the major scaling advantages are: no punchthrough-type short channel effects, one of the fundamental limitation of scaling; no need for ultra-shallow junctions in short channel devices, and no short channel induced degradation during discharge.
  • gate-to- gate spacing can be extremely small, and is only limited by the gate etch process step.
  • No complicated etch processes such as the self-aligned source or "SAS" etch (described in U.S. Patent Nos. 5,103,274 entitled “Self-Aligned Source Process and Apparatus” and 5,120,671 entitled “Process for Self-Aligning a Source Region With a Field Oxide Region and a Polysilicon Gate) , are needed, and there are no V ss resistance problems.
  • the memory cell of the present invention is much smaller than the conventional memory cell, leading to much higher densities.
  • the principles of the memory cell of the present invention can be applied to multi-state storage. There is no fundamental difference in this regard to the conventional floating gate memory cell.
  • the cell of the present invention can be used for multi-state storage. It can also used as analogy storage devices as well, especially considering its potential smaller read current compare with today's conventional NOR cells.
  • the sourceless memory cell consists of a polysilicon floating gate, and a gated-diode junction.
  • the modulation of floating gate potential on the band- to-band tunneling current measured on the drain junction allows storage of data in a manner which is superior to conventional transistor band memory.
  • the cell is charged with negative charges (electrons)
  • bit line (drain) voltage When there is no charge on the floating or positive charge on the floating gate, one can only measure a band-to band current of very low value.
  • Different embodiments of the concept can also be applied like EPROM where no electrical erase is needed, or ROM type applications where no floating gate is needed.

Abstract

A floating gate diode which can be used as a sourceless memory cell, and which may be arranged into an array of memory cells is disclosed. The floating gate diode comprises: a drain region (64) formed in a substrate (62); an oxide overlying and associated with the drain region (64); and a floating gate (66) overlying the oxide. Upon application of a voltage to the drain (64), a current between the drain (64) and substrate (62) is induced in proportion to an amount of electrons stored on the gate. The cells may be arranged into an array which comprises a substrate having a surface; a plurality of drain regions, one of said drain regions respectively corresponding to one of the plurality of cells, formed in the substrate; an oxide region overlying the plurality of drain regions on the surface of the substrate; and a plurality of floating gates overlying the oxide and respectively associated with the plurality of drain regions.

Description

SOURCELESS FLOATING GATE MEMORY DEVICE AND METHOD OF STORING DATA
INVENTOR: Jian Chen
BACKGROUND OF THE INVENTION Field of the Invention
The invention relates to non-volatile memory apparatus and methods for storing data.
DESCRIPTION OF THE RELATED ART Nonvolatile semiconductor memory devices have traditionally been based on floating gate transistors. Each floating gate transistor stores a bit of data, and a plurality of floating gate transistors are arranged in an array, organized into rows and columns (also known as word lines and bit lines, respectively) . The floating gate transistor array, also referred to as the "core" of the memory device, is controlled by peripheral devices such as sense amplifiers and select transistors. Together, the core cells and peripheral devices make up a memory device.
The essence of nonvolatile semiconductor memory is that charge stored on the floating gate introduces a vertical field, which modifies the electrical current one is able to read from the drain node on the bit line. One thing all floating gate devices have in common is that they all involve the principle of using a transistor. Charge (in the form of electrons) is stored on the floating gate to indicate the presence or absence of a binary bit of data. The trapped charge raises the threshold voltage of the transistor, and the transistor is "OFF", or "0". During a read of the cell, one will either read a current or no current, depending on the state of the channel of the transistor as affected by the charge or lack of charge on the floating gate. In the case of the transistor, the channel between the source and drain is either turned ON or OFF. If floating gate transistors are used in a read¬ only configuration, they are referred to as read only memory (ROM) . Erasable Programmable ROM (EPROM) comprises memory which one can write data to and can erase by exposure to ultraviolet UV radiation. So- called "flash" memory comprises Electrically Erasable Programmable PROM (EEPROM) , wherein one can both write data to the cells and electrically erase the cells (either as an entire chip or sector thereof, or in a page erase mode) . The general structure of an EEPROM floating gate device is shown in Figs. IA and IB. As shown therein, a silicon substrate 32 (in this embodiment a p-type silicon substrate) , has formed therein an n+ source region 34 and an n+ drain region 36. A floating gate 38, generally comprised of deposited polysilicon or amorphous silicon, is shown overlying portions of source 34 and drain 36. A control gate 40 overlies floating gate 38. Two oxide regions 42, 44 separate control gate 40 from floating gate 38, and floating gate 38 from the surface of substrate 32, respectively. In most cells, floating gate 44 is comprised of polysilicon, although in some devices, floating gate 44 is comprised of nitrides or oxides which act as charge traps to retain electrons. Figure 2 shows a schematic representation of the individual cells 30 formed into an array 80, comprised of rows 52 and columns 54. The cells are controlled through column address logic 56 and row address logic 58. Electrons are stored on floating gate in different ways, depending upon the type of device (ROM, EPROM, or Flash EEPROM) . Figure IA shows how charge is added to a typical flash EEPROM cell through hot carrier injection. As shown therein, the control gate 40 is typically coupled to +10 volts, the source (Vs) to 0 volts, the drain (Vd) to 5 volts, and the substrate (Vsub) to 0 volts. As a result, a conductive region across the channel is established and electrons accelerated into this region. Electrons are raised sufficiently in potential to overcome the insulating property of gate layer 42.
Figure IB shows the voltages used to add charge to the typical flash EEPROM cell through Fowler-Nordheim tunneling by holding the potential of drain 36, source 34 and the substrate at 4 volts or 0 volts, and applying a pulse of approximately 10 volts to 18 volts to control gate 40 (depending upon whether the substrate region is a p-well or bulk silicon) . Although not shown, in an EEPROM device a portion of the floating gate 38 is positioned above the tunnel dielectric closer to drain 36 than other regions of tunnel dielectric 44. The thin dielectric region coupled to the high voltage between the gate and drain produces Fowler-Nordheim tunneling of electrons into the floating gate 38. Figure 3 illustrates a typical discharge operation of an EEPROM floating gate device in flash memory, which results in significant drain, source, and substrate current due to an effect referred to as to band-to-band tunneling, resulting in a current in the gate-to-source overlap region. As should be readily understood, discharge of the floating gate is one of the two most fundamental operations for any non¬ volatile memory device. It should be further recognized that the action of discharging electrons from the floating gate can be an erase function, where charging the floating gate is equivalent to writing a data bit to the gate, or it could be a write function, where all the bits are charged and then selectively discharged to show data on the gate.
As shown in Figure 3 , in a typical discharge operation, the control gate is held at ( - ) 10 volts, the source voltage is held at +4 volts, and the drain is left floating. This condition is typical for memory arrays such as that shown in Figure 2 wherein the entire array is being discharged simultaneously. Figure 3 shows conditions under which the so- called "band- o-band" tunneling effect has been observed. The effect has been studied in several contexts to determine its effect on MOS transistors. In the case represented in Figure 3, the desired effect of the voltages is to drive electrons toward collection at the source region (as shown in Figure 3) , while holes are collected in the substrate. A current has been found in MOSFETS at breakdown voltages much below what is usually considered the breakdown voltage of the device, typically in devices with thin oxides. See, Jian Chen, et al. , SuJbJreaJcdowr. Drain Leakage Current in MOSFET, IEEE ELECTRON DEVICE LETT., vol. EDL-8, no. 11, pp. 515-517, November, 1987; T.Y. Chan, et al. , The Impact of Gate -Induced Drain Leakage Current on MOSFET Scaling, IEDM TECHNICAL DIGEST, pp. 718-721, 1987; and Chi Chang, et al., Corner-Field Induced Drain Leakage In Thin Oxide MOSFETS, IEDM TECHNICAL DIGEST, pp. 714-717, 1987.
SUMMARY OF THE INVENTION
The invention briefly described comprises a non¬ volatile memory cell involving only one p-n junction per cell. In essence, the device comprises a floating gate diode, with only a drain, floating gate and, in one embodiment, a control gate.
The sourceless memory cell of the present invention consists of a polysilicon floating gate, and a gated-diode junction. The cell utilizes the operational principle of modulating the floating gate potential on the band-to-band tunneling current measured on the drain junction of the device. Where the memory cell's floating gate stores negative charge (electrons) , a large band-to-band tunneling current can be read under certain applied bit line (drain) voltages. When no charge is present on the floating gate, or positive charge (holes) are present on the floating gate, little or no band-to-band current is measured. One can therefore differentiate the "1" and "0" states.
Other embodiments of the concept can also be applied to ROM type applications where no floating gate is needed.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention will be described with respect to the particular embodiments thereof. Other objects, features, and advantages of the invention will become apparent with reference to the specification and drawings in which:
Figures IA and IB are cross-sections of a floating gate transistor showing the voltages coupled to the respective source drain and control gates of the transistor in a typical memory device.
Figure 2 is a schematic representation of a memory device incorporating a floating transistor such as that shown in Figures IA and IB.
Figure 3 is a cross-section of a floating gate transistor illustrating the band-to-band tunneling current.
Figure 4 is a graph representing the band-to-band tunneling current versus the threshold voltage of a particular floating gate transistor under varying floating gate charge.
Figure 5 is a cross-section of a memory cell in accordance with the present invention.
Figure 6 is a cross-section of a memory array incorporating the memory cell in accordance with the present invention.
Figures 7A and 7B are schematic views of a memory cell array comprising a flash NOR or EPROM array
(Figure 7A) or a ROM array (Figure 7B) utilizing the memory cells implemented in accordance with the present invention.
Figures 8A and 8B are cross-sections of memory cells formed in accordance with the present invention.
Figure 9 is a cross-section of the memory cell of the present invention and the voltages coupled thereto during an erase separation.
Figure 10 is a cross-section of the memory cell of the present invention and the voltages coupled thereto during a charge operation. Figure 11 is a schematic, top level view of a memory array formed using the memory cells of the present invention illustrating the effect of the read disturbance on adjacent cells.
Figure 12 is an alternative embodiment of the memory cell in accordance with the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS The invention provides a novel memory cell array and method of controlling the cell which uses band-to- band tunneling current as the read sensing current for a memory device. The present invention makes use of the realization on the part of the current inventor that all one needs to store a bit defining a "l" or "0" is to have a vertical field modulated current recognizable on the drain, and that a complete transistor is not required for this. As long as there is a current which can be modulated by the vertical field, one may use the modulation to distinguish data in the device. If that vertical field can be altered through the use of floating gate device, then a non- volatile memory device can be formed.
In the following description, numerous details, for example, specific materials, process steps, etc., are set forth in order to provide a thorough understanding of the present invention. It will be obvious, however, to one skilled in the art that the specific details need not be employed to practice the present invention. Moreover, specific details of particular processes or structures may not be specifically presented in order not to unduly obscure the invention where such details would be readily apparent to one of average skill in the art.
As shown in Figure 3, band-to-band tunneling current is flowing between the source junction node and the substrate coupled to ground. It is controlled by the gate voltage Vf , or the vertical field. The fundamental of band-to-band tunneling is described by many publications, some of which include Jian Chen, et al., SubJbrea/rdown Drain Leakage Current in MOSFET, IEEE ELECTRON DEVICE LETT. , vol. EDL-8, no. ll, pp. 515-517, November, 1987; T.Y. Chan, et al. , The Impact of Gate - Induced Drain Leakage Current on MOSFET Scaling, IEDM TECHNICAL DIGEST, pp. 718-721, 1987; and Chi Chang, et al., Corner-Field Induced Drain Leakage In Thin Oxide MOSFETS, IEDM TECHNICAL DIGEST, pp. 714-717, 1987. Most studies of band-to-band tunneling current are done using MOSFET transistors, but the mechanism is fundamentally a one-junction operation, independent of the other junction. (For example, in Figure 3, the drain junction is floating and does not play any role in the band-to-band current.)
In a floating gate device, when the floating gate carries a negative charge (i.e., electrons) , the floating gate potential becomes negative. When the floating gate is neutral, or charged with positive charge, then the floating gate potential is neutral or positive. As shown in Figure 3, for the floating gate cell with a junction, and when a certain voltage V. is applied to the junction, different amount of current can be read depending on the net charge on the floating gate. This fundamental principle led to the sourceless memory cell of the present invention.
Shown in Figure 4 are the measured band-to-band tunneling current with Vd read=1.0V, as a function of control gate voltage Vcontrol gate. The cell floating gate is charged to different amount of charge: neutral states, negative charge states of Vt=3.5V and positive charge states of Vt=-0.5V. The definition of threshold voltage (Vt) is the same as in the traditional transistor sense, since they are measured on a floating gate transistor. However, during the read operation, only one junction is employed. Under the following conditions, one can read current differences of 4 orders of magnitude for cells charged to "1" states of
3.5V and "0" states of -0.5V. Given this difference, enough margin is present to serve as a basis for memory operation.
Figure 5 shows a general, cross-sectional diagram of the memory cell formed in accordance with the present invention. Memory cell 60 will be formed in a semiconductor substrate 62 and have, for example, a drain region 64 formed below the surface 63 of substrate 62, a thin oxide layer 64 formed on the surface 63 of substrate 62, a floating gate region 66 formed over oxide 64, an interpoly dielectric layer 68
(such as oxynitride) and a control gate 70, formed of polysilicon, overlying interpoly dielectric layer 68.
Note that variations on the memory cell shown in Figure 5 are possible as will be apparent to one of average skill in the art, including, but not limited to, formation of lightly doped drain regions (not shown) and elimination of the floating gate 70, such that the word line is coupled directly to the floating gate. The memory cell of Figure 5 can be formed in accordance with well-known techniques such as, for example, implantation of the drain regions using standard high dose doping techniques, thermal oxidation of substrate 62 to form oxide layer 64, deposition of polysilicon to form floating gate 66 and control gate 70, and thermal oxidation of the polysilicon layer forming floating gate 66 in a nitrogen atmosphere to form the interpoly dielectric layer (comprised of oxynitride) 68. As will be apparent, the unique structure of memory cell 60 lies in the fact that no source region is shown. Programming and erasing of memory cell 60 is accomplished using the floating gate 70 and drain 64, and substrate voltage levels, as described below with respect to Figures 9 and 10.
A cross-section of a semiconductor device embodying a number of unit cell structures 60,-60^ similar to that shown in Fig. 5 is shown in Figure 6. The unit cell is shown in dashed line box 80. A single interconnect line 90 can be used to access cells 602,603, leading to scaling advantages in the use of the cell of the present invention. A schematic representation of how the memory cell of the present invention may be utilized in a NOR array format as a floating gate Flash memory is shown in Figure 7A, while the corresponding Read-Only-Memory (ROM) format is shown in Figure 7B.
Various embodiments of the memory cell in accordance with the present invention are shown in Figures 8A and 8B. In the embodiment shown in Figure 8A, substrate 62 is a p-type substrate. As shown in Figure 8B, an alternative embodiment device 60 may be formed in p-well inside n-well. The embodiment of Figure 8A is simpler, but higher gate voltage is required for charging. In the second case (Figure 8B) , part of the voltage could be applied to the p-well, therefore lower voltages could be used. It should be further recognized that the present cell may be formed in an n-type substrate or m-well in a p-type substrate. The operation of a memory cell 60, formed in accordance with the present invention, is hereinafter described.
Figure 9 shows a typical erase (or charging) operation in the memory cell according to the present invention where the charge is stored on the gate. In this discussion, "erased" states are interpreted as floating gate charged states, indicating a binary "1". It should be recognized that, in an array, a "bulk charging" or "sector charging" operation can be performed to erase a sub-group of cells or all cells simultaneously. During erase, the substrate or p-well is applied with V HeU (or GND if a p-type substrate) , and the word lines (control gate) are biased with +v g_erase- In one embodiment, Vp well and Vg_erase are on the order of -8V and +12V, respectively. When the core cells are in a p-type substrate, a high +V (in the neighborhood of +18 to +20V) is needed to charge up the floating gate. When the cells are formed in a p-well, the voltage is split between the gate and p-well, so a lower voltage on the control gate can be used. In both cases, charging of the floating gate occurs through channel F-N tunneling of electrons to the floating gate.
In the aforementioned embodiment, programmed states are defined as "0", or the "discharged" cell state. Discharge is accomplished through junction edge
F-N tunneling as shown in Figure 10. During program, the selected bit line and voltage line voltages Vd and Vg prΛo„g are ap cplrlied to the drain and control g-1ate,' respectively, and the selected bits are programmed (discharged) . In one embodiment, Vd g and Vg are on the order of +5V and -12V, respectively.
The memory cell of the present invention allows a novel data read operation to be performed on the cell. Each bit cell in the device is either "selected" for a read or "unselected" (when not being read) . The basic read characteristics of the selected read cell are shown in Figure 3. In a "1" state (no charge on the floating gate) , a read current will be detected, and a read gate voltage V read of -7V. The example of read operation conditions for selected and unselected cells is as follows.
For the Selected Bit:
Bit Line Read Voltage: Vd read = 1.OV (for example) Word Line Read Voltage: Vg read = -7.0V (for example) If the bits are charged to "1" states, a read current of Iread results; if the bits are discharged to "0" states, no read current results. For the Un-Selected Bit:
Bit Line Read Voltage: Vd read = OV Word Line Read Voltage: Vg read = OV
No current is detected for all the bits with these bit line and word line voltages.
One issue which arises in the floating memory cell of the present invention is the so-called "read disturb" issue, which can arise between selected cells and adjacent cells with or without charge on the gate. When a read current is applied to the selected cell, adjacent, unselected cells showing the same bit line or word line can have the voltage on the floating gate affected by the voltages.
There are no disturb issues for ROM type of applications, since the programming of the cell with higher voltages is not required.
For Flash EPROM memory and EPROM applications, however, there are many different cell disturb conditions and cell disturb mechanisms. These can occur during programming (or discharge of the floating gate) erase (or charging of the floating gate) , but usually occur during a "page" (or multiple cell) erase mode. Programming and erase cell disturb issues of this invention are identical to those found in other flash technologies and cell types, and are well addressed in the prior art. Of the most concern are the potential read disturb issues which may occur in the sourceless memory cell of the present invention. Because the polarities of the control gate and bit voltages are the same during program and read operations, the more read current one applies to a cell, the more read disturb adjacent cells will experience. (This is true for hot electron types of cell programming also.) In addition, under the same voltage conditions, the faster one attempts to program the cell, the more read disturb one can expect.
There are four general cases of read disturb issues for adjacent cells, depending on the states and locations of the bit cells under consideration. They are shown in Figure 11 and listed below. In each of the following examples, the disturbance of cell A is considered for voltages when selecting bit line Bl and word line WI for cells B-E with the given charged or discharged states. Bit line Bl has a voltage of 1.0V and word line voltage of W1=-7V for the following cases. For this exemplary operational condition, the disturbed cells are as follows:
Case (1) : Cell B shares bitline Bl with cell A and cell B has a "0" state (no electrons on floating gate) . Under these conditions: vUL = OV, Vf = OV + 0.1 x IV = 0.1V (e.g.) , no disturb possible Case (2) : Cell C shares bitline Bl with cell A, and has a "1" state (electrons on floating gate) . Under these conditions:
VUL = OV, Vfg = -0.5 x 3V + 0.1 x IV = -1.4V (e.g.), little read disturb is present under this set of conditions
Case (3) : Cell D shares wordline Wl with cell A, and cell D has a "0" state (no electrons) on its floating gate. Under these conditions:
VBL = 0V, Vfg - 0 - 0.5 * 7 = -3.5V (e.g.) , little read disturb possible
Case (4) : Cell E shares wordline Wl with cell A, and has a "1" state (electrons on floating gate) . Under these conditions:
VBL = 0V, Vfg = -0.5 x 3 - 0.5 x 7 = -5.0V
(e.g.) , this is the worst potential case read disturb condition Out of the four possible cells potentially affected by read disturb issues, cell E, which shares the same word line as the selected read bit, and with a "1" state on its floating gate, has the most potential to be disturbed. The worst case read disturb bit has about 6V across the tunnel oxide region. The field set forth with respect to the worst case example is low enough that read disturb can be avoided.
Compared with the conditions at program, where 5V is applied on the bit line (on the drain) and -12V on the wordline (control gate) . The low disturb range provides enough margin to tolerate read disturb issues.
Another alternative embodiment of the present invention includes altering the structure of the cell to control and reduce read disturb issues. It will, however, be recognized that this alternative presents a tradeoff at the expense of program speed for reducing read disturb. In this alternative, extra oxidation is performed after stacked gate (oxide, floating gate, interpoly dielectric and control gate) definition, and a device having the cross-sectional profile shown in Figure 12 is obtained.
By oxidizing the floating gate edge of the gate- to-junction overlap area, the tunneling oxide thickness can be increased at the area where tunneling occurs, and where the junction has high doping concentration. This will reduce the tunneling current which causes the read disturb during cell read. However, the read current which is the band-to-band tunneling current will not be reduced if careful designing is exercised. This method can enhance the ratio of I.bo. /Iga „te ,' where I.bb. is the read current, and I is the program and disturb current.
The only drawback of this alternative embodiment is that programming speed will be reduced when using conventional programming voltages, requiring tolerance of the reduced speed or higher program voltages. (Because this is F-N tunneling, the programming current is not an issue.) This slow speed is due to the fact that the tunnel oxide has a "smile" at the gate edge due to oxidation of the floating gate polysilicon. During an erase of the cell, a drain voltage of about +5V and control gate voltage of about -10V is applied. Most Fowler- ordhei tunneling erase current happens at closer to the end of point A in Figure 12. At the point A, the thickening of tunnel oxide ends, and the drain junction has a high concentration to allow for F- N tunneling. When the doping concentration is high enough, the voltage drop in silicon is low and the oxide field is high. These two conditions produce the highest tunneling current field and current in the oxide. Band-to-band tunneling current happens further into the channel at "point B" in Figure 12, where doping concentration is much lower due to the lightly doped drain ("LDD" or double-diffused implant) junction. The dopant concentration at this point provides the condition of band bending of more than 1.2V so band-to-band tunneling can happen. Because this is F-N programming, we can do page mode programming with a discharged gate as program gate.
There are several major advantages of the memory cell in accordance with the present invention. Since only one junction is needed per cell, the major scaling advantages are: no punchthrough-type short channel effects, one of the fundamental limitation of scaling; no need for ultra-shallow junctions in short channel devices, and no short channel induced degradation during discharge.
In addition, because only one junction is involved, any variation of gate length has little effect on device characteristics. In conventional transistor memory cells there is extreme channel length sensitivity to gate length. This eliminates another fundamental limitation on scaling resulting from the difficulty and cost associated with photolithography process.
Because only one junction is involved, gate-to- gate spacing can be extremely small, and is only limited by the gate etch process step. No complicated etch processes, such as the self-aligned source or "SAS" etch (described in U.S. Patent Nos. 5,103,274 entitled "Self-Aligned Source Process and Apparatus" and 5,120,671 entitled "Process for Self-Aligning a Source Region With a Field Oxide Region and a Polysilicon Gate) , are needed, and there are no Vss resistance problems.
The memory cell of the present invention is much smaller than the conventional memory cell, leading to much higher densities.
These advantages lead to cheaper and easier manufacturing of the cell. It should be recognized that the principles of the memory cell of the present invention can be applied to multi-state storage. There is no fundamental difference in this regard to the conventional floating gate memory cell. In principle, the cell of the present invention can be used for multi-state storage. It can also used as analogy storage devices as well, especially considering its potential smaller read current compare with today's conventional NOR cells.
Thus a novel non-volatile memory cell involving only one p-n junction per cell improves substantially over the prior art, which typically comprise MOSFET transistors. The sourceless memory cell consists of a polysilicon floating gate, and a gated-diode junction. The modulation of floating gate potential on the band- to-band tunneling current measured on the drain junction allows storage of data in a manner which is superior to conventional transistor band memory. Where the cell is charged with negative charges (electrons) , one can measure large band-to-band tunneling current with certain bit line (drain) voltage. When there is no charge on the floating or positive charge on the floating gate, one can only measure a band-to band current of very low value. One can therefore to differentiate the "1" and "0" states. Different embodiments of the concept can also be applied like EPROM where no electrical erase is needed, or ROM type applications where no floating gate is needed.

Claims

- 17 -CLAIMS What is claimed is:
1. An apparatus comprising a floating gate diode.
2. The apparatus of claim 1, wherein said floating gate diode comprises: a drain region formed in a substrate; an oxide overlying and associated with the drain region; and a floating gate overlying the oxide.
3. A sourceless memory cell, comprising: a substrate having a surface; a drain region formed in the substrate; an oxide overlying the drain region on the surface of the substrate; a floating gate overlying the oxide; wherein upon application of a voltage to the drain, a current between the drain and substrate is induced in proportion to an amount of electrons stored on the gate.
4. The memory cell of claim 3 wherein the substrate is a p-type substrate.
5. The memory cell of claim 4 wherein the substrate includes an n-well, and the drain is formed in the n-well of the substrate
6. The memory cell of claim 3 wherein the substrate is an n-type substrate.
7. the memory cell of claim 6 wherein the substrate includes a p-well, and the drain is formed in the p-well of the substrate
8. The memory cell of claim 3 further including a second oxide region overlying the drain region, and a second floating gate overlying the second oxide and respectively associated with said drain region.
9. A memory array comprising a plurality of cells, the array comprising: a substrate having a surface; a plurality of drain regions, one of said drain regions respectively corresponding to one of the plurality of cells, formed in the substrate; an oxide region overlying the plurality of drain regions on the surface of the substrate; a plurality of floating gates overlying the oxide and respectively associated with the plurality of drain regions; wherein upon application of a voltage to the drain, a current between the drain and the substrate is induced in proportion to an amount of electrons stored on the gate.
10. The memory array of claim 9 wherein one of said plurality of drain regions and one of said plurality of oxide regions is respectively associated with two of said plurality of floating gates.
11. The memory array of claim 9 further including control means for applying a current to the drain and gate to determine whether charge is trapped on any one of said floating gates.
12. A memory cell, consisting of: a drain region formed in a substrate; a gate oxide on the substrate, the gate oxide having a thickness; and a floating gate on the gate oxide, the floating gate having a first and a second ends, wherein the thickness of the gate oxide at the ends of the floating gate is greater than at the middle of the gate.
13. A floating gate diode, comprising: a drain region formed in a substrate; an oxide overlying and associated with the drain region; and a floating gate on the gate oxide, the floating gate having a first and a second ends, wherein the thickness of the gate oxide at the ends of the floating gate is greater than at the middle of the gate.
14. A memory cell, consisting of: a drain region formed in a substrate; a gate oxide on the substrate; and a floating gate on the gate oxide.
15. A data storage cell array comprising a portion of a semiconductor memory device, the array consisting of : a plurality of drain regions formed in a substrate; a gate oxide on the substrate; a plurality of floating gates on the gate oxide associated with the plurality of drain regions; means for controlling data storage and retrieval in the array; and conductive means for interconnecting the drain regions, the floating gates and the means for controlling.
16. The memory array of claim 15 wherein one of said plurality of drain regions and one of said plurality of oxide regions is respectively associated with two of said plurality of floating gates.
17. The memory array of claim 15 further including control means for applying a current to the drain and gate to determine whether charge is trapped on any one of said floating gates.
18. An article of manufacture, comprising: a memory device, the memory device comprising a floating gate diode.
19. The article of manufacture of claim 18 wherein the memory device includes: a substrate; a drain region formed in the substrate; an oxide overlying and associated with the drain region; and a floating gate overlying the oxide.
20. A method for storing data in a memory array, comprising: providing an array of floating gate diodes; selectively applying a first voltage to the gate and a second voltage to the drain to store data in the array; selectively applying a third voltage to the gate and a fourth voltage to the drain to retrieve data in the array at a given bit cell location.
21. A method for reading data in a memory array, comprising sensing the amount of current resulting when a low read voltage is applied to a memory cell.
22. The method of claim 21 wherein the method further includes, prior to said sensing step: providing said memory cell comprising a floating gate diode having a drain and in a substrate; programming charge on the floating gate diode sufficient to modulate a current between the substrate and drain during the sensing step.
PCT/US1996/017412 1996-01-22 1996-11-01 Sourceless floating gate memory device and method of storing data WO1997027633A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/589,750 US5814853A (en) 1996-01-22 1996-01-22 Sourceless floating gate memory device and method of storing data
US08/589,750 1996-01-22

Publications (1)

Publication Number Publication Date
WO1997027633A1 true WO1997027633A1 (en) 1997-07-31

Family

ID=24359362

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/017412 WO1997027633A1 (en) 1996-01-22 1996-11-01 Sourceless floating gate memory device and method of storing data

Country Status (2)

Country Link
US (1) US5814853A (en)
WO (1) WO1997027633A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6914161B2 (en) 2001-05-03 2005-07-05 Dsm Ip Assets B.V. Process to prepare a multidentate phosphine compound

Families Citing this family (82)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1289540B1 (en) * 1996-07-10 1998-10-15 Sgs Thomson Microelectronics METHOD TO AUTOMATICALLY TRANSFORM THE MANUFACTURE OF AN EPROM MEMORY CELL INTO THE MANUFACTURE OF A MEMORY CELL
DE19652547C2 (en) * 1996-12-17 2002-04-25 Infineon Technologies Ag Memory cell arrangement with a trench structure and a gate dielectric, which contains a material with charge carrier adhesion points, and method for the production thereof
EP0957521A1 (en) * 1998-05-11 1999-11-17 STMicroelectronics S.r.l. Matrix of memory cells fabricated by means of a self-aligned source process, comprising ROM memory cells, and related manufacturing process
US5879992A (en) * 1998-07-15 1999-03-09 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating step poly to improve program speed in split gate flash
US6433383B1 (en) * 1999-07-20 2002-08-13 Advanced Micro Devices, Inc. Methods and arrangements for forming a single interpoly dielectric layer in a semiconductor device
US6084262A (en) * 1999-08-19 2000-07-04 Worldwide Semiconductor Mfg Etox cell programmed by band-to-band tunneling induced substrate hot electron and read by gate induced drain leakage current
US6525371B2 (en) 1999-09-22 2003-02-25 International Business Machines Corporation Self-aligned non-volatile random access memory cell and process to make the same
US6160286A (en) * 1999-10-20 2000-12-12 Worldwide Semiconductor Manufacturing Corporation Method for operation of a flash memory using n+/p-well diode
US6266281B1 (en) 2000-02-16 2001-07-24 Advanced Micro Devices, Inc. Method of erasing non-volatile memory cells
US6215702B1 (en) 2000-02-16 2001-04-10 Advanced Micro Devices, Inc. Method of maintaining constant erasing speeds for non-volatile memory cells
US6243300B1 (en) 2000-02-16 2001-06-05 Advanced Micro Devices, Inc. Substrate hole injection for neutralizing spillover charge generated during programming of a non-volatile memory cell
US6627946B2 (en) * 2000-09-20 2003-09-30 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with control gates protruding portions
US6868015B2 (en) * 2000-09-20 2005-03-15 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with control gate spacer portions
US6727545B2 (en) 2000-09-20 2004-04-27 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with low resistance source regions and high source coupling
US6563167B2 (en) 2001-01-05 2003-05-13 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with floating gates having multiple sharp edges
US6441428B1 (en) * 2001-03-19 2002-08-27 Micron Technology, Inc. One-sided floating-gate memory cell
US6627942B2 (en) 2001-03-29 2003-09-30 Silicon Storage Technology, Inc Self-aligned floating gate poly for a flash E2PROM cell
US6385093B1 (en) 2001-03-30 2002-05-07 Advanced Micro Devices, Inc. I/O partitioning system and methodology to reduce band-to-band tunneling current during erase
US6967372B2 (en) 2001-04-10 2005-11-22 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with vertical control gate sidewalls and insulation spacers
US6743674B2 (en) * 2001-09-18 2004-06-01 Silicon Storage Technology, Inc. Method of forming a semiconductor array of floating gate memory cells and strap regions, and a memory array and strap regions made thereby
US6917069B2 (en) * 2001-10-17 2005-07-12 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with buried bit-line and vertical word line transistor
US6952033B2 (en) * 2002-03-20 2005-10-04 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with buried bit-line and raised source line
US6566706B1 (en) 2001-10-31 2003-05-20 Silicon Storage Technology, Inc. Semiconductor array of floating gate memory cells and strap regions
US6541324B1 (en) 2001-11-02 2003-04-01 Silicon Storage Technology, Inc. Method of forming a semiconductor array of floating gate memory cells having strap regions and a peripheral logic device region
US20030102504A1 (en) * 2001-12-05 2003-06-05 Geeng-Chuan Chern Method of forming different oxide thickness for high voltage transistor and memory cell tunnel dielectric
US6756633B2 (en) * 2001-12-27 2004-06-29 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with horizontally oriented floating gate edges
US6861698B2 (en) * 2002-01-24 2005-03-01 Silicon Storage Technology, Inc. Array of floating gate memory cells having strap regions and a peripheral logic device region
US6878591B2 (en) * 2002-02-07 2005-04-12 Silicon Storage Technology, Inc. Self aligned method of forming non-volatile memory cells with flat word line
US7411246B2 (en) * 2002-04-01 2008-08-12 Silicon Storage Technology, Inc. Self aligned method of forming a semiconductor memory array of floating gate memory cells with buried bit-line and raised source line, and a memory array made thereby
US6891220B2 (en) * 2002-04-05 2005-05-10 Silicon Storage Technology, Inc. Method of programming electrons onto a floating gate of a non-volatile memory cell
US6952034B2 (en) * 2002-04-05 2005-10-04 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with buried source line and floating gate
US6706592B2 (en) * 2002-05-14 2004-03-16 Silicon Storage Technology, Inc. Self aligned method of forming a semiconductor array of non-volatile memory cells
US6865407B2 (en) * 2002-07-11 2005-03-08 Optical Sensors, Inc. Calibration technique for non-invasive medical devices
US6917078B2 (en) * 2002-08-30 2005-07-12 Micron Technology Inc. One transistor SOI non-volatile random access memory cell
US6888200B2 (en) * 2002-08-30 2005-05-03 Micron Technology Inc. One transistor SOI non-volatile random access memory cell
US7042027B2 (en) * 2002-08-30 2006-05-09 Micron Technology, Inc. Gated lateral thyristor-based random access memory cell (GLTRAM)
US7005350B2 (en) * 2002-12-31 2006-02-28 Matrix Semiconductor, Inc. Method for fabricating programmable memory array structures incorporating series-connected transistor strings
US7233522B2 (en) * 2002-12-31 2007-06-19 Sandisk 3D Llc NAND memory array incorporating capacitance boosting of channel regions in unselected memory cells and method for operation of same
US7505321B2 (en) * 2002-12-31 2009-03-17 Sandisk 3D Llc Programmable memory array structure incorporating series-connected transistor strings and methods for fabrication and operation of same
US6958273B2 (en) * 2003-03-21 2005-10-25 Silicon Storage Technology, Inc. Self-aligned method of forming a semiconductor memory array of floating gate memory cells with buried floating gate, pointed floating gate and pointed channel region, and a memory array made thereby
US6873006B2 (en) * 2003-03-21 2005-03-29 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with burried floating gate and pointed channel region
US8125003B2 (en) * 2003-07-02 2012-02-28 Micron Technology, Inc. High-performance one-transistor memory cell
US6906379B2 (en) * 2003-08-28 2005-06-14 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with buried floating gate
US7015111B2 (en) * 2003-10-28 2006-03-21 Micron Technology, Inc. Use of selective oxidation to form asymmetrical oxide features during the manufacture of a semiconductor device
US7221588B2 (en) * 2003-12-05 2007-05-22 Sandisk 3D Llc Memory array incorporating memory cells arranged in NAND strings
US7023739B2 (en) * 2003-12-05 2006-04-04 Matrix Semiconductor, Inc. NAND memory array incorporating multiple write pulse programming of individual memory cells and method for operation of same
US20050128807A1 (en) * 2003-12-05 2005-06-16 En-Hsing Chen Nand memory array incorporating multiple series selection devices and method for operation of same
US7177977B2 (en) * 2004-03-19 2007-02-13 Sandisk Corporation Operating non-volatile memory without read disturb limitations
US7315056B2 (en) 2004-06-07 2008-01-01 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with program/erase and select gates
US7145186B2 (en) 2004-08-24 2006-12-05 Micron Technology, Inc. Memory cell with trenched gated thyristor
US7327611B2 (en) * 2004-09-09 2008-02-05 Macronix International Co., Ltd. Method and apparatus for operating charge trapping nonvolatile memory
US7345920B2 (en) 2004-09-09 2008-03-18 Macronix International Co., Ltd. Method and apparatus for sensing in charge trapping non-volatile memory
US7324376B2 (en) * 2004-09-09 2008-01-29 Macronix International Co., Ltd. Method and apparatus for operating nonvolatile memory cells in a series arrangement
US7170785B2 (en) * 2004-09-09 2007-01-30 Macronix International Co., Ltd. Method and apparatus for operating a string of charge trapping memory cells
US7307888B2 (en) * 2004-09-09 2007-12-11 Macronix International Co., Ltd. Method and apparatus for operating nonvolatile memory in a parallel arrangement
US7327607B2 (en) * 2004-09-09 2008-02-05 Macronix International Co., Ltd. Method and apparatus for operating nonvolatile memory cells in a series arrangement
DE602004009078T2 (en) * 2004-10-15 2008-06-19 Stmicroelectronics S.R.L., Agrate Brianza memory order
ITMI20041957A1 (en) * 2004-10-15 2005-01-15 St Microelectronics Srl MEMORY DEVICE
US7130215B2 (en) * 2004-12-28 2006-10-31 Macronix International Co., Ltd. Method and apparatus for operating a non-volatile memory device
US7072219B1 (en) * 2004-12-28 2006-07-04 Macronix International Co., Ltd. Method and apparatus for operating a non-volatile memory array
US7072220B1 (en) * 2004-12-28 2006-07-04 Macronix International Co., Ltd. Method and apparatus for operating a non-volatile memory array
US8223553B2 (en) * 2005-10-12 2012-07-17 Macronix International Co., Ltd. Systems and methods for programming a memory device
US7321145B2 (en) * 2005-10-13 2008-01-22 Macronix International Co., Ltd. Method and apparatus for operating nonvolatile memory cells with modified band structure
US7269062B2 (en) * 2005-12-09 2007-09-11 Macronix International Co., Ltd. Gated diode nonvolatile memory cell
US7272038B2 (en) * 2005-12-09 2007-09-18 Macronix International Co., Ltd. Method for operating gated diode nonvolatile memory cell
US7283389B2 (en) 2005-12-09 2007-10-16 Macronix International Co., Ltd. Gated diode nonvolatile memory cell array
US7491599B2 (en) * 2005-12-09 2009-02-17 Macronix International Co., Ltd. Gated diode nonvolatile memory process
US7888707B2 (en) * 2005-12-09 2011-02-15 Macronix International Co., Ltd. Gated diode nonvolatile memory process
US7349260B2 (en) * 2005-12-29 2008-03-25 Sandisk Corporation Alternate row-based reading and writing for non-volatile memory
US7443726B2 (en) * 2005-12-29 2008-10-28 Sandisk Corporation Systems for alternate row-based reading and writing for non-volatile memory
US7447076B2 (en) 2006-09-29 2008-11-04 Sandisk Corporation Systems for reverse reading in non-volatile memory with compensation for coupling
US7684247B2 (en) * 2006-09-29 2010-03-23 Sandisk Corporation Reverse reading in non-volatile memory with compensation for coupling
US7641226B2 (en) * 2006-11-01 2010-01-05 Autoliv Development Ab Side airbag module with an internal guide fin
US8138524B2 (en) 2006-11-01 2012-03-20 Silicon Storage Technology, Inc. Self-aligned method of forming a semiconductor memory array of floating memory cells with source side erase, and a memory array made thereby
US7492638B2 (en) * 2006-11-20 2009-02-17 Macronix International Co., Ltd. Gated diode nonvolatile memory operation
US7768825B2 (en) * 2006-11-20 2010-08-03 Macronix International Co., Ltd. Gated diode nonvolatile memory structure with diffusion barrier structure
US7419868B2 (en) * 2006-11-20 2008-09-02 Macronix International Co., Ltd. Gated diode nonvolatile memory process
US7848144B2 (en) * 2008-06-16 2010-12-07 Sandisk Corporation Reverse order page writing in flash memories
US7995384B2 (en) 2008-08-15 2011-08-09 Macronix International Co., Ltd. Electrically isolated gated diode nonvolatile memory
US8148768B2 (en) * 2008-11-26 2012-04-03 Silicon Storage Technology, Inc. Non-volatile memory cell with self aligned floating and erase gates, and method of making same
US8750037B2 (en) * 2009-06-16 2014-06-10 Globalfoundries Singapore Pte. Ltd. Non-volatile memory utilizing impact ionization and tunnelling and method of manufacturing thereof
US11546010B2 (en) 2021-02-16 2023-01-03 Northrop Grumman Systems Corporation Hybrid high-speed and high-performance switch system

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0056195A2 (en) * 1980-12-25 1982-07-21 Fujitsu Limited Nonvolatile semiconductor memory device
JPS57152164A (en) * 1981-03-16 1982-09-20 Seiko Epson Corp Semiconductor integrated circuit
US4432075A (en) * 1981-12-04 1984-02-14 Hebrew University Of Jerusalem Electrically programmable non-volatile memory
US4866493A (en) * 1985-03-13 1989-09-12 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US4953928A (en) * 1989-06-09 1990-09-04 Synaptics Inc. MOS device for long-term learning
EP0590319A2 (en) * 1992-10-02 1994-04-06 Matsushita Electric Industrial Co., Ltd. A non-volatile memory cell

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3919711A (en) * 1973-02-26 1975-11-11 Intel Corp Erasable floating gate device
JP2795408B2 (en) * 1987-03-24 1998-09-10 ソニー 株式会社 Memory device
JP3004043B2 (en) * 1990-10-23 2000-01-31 株式会社東芝 Nonvolatile semiconductor memory device
US5502668A (en) * 1991-08-16 1996-03-26 Rohm Co., Ltd. Semiconductor memory device capable of low-voltage programming
JP2585180B2 (en) * 1992-09-02 1997-02-26 三菱電機株式会社 Semiconductor memory device and method of manufacturing the same
JPH06120515A (en) * 1992-10-09 1994-04-28 Oki Electric Ind Co Ltd Method for writing-in and erasing data of semiconductor non-volatile memory
US5457652A (en) * 1994-04-01 1995-10-10 National Semiconductor Corporation Low voltage EEPROM
US5559735A (en) * 1995-03-28 1996-09-24 Oki Electric Industry Co., Ltd. Flash memory having select transistors

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0056195A2 (en) * 1980-12-25 1982-07-21 Fujitsu Limited Nonvolatile semiconductor memory device
JPS57152164A (en) * 1981-03-16 1982-09-20 Seiko Epson Corp Semiconductor integrated circuit
US4432075A (en) * 1981-12-04 1984-02-14 Hebrew University Of Jerusalem Electrically programmable non-volatile memory
US4866493A (en) * 1985-03-13 1989-09-12 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US4953928A (en) * 1989-06-09 1990-09-04 Synaptics Inc. MOS device for long-term learning
EP0590319A2 (en) * 1992-10-02 1994-04-06 Matsushita Electric Industrial Co., Ltd. A non-volatile memory cell

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 6, no. 251 (E - 147)<1129> 10 December 1982 (1982-12-10) *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6914161B2 (en) 2001-05-03 2005-07-05 Dsm Ip Assets B.V. Process to prepare a multidentate phosphine compound

Also Published As

Publication number Publication date
US5814853A (en) 1998-09-29

Similar Documents

Publication Publication Date Title
US5814853A (en) Sourceless floating gate memory device and method of storing data
US5812452A (en) Electrically byte-selectable and byte-alterable memory arrays
US6657894B2 (en) Apparatus and method for programming virtual ground nonvolatile memory cell array without disturbing adjacent cells
US6847556B2 (en) Method for operating NOR type flash memory device including SONOS cells
JP3540640B2 (en) Nonvolatile semiconductor memory device
TWI331757B (en) Self-boosting method for flash memory cells
EP1770712B1 (en) Program/erase method for P-channel charge trapping memory device
US5801993A (en) Nonvolatile memory device
KR100257661B1 (en) Non-volatile memory cell structure and process for forming same
US7787294B2 (en) Operating method of memory
US20030206440A1 (en) Bi-directional floating gate nonvolatile memory
US6909639B2 (en) Nonvolatile memory having bit line discharge, and method of operation thereof
KR100461486B1 (en) Non-volatile semiconductor memory device
US20020167843A1 (en) Method and apparatus for multiple byte or page mode programming and reading of a flash memory array
EP0370416A2 (en) Novel architecture for a flash erase EPROM memory
KR960016106B1 (en) Non-volatile semiconductor memory device
JPH09181204A (en) Pmos flash memory cell storing multilevel threshold voltage
KR101017757B1 (en) NAND Flash Memory of using Common P-Well and Method of operating the same
KR20090102262A (en) Operating method of memory device reducing lateral movement of charges
KR19990014206A (en) Nonvolatile Semiconductor Memory
US6243298B1 (en) Non-volatile memory cell capable of being programmed and erased through substantially separate areas of one of its drain-side and source-side regions
KR100379553B1 (en) A array of flash memory cell and method for programming of data thereby and method for erased of data thereby
KR19980024327A (en) Nonvolatile Semiconductor Memory Device
US6420753B1 (en) Electrically selectable and alterable memory cells
CN107945823B (en) Nonvolatile memory device, programming method thereof and data reading method thereof

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97526825

Format of ref document f/p: F

122 Ep: pct application non-entry in european phase