WO1997032340A1 - Novel vertical diode structures with low series resistance - Google Patents

Novel vertical diode structures with low series resistance Download PDF

Info

Publication number
WO1997032340A1
WO1997032340A1 PCT/US1997/002880 US9702880W WO9732340A1 WO 1997032340 A1 WO1997032340 A1 WO 1997032340A1 US 9702880 W US9702880 W US 9702880W WO 9732340 A1 WO9732340 A1 WO 9732340A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
diode
silicon
refractory metal
polysilicon
Prior art date
Application number
PCT/US1997/002880
Other languages
French (fr)
Inventor
Fernando Gonzalez
Tyler A. Lowrey
Trung Tri Doan
Raymond A. Turi
Graham R. Wolstenholme
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to AU21361/97A priority Critical patent/AU2136197A/en
Publication of WO1997032340A1 publication Critical patent/WO1997032340A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/6609Diodes
    • H01L29/66136PN junction diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/0814Diodes only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/91Diode arrays, e.g. diode read-only memory array
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/979Tunnel diodes

Definitions

  • the present invention relates to vertical diodes and more specifically to vertical diodes with low series resistance formed on a silicon wafer.
  • Microchips are commonly viewed as the brains of most electronic devices.
  • a microchip comprises a small silicon wafer upon which can be built thousands of microscopic electronic devices that are integrally configured to form electronic circuits.
  • the circuits are interconnected in a unique way to perform a desired function.
  • a diode functions as a type of electrical gate or switch.
  • An ideal diode will allow an electrical current to flow through the diode in one direction but will not allow an electrical current to flow through the diode in the opposite direction. In conventional diodes, however, a small amount of current flows in the opposite direction. This is referred to as current leakage.
  • P-type dopants are materials that when implanted within the silicon produce regions referred to as holes. These holes can freely accept electrons.
  • N-type dopants are materials that when implanted within silicon produce extra electrons. The extra electrons are not tightly bound and thus can easily travel through the silicon.
  • a diode is formed when a material doped with a P-type dopant is connected to a material doped with an N-type dopant.
  • Conventional diodes are configured by positioning the two opposing doped materials side by side on a microchip. This side by side positioning, however, uses a relatively large amount of surface space on the microchip. As a result, larger microchips are required.
  • each side of the diode must have an electrical connection that either brings electricity to or from the diode.
  • the minimal size of each side of the diode is in part limited in that each side must be large enough to accommodate an electrical connection. Since conventional diodes have a side by side configuration with each side requiring a separate electrical connection, the ability to miniaturize such diodes is limited. In addition, the requirement of having side by side electrical connections on a single diode increases the size and complexity of the microchip.
  • the purpose of the present invention is to provide improved diodes and their method of manufacture.
  • the present invention provides improved diodes that use a minimal amount of surface area on a microchip.
  • the present invention also provides improved diodes that are easily connected to other electronic devices of an integrated circuit.
  • the present invention provides improved diodes having improved current flow and efficiency.
  • the present invention provides improved diodes having a heavily doped area and a lightly doped area with minimal resistance and current leakage. Further, the present invention provides improved diodes that can be selectively sized.
  • a vertical diode is provided on a silicon wafer.
  • the silicon wafer is doped with a first type of dopant and has an exposed surface.
  • a vertical diode incorporating features of the present invention is manufactured by initially highly doping the exposed surface of the silicon wafer with a second type of dopant to form an active region.
  • the active region is covered by a refractory metal suicide layer, preferably titanium suicide.
  • the suicide layer has a relatively low resistance and, thus, ultimately decreased the resistance through the vertical diode.
  • An insulation layer such as silicon dioxide, is then formed over the refractory metal suicide layer.
  • the insulation layer is formed using conventional oxidation deposition processes.
  • a conventional masking and etching process is used to etch a diode trench through the insulation layer so as to expose a portion of the refractory metal suicide layer.
  • the diode trench is defined by an interior surface which contacts the refractory metal suicide layer.
  • the diode trench is next filled with amorphous silicon which is then lightly doped with the second type of dopant.
  • the amorphous silicon forms a silicon plug within the diode trench.
  • the silicon plug has a bottom portion contacting the refractory metal suicide layer and a top portion separated from the refractory metal suicide layer by the bottom portion.
  • the amorphous silicon is next heated to recrystallize the amorphous silicon into large grain polysilicon.
  • the second portion of the silicon plug, now converted into polysilicon, is then heavily doped with the first type of dopant.
  • the doping is performed by ion implantation followed by a heat treatment, such as RTP, for activation of the dopant.
  • a metal contact is secured to the top portion of the silicon plug to complete the vertical diode.
  • the diode Since the diode has a vertical formation, use of the surface area on the silicon microchip is minimized. Furthermore, as there is only one connection point on top of the diode, the diode is easier to connect to other elements and is easier to size.
  • a programmable resistor is positioned between the metal contact and the top portion of the silicon plug.
  • the programmable resistor comprises chalcaginide material and barrier materials.
  • One preferred barrier material is titanium nitride.
  • the programmable resistor allows the diode to have memory characteristics.
  • a second refractory metal suicide layer is be formed on the interior surface of the diode trench prior to deposition of the amorphous silicon.
  • This second suicide layer which is preferably titanium suicide, is used to decrease the resistance through the lightly doped end of the inventive diode.
  • Formation of the second refractory metal suicide layer is preferably accomplished by initially depositing a layer of sacrificial polysilicon on the interior surface of the diode trench. A blanket layer of titanium or some other refractory metal is then deposited over the polysilicon layer. Sintering is then used to form the two layers into titanium suicide.
  • the silicon wafer has an oxide layer with a hole etched therethrough to communicate with a silicon substrate.
  • the silicon substrate is doped with a P-type dopant.
  • the hole in the oxide layer is filled with a polysilicon plug that is heavily doped with an N-type dopant.
  • the resulting silicon wafer is heated to a temperature sufficient to cause a portion of the dopants in the polysilicon plug to diffuse into the silicon substrate.
  • a diode is formed having a junction located within the silicon substrate.
  • a programmable resistor and metal contact can then be positioned on top of the polysilicon plug.
  • a vertical diode is formed by initially lightly doping a silicon substrate with a P-type dopant to form an active region. An oxide layer is then deposited over the silicon substrate. Holes are etched through the oxide layer down to the active region in the silicon substrate. The entire silicon wafer is then positioned within a reactor chamber where an epitaxial silicon layer is grown at the bottom of the holes against the active region. Once the epitaxial silicon layer is grown, the remaining portion of the holes are filled with a polysilicon plug that is heavily doped with an N-type dopant. The silicon wafer is then exposed to an elevated temperature that causes a portion of the dopants in the polysilicon plug to diffuse into a top portion of the epitaxial silicon layer. As a result, a diode is formed wherein the junction is positioned within the epitaxial silicon layer. As before, a programmable resistor and metal contact can then be positioned on top of the polysilicon plug.
  • Figure 1 is a cross-sectional elevation view of a silicon wafer having an oxide layer covering a portion thereof;
  • Figure 2 is a cross-sectional elevation view of the silicon wafer in Figure 1 having an active region
  • Figure 2a is a cross-sectional elevation view of the silicon wafer in Figure 2 having a refractory metal deposited thereon so as to cover the active region
  • Figure 2b is a cross-sectional elevation view of the silicon wafer in Figure 2a having the refractory metal partially removed and converted to a suicide layer over the active region;
  • Figure 3 is a cross-sectional elevation view of the silicon wafer in Figure 2b having an insulation layer covering the suicide layer
  • Figure 4 is a cross-sectional elevation view of a plurality of diode trenches extending through the insulation layer of Figure 3 and to the suicide layer;
  • Figure 5 is a cross-sectional elevation view of the silicon wafer in Figure 4 having amorphous silicon filling the diode trenches;
  • Figure 6 is a cross-sectional elevation view of the silicon wafer in Figure 5 having a planarized surface to form silicon plugs filling the diode trenches;
  • Figure 7 is a cross-sectional elevation view of the silicon wafer in Figure 6 wherein each of the silicon plugs comprises a top portion doped with a first type dopant and a bottom portion doped with a second type dopant;
  • Figure 8 is a cross-sectional elevation view of the silicon wafer in Figure 7 having a programmable resistor and a metal contact;
  • Figure 8a is an enlarged side view of the programmable resistor in Figure 8 and a diode combination
  • Figure 9 is a cross-sectional elevation view of the silicon wafer in Figure 8a without the programmable resistor material
  • Figure 10 is a cross-sectional elevation view of the silicon wafer shown in Figure 6 having a polysilicon layer and a refractory metal layer;
  • Figure 11 is a cross-sectional elevation view of the silicon wafer in Figure 10 wherein the polysilicon layer and the refractory metal layer are converted to a single suicide layer;
  • Figure 12 is a cross-sectional elevation view of the silicon wafer in Figure 11 having a layer of amorphous silicon;
  • Figure 13 is a cross-sectional elevation view of the silicon wafer in Figure 12 after planarization
  • Figure 14 is a cross-sectional elevation view of the silicon wafer in Figure 13 having an oxide layer and a photoresist layer each having a channel positioned therethrough to each of a plurality of silicon plugs, each of the silicon plugs having a top portion and a bottom portion;
  • Figure 15 is a cross-sectional elevation view of the silicon wafer in Figure 14 having a programmable resistor and a metal contact;
  • Figure 16 is a cross-sectional elevation view of the silicon wafer in Figure 14 having a metal deposited on each of the silicon plugs;
  • Figure 17 is a cross-sectional elevation view of the silicon wafer in Figure 16 having a programmable resistor and metal contact and further showing a connection plug for delivering electricity to the inventive diodes;
  • Figure 18 is a cross-sectional elevation view of an alternative embodiment of a silicon wafer having an oxide layer and polysilicon layer;
  • Figure 19 is a cross-sectional elevation view of the silicon wafer in Figure 18 having an active region formed by dopants diffused from the polysilicon layer;
  • Figure 20 is a cross-sectional elevation view of another alternative embodiment of a silicon wafer having a pair of active regions separated by field oxide regions;
  • Figure 21 is a top plan view of the silicon wafer shown in Figure 20;
  • Figure 22 is a cross-sectional elevation view of the silicon wafer shown in Figure 20 having an epitaxial silicon layer and a polysilicon layer;
  • Figure 22 A is a cross-sectional elevation view of the silicon wafer shown in Figure 22 wherein the epitaxial silicon layer has been doped by diffusion from the polysilicon layer;
  • Figure 23 is a side cross-sectional elevation view of the silicon wafer in Figure 22 A showing the formation of a pair of adjacent diodes;
  • Figure 24 is a top plan view of the silicon wafer in Figure 23;
  • Figure 25 is a cross-sectional elevation view of the silicon wafer shown in Figure 23 having a programmable resistor and metal contact positioned at the top of each diode;
  • Figure 25 A is a cross-sectional elevation view of the silicon wafer in Figure 25 showing a strapping configuration over the diodes;
  • Figure 26 is a cross-sectional elevation view of an alternative embodiment of a silicon wafer having an active region
  • Figure 27 is a cross-sectional elevation view of the silicon wafer in Figure 26 having a doped polysilicon layer positioned thereon;
  • Figure 28 is a cross-sectional elevation view of the silicon wafer in Figure 27 having a plurality of oppositely doped columns;
  • Figure 29 is a cross-sectional elevation view of the silicon wafer in Figure 28 having an oxide layer covering the columns with contacts extending through the oxide layer down to the columns;
  • Figure 30 is a cross-sectional elevation view of the silicon wafer in Figure 29 showing the inventive diodes having a strapping with programmable resistors shown as well.
  • the present invention relates to improved vertical diodes and methods for manufacturing such diodes on a silicon wafer.
  • Layered wafer 10 comprises a conventional silicon wafer 12 overlaid by an oxide layer 14.
  • Silicon wafer 12 is doped with a first type dopant.
  • first type dopant and “second type dopant” can each refer either to an N-type dopant or a P-type dopant.
  • the convention must be maintained. That is, either all first type dopants must be N doped and all second type dopants P doped, or all first type dopants must be P doped and all second type dopants N doped.
  • Oxide layer 14 is shown as having a hole 16 formed therethrough to expose a contact surface 15 on wafer 12. Hole 16 can be formed using any conventional masking and etching processes. As shown in Figure 2, an active region 18 is formed in wafer 12 by heavily doping wafer 12 through contact surface 15 with a second type dopant. Once active region 18 is obtained, a refractory metal suicide layer 17, seen in Figure 2b, is formed over active region 18. As depicted in Figure 2a, refractory metal suicide layer 17 is formed by initially depositing a refractory metal layer 19 over layered wafer 10 so as to contact and cover active region 18. Refractory metal layer 19 preferably has a thickness ranging from about 500 Angstroms to about 1000 Angstroms.
  • Refractory metal layer 19 may be accomplished by sputtering, chemical vapor deposition, or most other process by which such metals are deposited.
  • Refractory metal layer 19 is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used.
  • RTP rapid thermal processing
  • TiN nitrogen
  • refractory metal layer 19 reacts with the surrounding nitrogen to form a nitride, for example, TiN.
  • the portion of refractory metal layer 19 adjacent to active region 18 reacts with the silicon to form refractory metal suicide layer 17 seen in Figure 2b.
  • the composition of refractory metal suicide layer 17 is dependent on the refractory metal used. Where Ti is used, refractory metal suicide layer 17 is TiSi 2 .
  • Other suicides that can be formed include, by way of example, WSi TaSi 2 , CoSi 2 , and
  • layered wafer 10 is etched to remove the refractory metal nitride but leave refractory metal suicide layer 17.
  • the resulting configuration as shown in Figure 2b, has refractory metal suicide layer 17 both contacting and covering active region 18.
  • an insulation layer 20 is formed over layered wafer 10 so as to cover refractory metal suicide layer 17.
  • Insulation layer 20 is preferably silicon dioxide (SiO 2 ) formed through a deposition oxidation process. Although most conventional deposition oxidation processes will work, high temperature, thermal oxidation processes are preferably not used. The use of high temperatures during oxidation can drive the dopant out of active region 18.
  • the deposition oxidation process be performed at a temperature ranging from about 750 °C to about 900 °C.
  • Insulation layer 20 is next planarized by either chemical-mechanical polishing (CMP) or photoresist etchback, as shown in Figure 3.
  • a diode trench 24 is next formed through insulation layer 20 using conventional masking and etching processes. Diode trench 24 extends through insulation layer
  • Diode trench 24 is further defined by an interior surface 25 which comprises opposing sidewalls 26 formed from insulation layer 20 and a floor 28 formed from a portion of refractory metal suicide layer 17.
  • a plurality of diode trenches 24 and subsequent diode structures can simultaneously be made. Since each of the diode trenches and the diodes formed therein are substantially identical, however, reference will only be made to a single structure.
  • the next manufacturing step entails filling each diode trench 24 with amorphous silicon.
  • the filling step is accomplished by initially depositing an amo ⁇ hous silicon layer 36 over layer wafer 10, thereby simultaneously covering insulation layer 20 and either substantially or completely filling each diode trench 24.
  • Amo ⁇ hous silicon layer 36 is preferably deposited using an open or closed tube deposition process that simultaneously deposits and dopes amo ⁇ hous silicon layer 36. Once amo ⁇ hous silicon layer 36 is deposited, the amo ⁇ hous silicon is lightly doped with the same dopant (second type dopant) as active region 18.
  • chemical mechanical polishing is next used to remove a portion of amo ⁇ hous silicon layer 36 such that insulation layer 20 is exposed. As shown in Figure 6, this step results in layered wafer 10 having an exposed planarized surface 37. Furthermore, each diode trench 24 is left being filled with a silicon plug 38. Silicon plug 38 contacts refractory metal suicide layer 17 at floor 28 and is bounded by insulation layer 20 at side walls 26. Chemical mechanical polishing is the preferred method for removing amo ⁇ hous silicon layer 36 since it eliminates the need for masking. Alternatively, photoresist etchback can be used for partial removal of amo ⁇ hous silicon layer 36.
  • Amo ⁇ hous silicon has a higher current leakage than either polysilicon or epitaxial silicon.
  • one embodiment of the preferred invention recrystallizes the amo ⁇ hous silicon into substantially large grain polysilicon after the amo ⁇ hous silicon is deposited.
  • Amo ⁇ hous silicon recrystallizes into large grains of polysilicon when it is exposed to elevated temperatures in a range between about 550 °C to about 650 °C over a period of time.
  • the crystal grain size increases as the exposure time increases at a constant temperature.
  • the surface area of the grains decrease per unit volume. Accordingly, the number of boundary layers between the grains also decrease per unit volume. As the grain boundaries decrease, the current leakage decreases. Time and energy required for recrystalization, however, increases manufacturing costs.
  • the amo ⁇ hous silicon is preferably heated at a temperature ranging from about 450 °C to about 550 °C with about 500 °C to about 530°C being more preferred.
  • the amo ⁇ hous silicon is preferably exposed to the above temperatures for a period of time ranging from about 18 hours to about 48 hours with about 18 hours to about 30 hours being more preferred.
  • the amo ⁇ hous silicon is converted to a polysilicon preferably having an average grain size ranging from about 0.3 microns to about 0.8 microns with about 0.4 microns to about 0.6 microns being more preferred.
  • the amo ⁇ hous silicon is heated in a hydrogen rich environment.
  • the hydrogen fills the dangling bonds at the grain boundaries, thereby helping to anneal the grains together.
  • annealing of the grains helps to further decrease the current leakage.
  • diode trench 24 preferably has a width in a range between about 0.3 microns to about 0.8 microns with about 0.4 microns to about 0.6 microns being more preferred.
  • Formation of the large grain polysilicon is preferably accomplished directly after deposition of amo ⁇ hous silicon layer 36 but, as in an alterative process, can be performed after chemical-mechanical polishing of amo ⁇ hous silicon layer 36.
  • a photoresist layer 41 is positioned over planarized surface 37, as shown in Figure 7. Photoresist layer 41 is patterned to independently expose silicon plug 38. Ion implantation is then used to heavily dope a top portion 42 of silicon plug 38 with the first type dopant. Photoresist layer 41 is then removed.
  • silicon plug 38 comprises top portion 42 which is separated from refractory metal silicide layer 17 by a bottom portion 44. Bottom portion 44 is identified as the portion of plug 38 that was not subjected to the ion implantation of the first type of dopant. As such, bottom portion 44 is still lightly doped with the second type of dopant.
  • the dopant After the ions from the first type of dopant have been implanted into top portion 42 of silicon plug 38, the dopant must be activated.
  • the dopant is activated using RTP.
  • the RTP cycle preferably heats top portion 42 to a temperature in a range between about 950 °C to about 1100 °C, over a time period between about 5 seconds to about 20 seconds.
  • Other conventional annealing processes can also be used to activate the dopant.
  • the inventive diode can be used as a memory device.
  • a programmable resistor 46 is next positioned over and in contact with top portion 42 of silicon plug 38.
  • the term "programmable resistor” defines a plurality of alternatively stacked layers of memory material, such as ovonic or chalcaginide, and barrier material, such as titanium nitride. In the preferred embodiment, there is a layer of chalcaginide material surrounded by two to five layers of barrier material.
  • a metalization step forms a metal contact 48, as shown in Figure 8, in contact with programmable resistor 46 to form a vertical diode 50.
  • Metal contact 48 is formed using the same steps as discussed above, namely, deposition, masking, and etching.
  • Figure 8A discloses one embodiment of programmable resistor 46 situated on a substrate 12 with a layer of carbon or titanium nitride layer 47 superadjacent to substrate 12. Situated upon layer 12 is a layer 49 of SiN, and a layer 53 of chalcaginide material. Over layer 53 is another layer 47 of carbon or titanium nitride, and upon that layer 47 is another layer 49 of SiN. Finally, a metal layer 51 is situated upon the top most layer 49 which is also composed of SiN. Metal layer 51 also makes contact through a contact hole in lower layer 49 with top most layer 47. Layer 53 also makes contact through a contact hole in lower layer 49 with lower layer 47.
  • programmable resistor 46 can be removed.
  • metal contact 48 is secured directly to top portion 42 of silicon plug 38.
  • resistance through the inventive diode is decreased by lining diode trench 24 with a second refractory metal silicide layer.
  • top portion 42 is heavily doped with the first type dopant.
  • bottom portion 44 of the diode must be lightly doped so as to limit current leakage in the reverse bias direction. In general, a lighter doping will decrease the current leakage. As the dosage decreases, however, the resistance also increases. It is therefore desirable to design a structure that decreases the resistance through bottom portion 44 without increasing leakage.
  • a sacrificial polysilicon layer 30 is deposited on layered wafer 10.
  • Polysilicon layer 30 is deposited with good step coverage on interior surface 25 of diode trench 24.
  • Deposition of polysilicon layer 30 is performed using conventional methods such as sputtering or chemical vapor deposition. It is preferred that polysilicon layer 30 be deposited in a thickness ranging between about 200 Angstroms to about 500 Angstroms.
  • Refractory metal layer 32 is subsequently deposited over polysilicon layer 30.
  • Refractory metal layer 32 preferably has a thickness ranging from about 500 Angstroms to about 1000 Angstroms. Deposition of refractory metal layer 32 may be accomplished by sputtering, chemical vapor deposition, or most other process by which metals are deposited.
  • Refractory metal layer 32 is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used.
  • Refractory metal silicide layer 34 has a relatively low contact resistance and is positioned so as to line interior surface 25 of diode trench 24.
  • the composition of refractory metal silicide layer 34 is dependent on the refractory metal used. Where Ti is used, refractory metal silicide layer 34 is TiSi 2 .
  • Other suicides that can be formed include, by way of example, WSi 2 TaSi 2 , CoSi 2 and MoSi 2 .
  • the sintering step is performed at a temperature ranging from about 500 °C to about 700°C, and an exposure time ranging between about 5 seconds to about 20 seconds.
  • Conventional heat treating processes such as RTP, can be used for the sintering. In the preferred embodiment, however, the heating does not need to be performed in a nitrogen rich atmosphere since planarization will be performed using chemical mechanical polishing.
  • amo ⁇ hous silicon layer 36 is deposited, as shown in Figure 12, over refractory metal silicide layer 34.
  • Amo ⁇ hous silicon layer 36 is deposited in the same manner as discussed with regard to Figure 5 and thus fills diode trench 24.
  • amo ⁇ hous silicon used in amo ⁇ hous silicon layer 36 and housed within diode trench 24 is heated to form large grain polysilicon.
  • the preferred size of diode trench 24 and the average diameter grain size of the polysilicon are substantially as previously disclosed.
  • a protective and insulative silicon layer 40 is deposited, as shown in Figure 14, in a blanket over layered wafer 10 so as to span diode trench 24.
  • Insulative silicon layer 40 can be composed of either silicon dioxide or silicon nitride. Silicon layer 40 is preferably deposited in the same manner as discussed with insulation layer 20.
  • Photoresist layer 41 Shown positioned on top of silicon layer 40 is a photoresist layer 41.
  • Photoresist layer 41 is patterned to mask silicon layer 40 so that conventional etching can be performed to produce a passageway 56 that extends through silicon layer 40 and exposes silicon plug 38 within diode trench 24.
  • Passageway 56 preferably has a width smaller than the width of silicon plug 38 and is centrally aligned on silicon plug 38 so as not to expose or contact refractory metal silicide layer 34.
  • Silicon plug 38 is then heavily doped through passageway 56 with the first type of dopant to form a top portion 52 of silicon plug 38, as shown in Figure 14.
  • Plug 38 is thus shown as comprising a "U" shaped bottom portion 54 being lightly doped with the second type of dopant.
  • Top portion 52 is bounded within bottom portion 54 and is heavily doped with the first type of dopant.
  • Top portion 52 is formed in the same method as discussed with respect to the formation of top portion 42 in Figure 7. The difference between top portion 52 and top portion 42 is that top portion 52 must be bounded by bottom portion 54 so as not to contact refractory metal silicide layer 34.
  • a programmable resistor 46 is deposited over silicon layer 40 and within passageway 56 so as to contact top portion 52 of silicon plug 38.
  • a metal contact 48 is positioned on programmable resistor 46 to complete a vertical diode 58 inco ⁇ orating features of the present - 12 - invention.
  • programmable resistor 46 can be eliminated if desired so that metal contact 48 directly contacts top portion 52 of silicon plug 38.
  • diode trench 24 By lining diode trench 24 with refractory metal silicide layer 34, the area of lightly doped bottom portion 54 is mimmized. In turn, minimizing bottom portion 54 decreases the resistance through diode 58. The resistance is further decreased by the fact that the current flows through refractory metal silicide layer 34 which has an extremely high conductance and thus low resistance.
  • a Schotkky diode can be formed inco ⁇ orating features of the present invention.
  • a Schotkky diode is formed by placing a metal in contact with a lightly doped region.
  • a platinum silicide (PtSi 2 ) layer 60 is formed on the exposed surface of silicon plug 38, as shown in Figure 16.
  • Platinum silicide layer 60 is formed using the same methods as discussed in the formation of refractory metal silicide layer 34.
  • a layer of sacrificial polysilicon is deposited over silicon plug 38.
  • a layer of platinum is then deposited over the sacrificial polysilicon. Sintering is then used to form the PtSi 2 .
  • other refractory metals such as those previously discussed with regard to refractory metal silicide layer 34, can replace the platinum and thus form alternative suicides.
  • the diode can then be finished by selectively attaching a programmable resistor 46 and a metal contact 48 as previously discussed.
  • connection plug 62 is formed through insulation layer 20 so as to contact refractory metal silicide layer 17.
  • Connection plug 62 is formed by initially etching a connection trench 64 having an interior surface 65 through insulation layer 20.
  • Connection trench 64 has substantially the same configuration as diode trench 24 and is preferably formed at the same time and in the same manner as diode trench 24. The formation of diode trench 24 is as discussed with regard to Figure 4.
  • titanium layer 66 is deposited on interior surface 65 of connection trench 64. Titanium layer 66 is deposited in the same manner, as discussed with regard to Figure 10, that refractory metal layer 32 is deposited over polysilicon layer 30. In one embodiment, titanium layer
  • connection trench is filled with tungsten (W), using a deposition process, to form a tungsten plug 68.
  • a metal contact 70 preferably made of aluminum, is positioned to contact tungsten plug 68.
  • an electrical current delivered to metal contact 70 travels through connection trench 64 and along active region 18 where it enters each of the connected diodes.
  • the present invention also discloses other embodiments of vertical diodes that minimize resistance and current leakage.
  • an additional embodiment of a vertical diode inco ⁇ orating features of the present invention is disclosed in Figures 18 and 19.
  • a silicon substrate 80 of a silicon wafer 81 has been overlaid by an oxide layer 82.
  • Silicon substrate 80 is lightly doped with a first type dopant that is preferably a P-type dopant.
  • silicon substrate 80 can be doped with an N-type dopant.
  • a convention masking and etching process has been used to form a hole 84 through oxide layer 82 to expose a surface 86 of silicon substrate 80.
  • a polysilicon layer 85 has been deposited in a blanket layer over silicon wafer 81 so as to fill hole 84.
  • Polysilicon layer 85 is deposited in an open or closed deposition tube so as to simultaneously be heavily doped with a second type dopant.
  • a CMP or other planarizing step has been used to remove the portion of polysilicon layer 85 above oxide layer 82.
  • a silicon plug 88 is formed within hole 84.
  • silicon wafer 81 is heated to an elevated temperature, such as by using an RTP or tube furnace step, so as to diffuse a portion of the doping ions from polysilicon plug 88 into silicon substrate 80, thereby forming an active region 90.
  • the benefit conferred in doping by diffusion is that such doping allows for shallow junction formation.
  • Preferred process flow parameters for diffusion of the doping ions are a heat cycle of 30 minutes at 900°C in an atmosphere of gaseous diatomic nitrogen within a batch processing tube furnace.
  • a vertical diode 91 is formed having a junction 93 formed at the interface of active region 90 and silicon substrate 80.
  • a programmable resistor 87 and a metal contact 89 can be formed over polysilicon plug 88 in substantially the same way that programmable resistor 46 and metal contact 48 are formed over silicon plug 38 in Figure 18.
  • junction 93 is formed within the single crystal structure of silicon substrate 80 and thus has relatively low resistance and low current loss.
  • active region 90 has a larger diameter than hole 84. This increase in size of active region 90 can create isolation problems when attempting to densely compact a plurality of vertical diodes 91 in a defined area. More specifically, if the adjacent diodes are formed too close together, a short can occur between adjacent active regions 90 as a voltage is applied to the diodes. To prevent shorts, the diodes must be placed further apart, thereby decreasing their formation density.
  • the present invention also discloses inventive diode configurations that maximize compaction and minimize the possibility of shorting.
  • the method for forming the below alternative embodiment of an inventive diode is discussed as part of an integrated system for simultaneously forming a plurality of memory capable diodes that have low series resistance. It is submitted, however, that those skilled in the art would be able to use the present disclosure to construct and use the diode portion of the system in any environment where a diode is needed.
  • the first step in formation of the inventive diode is to use a local oxidation of silicon (LOCOS) process to grow a series of field oxide regions 92 on a silicon substrate 94 of a silicon wafer 95.
  • LOC local oxidation of silicon
  • Silicon substrate 94 was initially doped with an N-type dopant and has a series of exposed surfaces 96 positioned between each adjacent field oxide region 92. Next, each exposed surface 96 is lightly doped by ion implantation with P-type dopants to form active regions 98.
  • the configuration shown in Figure 20 in which two active regions 98 and three oxide lines 92 are shown is simply illustrative. In practice, any number of active regions 98 and oxide lines 92 can simultaneously be formed on silicon wafer 95.
  • Figure 21 is a top view of a section of silicon wafer 95 showing the elements described above in Figure 20.
  • oxide lines 92 and active regions 98 each have a length extending along the surface of silicon wafer 95.
  • active regions 98 act as digit lines that communicate with discrete diodes formed on active region 98.
  • alternating portions of active region lines 98 are heavily doped with a P-type dopant. This is accomplished by using a layer of photoresist to initially cover active regions 98. A conventional masking and etching process is then used to expose those portion of active regions 98 that are to be heavily doped. Ion implantation is then used to dope the exposed areas. With the layer of photoresist removed, Figure 21 shows active regions 98 as comprising alternating P plus active regions 100 and P minus active regions 102.
  • FIG 22 is a cross-sectional view of silicon wafer 95 taken across P minus active region 102.
  • a blanket oxide layer 104 has been deposited over silicon wafer 95.
  • oxide layer is inte ⁇ reted to include a layer made out of any insulative silicon material, e.g. silicon monoxide, silicon dioxide, and silicon nitride.
  • CMP Chemical mechanical polishing
  • a silicon nitride layer 108 that can also be subjected to a CMP process.
  • silicon nitride layer 108 functions as an etch stop for later processing.
  • a conventional masking and etching process has next been used to form holes 110 that extend through silicon nitride layer 108, oxide layer 104, and exposed surface 96 of P minus active regions 102.
  • holes 110 formed silicon wafer 95 is positioned in a reactor chamber and an epitaxial silicon layer 112 is grown exclusively on exposed surface 96 of P minus active regions
  • Epitaxial silicon layer 112 is lightly doped during growth with a P-type dopant. The growing of epitaxial silicon is both a time consuming and expensive process. As such, it is preferable to minimize the thickness of epitaxial silicon layer 112 so as to minimize the amount of epitaxial silicon that needs to be grown. As discussed in greater detail below, however, epitaxial silicon layer 112 must be sufficiently thick to enable the formation of a junction for the inventive diode. As such, it is preferable that epitaxial silicon layer 112 have a thickness in a range between about 1500 Angstroms to about 3000 Angstroms, with about 2000 Angstroms to about 2500 Angstroms being more preferred.
  • Methods for forming epitaxial silicon layer 112 are known in the art, but a preferred method for the forming is at a temperature of 950 - 1200 °C in an atmosphere of silane, SiH 2 Cl 2 , or disilane, and the deposition method is LPCVD at 1000 Angstroms per minute. Alternatively, atmospheric pressure deposition can also be employed.
  • a polysilicon layer 111 has been deposited over silicon wafer 95 so as to fill the remaining portion of each hole 110.
  • Polysilicon layer 111 is heavily doped during deposition with an N-type dopant.
  • a CMP process is then used to planarize polysilicon layer 111 down to silicon nitride layer 108.
  • Figure 22 A shows contact holes 110 being filled with lightly P doped epitaxial silicon layer 112 contacting P minus active region 102 and a N doped polysilicon plug 114 positioned on top of epitaxial silicon layer 112.
  • Silicon wafer 95 is next heated to an elevated temperature, such as by using an RTP process, sufficient to cause a portion of the N-type dopants in polysilicon plug 114 to diffuse into a top portion 115 of epitaxial silicon layer 112.
  • a diode is formed having a junction 123, defined by the interface between a top portion 115 and a bottom portion 117 of epitaxial silicon layer 112.
  • Top portion 115 is defined by the area that is N doped by the ions diffused from polysilicon plug 114.
  • Bottom portion 117 is the remaining area of epitaxial silicon layer 112.
  • junction 123 is isolated within hole 110, similarly constructed diodes can be formed closer together at increased density without fear of shorting.
  • Figure 23 is a cross-sectional view taken along the length of one line of active regions 98.
  • two adjacent holes 110 are simultaneously formed within P minus active regions 102 according to the above process.
  • two vertical diodes can simultaneously be formed.
  • a conventional masking and etching process can be used to form a hole 120 in each of P plus active regions 100 on opposing sides of P minus active regions 102.
  • Holes 120 extend through silicon nitride layer 108 and oxide layer 104 and expose P plus active region 100.
  • a polysilicon layer is then deposited over silicon wafer 95 so as to fill each of holes 120.
  • the polysilicon layer is heavily doped during deposition with a P-type dopant.
  • a CMP process is then used to remove the portion of the polysilicon layer above silicon nitride layer 108 so that polysilicon plugs 122 are formed filling contact holes 120.
  • a programmable resistor 116 can be formed in contact with polysilicon plug 114 in the same manner that programmable resistor 46 is formed in contact with polysilicon plug 38 in Figure 8.
  • metal row lines 118 are formed that span between active regions 98 to cover and contact aligned programmable resistors.
  • Metal row lines 118 are formed by initially depositing a metal layer over silicon wafer 95 so as to cover programmable resistors 116. A layer of photoresist is next deposited over the metal layer. A conventional masking and etching process is used to remove the unwanted portion of the metal layer so that only the metal row lines 118 connecting and covering programmable resistors 116 remain. The remaining photoresist material is then removed. - 16 -
  • a blanket oxide layer 124 is deposited over silicon wafer 95 so as to cover metal row lines 118.
  • a CMP step is used to planarize oxide layer 124 so that a smooth surface 126 is obtained.
  • a layer of photoresist is deposited over surface 126.
  • Masking and etching steps are then used to form channels 128 extending through oxide layer 124 and down to polysilicon plugs 122.
  • Channel 128 has a diameter slightly larger than the diameter of contact hole 120 so that a portion of silicon nitride layer 108 is exposed.
  • a conductive material such as any conventional metal, is next deposited in a blanket layer to fill channels 128 and interconnect polysilicon plugs 122 on opposing sides of the vertical diodes.
  • This is preferably accomplished by depositing a titanium layer 130, or other refractory metal, by the process of sputtering so that a thin layer is formed on the interior surface of contact hole 120.
  • a layer 132 of tungsten is deposited by CVD methods so that a thin layer is deposited over layer 130.
  • Layer 130 is composed of TiN, titanium, or both TiN and titanium layer.
  • a CMP step, or a etchback dry etch step is then used to remove layer 130 and tungsten layer 132 that is not within contact hole 120.
  • a blanket layer of tungsten is deposited over silicon wafer 95 so as to fill the remaining area within channel 128, thereby providing strapping over the vertical diodes.
  • the present invention also discloses other embodiments of low series resistance, vertical diodes that inco ⁇ orate strapping.
  • vertical diodes are formed on a silicon wafer 137 by initially lightly implanting a P-type dopant in an N doped silicon substrate 138 to form an active region 136.
  • Active region 136 comprises a digit line that is bounded on opposing sides by field oxide 140.
  • a polysilicon layer 142 is next deposited in a blanket layer over silicon wafer 137.
  • Polysilicon layer 142 is heavily doped by ion implantation with an N-type dopant.
  • a photoresist layer 146 is next deposited over polysilicon layer 140.
  • Conventional masking and etching steps are then used to form holes 144 through photoresist 142 that expose select portions of polysilicon layer 140.
  • P-type dopants are then implanted through holes 144 so as to heavily dope portions of polysilicon layer 140.
  • polysilicon layer 142 is shown as having heavily N doped regions 146 and heavily P doped regions 148.
  • an additional photolithography step is used to selectively remove portions of polysilicon layer 142 so that a plurality of heavily N doped columns 150 and heavily P doped columns 152, corresponding respectively to N doped regions 146 and P doped regions 148, project from active region 136.
  • Silicon wafer 137 is next heated to an elevated temperature, such as by an RTP step, so as to partially diffuse the dopant ions within columns 150 and 152 into the active region 136, thereby forming infused regions 154 below columns 150 and infused regions 155 below columns 152.
  • vertical diodes are formed have a junction 153 at the interface between silicon substrate 138 and infused regions 155.
  • a blanket silicon oxide layer 156 i.e., silicon monoxide or silicon dioxide, is next deposited over the silicon wafer 137 so as to cover columns 150 and 152.
  • a - 17 - photolithography process is used to etch channels 158 through silicon oxide layer 156 down to each of the columns 150 and 152.
  • a refractory metal silicide layer 160 and a refractory metal nitride layer 161 are next formed on the interior surface of each of the channels 158.
  • Refractory metal silicide layer 160 is formed by initially depositing a refractory metal layer over silicon oxide layer 156 so that the interior surface of channels 158 are lined with the refractory metal layer.
  • Deposition of the refractory metal layer may be accomplished by sputtering, chemical vapor deposition, or most other process by which metals are deposited.
  • the refractory metal layer is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used.
  • an RTP step is used to sinter the refractory metal layer.
  • the sintering step is performed in a nitrogen (N 2 ) rich environment at a temperature ranging from about 500°C to about 650°C.
  • the preferred exposure time ranges between about 10 seconds to about 20 seconds.
  • refractory metal nitride layer 161 for example, TiN.
  • refractory metal nitride layer 161 for example, TiN.
  • refractory metal silicide layer 160 reacts with the polysilicon to form refractory metal silicide layer 160.
  • the composition of refractory metal silicide layer 160 is dependent on the refractory metal used. Where Ti is used, refractory metal silicide layer 160 is TiSi 2 .
  • Other suicides that can be formed include, by way of example, WSi 2 TaSi 2 , CoSi 2 , and MoSi 2 .
  • a tungsten layer is next deposited in a blanket over silicon wafer 137 so as to fill the remaining portion of each of channels 158.
  • a CMP process is next used to planarize the surface of the silicon wafer down to the oxide 156.
  • each of channels 158 is filled with a tungsten plug 162 bounded by a refractory metal nitride layer 161 and a refractory metal silicide layer 160.
  • a programmable resistor 164 can be positioned in contact with each of the tungsten plugs 162 over the N plus columns 150 in the same manner that programmable resistor 46 is formed in contact with polysilicon plug 38 in Figure 8.
  • a blanket metal layer can next be deposited over silicon wafer 137 and then patterned so as to form metal contact lines 166 contacting and covering programmable resistors 164.
  • a second blanket oxide layer 168 is next deposited so as to cover metal contact lines 166.
  • the photolithography process is then used to form channels 170 through oxide layer 168 down to tungsten plugs 162 above P plus columns 152.
  • a refractory metal silicide layer 172, refractory metal nitride layer 174, and tungsten plug 176 are next positioned within each channel 170 in the same way that they are positioned in channel 158.
  • an aluminum line is deposited in a blanket layer over silicon wafer 137.
  • a patterning step is then used to form contact line 178 that communicates with each of tungsten plugs 176.

Abstract

A vertical diode is provided having a diode opening (24) extending through an insulation layer (20) and contacting an active region (18) on a silicon wafer (12). A titanium silicide layer (66) covers the interior surface (65) of the diode opening (24) and contacts the active region (18). The diode opening (24) is initially filled with an amorphous silicon plug (38) that is doped during deposition and subsequently recrystallized to form large grain polysilicon. The silicon plug (38) has a top portion (42) that is heavily doped with a first type dopant and a bottom portion (44) that is lightly doped with a second type dopant. The top portion is bounded by the bottom portion so as not to contact the titanium silicide layer (66). For one embodiment of the vertical diode, a programmable resistor contacts the top portion (42) of the silicon plug (38) and a metal line (48) contacts the programmable resistor.

Description

NOVEL VERTICAL DIODE STRUCTURES WITH LOW SERIES RESISTANCE
BACKGROUND OF THE INVENTION
1. The Field of the Invention
The present invention relates to vertical diodes and more specifically to vertical diodes with low series resistance formed on a silicon wafer.
2. The Relevant Technology
One of the common trends in the electronics industry is the miniaturization of electronic devices. This trend is especially true for electronic devices operated through the use of semiconductor microchips. Microchips are commonly viewed as the brains of most electronic devices. In general, a microchip comprises a small silicon wafer upon which can be built thousands of microscopic electronic devices that are integrally configured to form electronic circuits. The circuits are interconnected in a unique way to perform a desired function.
With the desire to decrease the size of electronic devices, it is also necessary to decrease the size of the microchip and electronic devices thereon. This movement has increased the number and complexity of circuits on a single microchip.
One common type of electronic device found on a microchip is a diode. A diode functions as a type of electrical gate or switch. An ideal diode will allow an electrical current to flow through the diode in one direction but will not allow an electrical current to flow through the diode in the opposite direction. In conventional diodes, however, a small amount of current flows in the opposite direction. This is referred to as current leakage.
Conventional diodes are typically formed from a silicon material that is modified through a doping process. Doping is a process in which ions are implanted within the silicon. There are two general types of dopants: P-type dopants and N-type dopants. P-type dopants are materials that when implanted within the silicon produce regions referred to as holes. These holes can freely accept electrons. In contrast, N-type dopants are materials that when implanted within silicon produce extra electrons. The extra electrons are not tightly bound and thus can easily travel through the silicon. In general, a diode is formed when a material doped with a P-type dopant is connected to a material doped with an N-type dopant.
Conventional diodes are configured by positioning the two opposing doped materials side by side on a microchip. This side by side positioning, however, uses a relatively large amount of surface space on the microchip. As a result, larger microchips are required.
Furthermore, for a diode to operate, each side of the diode must have an electrical connection that either brings electricity to or from the diode. The minimal size of each side of the diode is in part limited in that each side must be large enough to accommodate an electrical connection. Since conventional diodes have a side by side configuration with each side requiring a separate electrical connection, the ability to miniaturize such diodes is limited. In addition, the requirement of having side by side electrical connections on a single diode increases the size and complexity of the microchip.
Attempts have been made to increase the efficiency and current flow rate through a diode so as to speed up the microchip. In one attempt to accomplish this end, one of the sides of the diode is heavily doped and the other side of the diode is lightly doped. The lightly doped side limited the current, and the heavily doped side increased the reverse bias leakage. Thus, such a configuration produces minimal gain.
Other attempts have been made to decrease the resistance in the above discussed diode by increasing the dopant concentration on the lightly doped side of the diode. As the dopant concentration is increased, however, current leakage in the diode increases. In turn, the current leakage decreases the current efficiency and functioning of the microchip.
SUMMARY OF THE INVENTION The purpose of the present invention is to provide improved diodes and their method of manufacture.
The present invention provides improved diodes that use a minimal amount of surface area on a microchip.
The present invention also provides improved diodes that are easily connected to other electronic devices of an integrated circuit.
The present invention provides improved diodes having improved current flow and efficiency.
The present invention provides improved diodes having a heavily doped area and a lightly doped area with minimal resistance and current leakage. Further, the present invention provides improved diodes that can be selectively sized.
Finally, the present invention provides improved diodes having a minimal cost. The purpose of the present invention will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter. In order to achieve the above objectives and in accordance with the invention as claimed and broadly described herein, a vertical diode is provided on a silicon wafer. The silicon wafer is doped with a first type of dopant and has an exposed surface. A vertical diode incorporating features of the present invention is manufactured by initially highly doping the exposed surface of the silicon wafer with a second type of dopant to form an active region. Next, the active region is covered by a refractory metal suicide layer, preferably titanium suicide. The suicide layer has a relatively low resistance and, thus, ultimately decreased the resistance through the vertical diode. An insulation layer, such as silicon dioxide, is then formed over the refractory metal suicide layer. The insulation layer is formed using conventional oxidation deposition processes. A conventional masking and etching process is used to etch a diode trench through the insulation layer so as to expose a portion of the refractory metal suicide layer. The diode trench is defined by an interior surface which contacts the refractory metal suicide layer. The diode trench is next filled with amorphous silicon which is then lightly doped with the second type of dopant. The amorphous silicon forms a silicon plug within the diode trench. The silicon plug has a bottom portion contacting the refractory metal suicide layer and a top portion separated from the refractory metal suicide layer by the bottom portion.
The amorphous silicon is next heated to recrystallize the amorphous silicon into large grain polysilicon. The second portion of the silicon plug, now converted into polysilicon, is then heavily doped with the first type of dopant. The doping is performed by ion implantation followed by a heat treatment, such as RTP, for activation of the dopant. Finally, a metal contact is secured to the top portion of the silicon plug to complete the vertical diode.
Since the diode has a vertical formation, use of the surface area on the silicon microchip is minimized. Furthermore, as there is only one connection point on top of the diode, the diode is easier to connect to other elements and is easier to size.
In one alternative embodiment, a programmable resistor is positioned between the metal contact and the top portion of the silicon plug. The programmable resistor comprises chalcaginide material and barrier materials. One preferred barrier material is titanium nitride. The programmable resistor allows the diode to have memory characteristics.
In yet another alternative embodiment, a second refractory metal suicide layer is be formed on the interior surface of the diode trench prior to deposition of the amorphous silicon. This second suicide layer, which is preferably titanium suicide, is used to decrease the resistance through the lightly doped end of the inventive diode. Formation of the second refractory metal suicide layer is preferably accomplished by initially depositing a layer of sacrificial polysilicon on the interior surface of the diode trench. A blanket layer of titanium or some other refractory metal is then deposited over the polysilicon layer. Sintering is then used to form the two layers into titanium suicide.
The present invention also discloses other embodiments of novel vertical diodes having low series resistance. For example, in one embodiment the silicon wafer has an oxide layer with a hole etched therethrough to communicate with a silicon substrate. The silicon substrate is doped with a P-type dopant. The hole in the oxide layer is filled with a polysilicon plug that is heavily doped with an N-type dopant. The resulting silicon wafer is heated to a temperature sufficient to cause a portion of the dopants in the polysilicon plug to diffuse into the silicon substrate. As a result, a diode is formed having a junction located within the silicon substrate. If desired, a programmable resistor and metal contact can then be positioned on top of the polysilicon plug.
Finally, in yet another alternative embodiment, a vertical diode is formed by initially lightly doping a silicon substrate with a P-type dopant to form an active region. An oxide layer is then deposited over the silicon substrate. Holes are etched through the oxide layer down to the active region in the silicon substrate. The entire silicon wafer is then positioned within a reactor chamber where an epitaxial silicon layer is grown at the bottom of the holes against the active region. Once the epitaxial silicon layer is grown, the remaining portion of the holes are filled with a polysilicon plug that is heavily doped with an N-type dopant. The silicon wafer is then exposed to an elevated temperature that causes a portion of the dopants in the polysilicon plug to diffuse into a top portion of the epitaxial silicon layer. As a result, a diode is formed wherein the junction is positioned within the epitaxial silicon layer. As before, a programmable resistor and metal contact can then be positioned on top of the polysilicon plug.
BRIEF DESCRIPTION OF THE DRAWINGS
In order that the manner in which the above-recited and other advantages of the invention are obtained, a more particular description of the invention briefly described above will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. Understanding that these drawings depict only typical embodiments of the invention and are not therefore to be considered to be limiting of its scope, the invention will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
Figure 1 is a cross-sectional elevation view of a silicon wafer having an oxide layer covering a portion thereof;
Figure 2 is a cross-sectional elevation view of the silicon wafer in Figure 1 having an active region;
Figure 2a is a cross-sectional elevation view of the silicon wafer in Figure 2 having a refractory metal deposited thereon so as to cover the active region; Figure 2b is a cross-sectional elevation view of the silicon wafer in Figure 2a having the refractory metal partially removed and converted to a suicide layer over the active region;
Figure 3 is a cross-sectional elevation view of the silicon wafer in Figure 2b having an insulation layer covering the suicide layer; Figure 4 is a cross-sectional elevation view of a plurality of diode trenches extending through the insulation layer of Figure 3 and to the suicide layer;
Figure 5 is a cross-sectional elevation view of the silicon wafer in Figure 4 having amorphous silicon filling the diode trenches;
Figure 6 is a cross-sectional elevation view of the silicon wafer in Figure 5 having a planarized surface to form silicon plugs filling the diode trenches;
Figure 7 is a cross-sectional elevation view of the silicon wafer in Figure 6 wherein each of the silicon plugs comprises a top portion doped with a first type dopant and a bottom portion doped with a second type dopant; Figure 8 is a cross-sectional elevation view of the silicon wafer in Figure 7 having a programmable resistor and a metal contact;
Figure 8a is an enlarged side view of the programmable resistor in Figure 8 and a diode combination; Figure 9 is a cross-sectional elevation view of the silicon wafer in Figure 8a without the programmable resistor material;
Figure 10 is a cross-sectional elevation view of the silicon wafer shown in Figure 6 having a polysilicon layer and a refractory metal layer;
Figure 11 is a cross-sectional elevation view of the silicon wafer in Figure 10 wherein the polysilicon layer and the refractory metal layer are converted to a single suicide layer;
Figure 12 is a cross-sectional elevation view of the silicon wafer in Figure 11 having a layer of amorphous silicon;
Figure 13 is a cross-sectional elevation view of the silicon wafer in Figure 12 after planarization;
Figure 14 is a cross-sectional elevation view of the silicon wafer in Figure 13 having an oxide layer and a photoresist layer each having a channel positioned therethrough to each of a plurality of silicon plugs, each of the silicon plugs having a top portion and a bottom portion; Figure 15 is a cross-sectional elevation view of the silicon wafer in Figure 14 having a programmable resistor and a metal contact;
Figure 16 is a cross-sectional elevation view of the silicon wafer in Figure 14 having a metal deposited on each of the silicon plugs;
Figure 17 is a cross-sectional elevation view of the silicon wafer in Figure 16 having a programmable resistor and metal contact and further showing a connection plug for delivering electricity to the inventive diodes;
Figure 18 is a cross-sectional elevation view of an alternative embodiment of a silicon wafer having an oxide layer and polysilicon layer;
Figure 19 is a cross-sectional elevation view of the silicon wafer in Figure 18 having an active region formed by dopants diffused from the polysilicon layer;
Figure 20 is a cross-sectional elevation view of another alternative embodiment of a silicon wafer having a pair of active regions separated by field oxide regions;
Figure 21 is a top plan view of the silicon wafer shown in Figure 20;
Figure 22 is a cross-sectional elevation view of the silicon wafer shown in Figure 20 having an epitaxial silicon layer and a polysilicon layer;
Figure 22 A is a cross-sectional elevation view of the silicon wafer shown in Figure 22 wherein the epitaxial silicon layer has been doped by diffusion from the polysilicon layer; Figure 23 is a side cross-sectional elevation view of the silicon wafer in Figure 22 A showing the formation of a pair of adjacent diodes;
Figure 24 is a top plan view of the silicon wafer in Figure 23; Figure 25 is a cross-sectional elevation view of the silicon wafer shown in Figure 23 having a programmable resistor and metal contact positioned at the top of each diode;
Figure 25 A is a cross-sectional elevation view of the silicon wafer in Figure 25 showing a strapping configuration over the diodes;
Figure 26 is a cross-sectional elevation view of an alternative embodiment of a silicon wafer having an active region; Figure 27 is a cross-sectional elevation view of the silicon wafer in Figure 26 having a doped polysilicon layer positioned thereon;
Figure 28 is a cross-sectional elevation view of the silicon wafer in Figure 27 having a plurality of oppositely doped columns;
Figure 29 is a cross-sectional elevation view of the silicon wafer in Figure 28 having an oxide layer covering the columns with contacts extending through the oxide layer down to the columns; and
Figure 30 is a cross-sectional elevation view of the silicon wafer in Figure 29 showing the inventive diodes having a strapping with programmable resistors shown as well.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present invention relates to improved vertical diodes and methods for manufacturing such diodes on a silicon wafer. Depicted in Figure 1 is a layered wafer 10 used in constructing one embodiment of a vertical diode incorporating features of the present invention. Layered wafer 10 comprises a conventional silicon wafer 12 overlaid by an oxide layer 14. Silicon wafer 12 is doped with a first type dopant. As used in the specification and appended claims, the terms "first type dopant" and "second type dopant" can each refer either to an N-type dopant or a P-type dopant. However, once a convention is selected for manufacturing of a diode, the convention must be maintained. That is, either all first type dopants must be N doped and all second type dopants P doped, or all first type dopants must be P doped and all second type dopants N doped.
Oxide layer 14 is shown as having a hole 16 formed therethrough to expose a contact surface 15 on wafer 12. Hole 16 can be formed using any conventional masking and etching processes. As shown in Figure 2, an active region 18 is formed in wafer 12 by heavily doping wafer 12 through contact surface 15 with a second type dopant. Once active region 18 is obtained, a refractory metal suicide layer 17, seen in Figure 2b, is formed over active region 18. As depicted in Figure 2a, refractory metal suicide layer 17 is formed by initially depositing a refractory metal layer 19 over layered wafer 10 so as to contact and cover active region 18. Refractory metal layer 19 preferably has a thickness ranging from about 500 Angstroms to about 1000 Angstroms. Deposition of refractory metal layer 19 may be accomplished by sputtering, chemical vapor deposition, or most other process by which such metals are deposited. Refractory metal layer 19 is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used.
Next, rapid thermal processing (RTP) is used to sinter refractory metal layer 19. The sintering step is performed in a nitrogen (N2) rich environment at a temperature ranging from about 500°C to about 650°C. For the formation of titanium suicide, the preferred exposure time ranges between about 10 seconds to about 20 seconds. As a result of the sintering, the top or exposed portion of refractory metal layer 19 reacts with the surrounding nitrogen to form a nitride, for example, TiN. In contrast, the portion of refractory metal layer 19 adjacent to active region 18 reacts with the silicon to form refractory metal suicide layer 17 seen in Figure 2b. The composition of refractory metal suicide layer 17 is dependent on the refractory metal used. Where Ti is used, refractory metal suicide layer 17 is TiSi2. Other suicides that can be formed include, by way of example, WSi TaSi2, CoSi2, and
MoSi2.
Next, layered wafer 10 is etched to remove the refractory metal nitride but leave refractory metal suicide layer 17. The resulting configuration, as shown in Figure 2b, has refractory metal suicide layer 17 both contacting and covering active region 18. Once refractory metal suicide layer 17 is obtained, an insulation layer 20 is formed over layered wafer 10 so as to cover refractory metal suicide layer 17. Insulation layer 20 is preferably silicon dioxide (SiO2) formed through a deposition oxidation process. Although most conventional deposition oxidation processes will work, high temperature, thermal oxidation processes are preferably not used. The use of high temperatures during oxidation can drive the dopant out of active region 18. Accordingly, it is preferred that the deposition oxidation process be performed at a temperature ranging from about 750 °C to about 900 °C. Insulation layer 20 is next planarized by either chemical-mechanical polishing (CMP) or photoresist etchback, as shown in Figure 3.
As depicted in Figure 4, a diode trench 24 is next formed through insulation layer 20 using conventional masking and etching processes. Diode trench 24 extends through insulation layer
20 and accesses refractory metal suicide layer 17 in contact with active region 18. Diode trench 24 is further defined by an interior surface 25 which comprises opposing sidewalls 26 formed from insulation layer 20 and a floor 28 formed from a portion of refractory metal suicide layer 17. As shown in Figure 4 and each of the other figures, a plurality of diode trenches 24 and subsequent diode structures can simultaneously be made. Since each of the diode trenches and the diodes formed therein are substantially identical, however, reference will only be made to a single structure. As shown in Figure 5, the next manufacturing step entails filling each diode trench 24 with amorphous silicon. The filling step is accomplished by initially depositing an amoφhous silicon layer 36 over layer wafer 10, thereby simultaneously covering insulation layer 20 and either substantially or completely filling each diode trench 24. Amoφhous silicon layer 36 is preferably deposited using an open or closed tube deposition process that simultaneously deposits and dopes amoφhous silicon layer 36. Once amoφhous silicon layer 36 is deposited, the amoφhous silicon is lightly doped with the same dopant (second type dopant) as active region 18.
In a preferred embodiment, chemical mechanical polishing is next used to remove a portion of amoφhous silicon layer 36 such that insulation layer 20 is exposed. As shown in Figure 6, this step results in layered wafer 10 having an exposed planarized surface 37. Furthermore, each diode trench 24 is left being filled with a silicon plug 38. Silicon plug 38 contacts refractory metal suicide layer 17 at floor 28 and is bounded by insulation layer 20 at side walls 26. Chemical mechanical polishing is the preferred method for removing amoφhous silicon layer 36 since it eliminates the need for masking. Alternatively, photoresist etchback can be used for partial removal of amoφhous silicon layer 36.
Amoφhous silicon has a higher current leakage than either polysilicon or epitaxial silicon. To minimize leakage, one embodiment of the preferred invention recrystallizes the amoφhous silicon into substantially large grain polysilicon after the amoφhous silicon is deposited.
Amoφhous silicon recrystallizes into large grains of polysilicon when it is exposed to elevated temperatures in a range between about 550 °C to about 650 °C over a period of time. In general, the crystal grain size increases as the exposure time increases at a constant temperature. As the size of the grains increase, the surface area of the grains decrease per unit volume. Accordingly, the number of boundary layers between the grains also decrease per unit volume. As the grain boundaries decrease, the current leakage decreases. Time and energy required for recrystalization, however, increases manufacturing costs.
To optimize the above factors, the amoφhous silicon is preferably heated at a temperature ranging from about 450 °C to about 550 °C with about 500 °C to about 530°C being more preferred. The amoφhous silicon is preferably exposed to the above temperatures for a period of time ranging from about 18 hours to about 48 hours with about 18 hours to about 30 hours being more preferred. As a result, the amoφhous silicon is converted to a polysilicon preferably having an average grain size ranging from about 0.3 microns to about 0.8 microns with about 0.4 microns to about 0.6 microns being more preferred.
In the preferred embodiment, the amoφhous silicon is heated in a hydrogen rich environment. The hydrogen fills the dangling bonds at the grain boundaries, thereby helping to anneal the grains together. In turn, annealing of the grains helps to further decrease the current leakage.
To further optimize the effect of increasing the size of the silicon grains, it is also preferred to minimize the width, designated by the letter "w" in Figure 5, of diode trench 24. That is, by minimizing the width "w" of diode trench 24, the number of grains needed to fill diode trench 24 is also decreased, thereby decreasing the number of grain boundaries. In part, however, the width "w" of diode trench 24 is limited by the required current needed to pass through the diode for programming. As a result, diode trench 24 preferably has a width in a range between about 0.3 microns to about 0.8 microns with about 0.4 microns to about 0.6 microns being more preferred.
Formation of the large grain polysilicon is preferably accomplished directly after deposition of amoφhous silicon layer 36 but, as in an alterative process, can be performed after chemical-mechanical polishing of amoφhous silicon layer 36. Once silicon plug 38 is formed and exposed as discussed above, a photoresist layer 41 is positioned over planarized surface 37, as shown in Figure 7. Photoresist layer 41 is patterned to independently expose silicon plug 38. Ion implantation is then used to heavily dope a top portion 42 of silicon plug 38 with the first type dopant. Photoresist layer 41 is then removed. As a result of the above step, silicon plug 38 comprises top portion 42 which is separated from refractory metal silicide layer 17 by a bottom portion 44. Bottom portion 44 is identified as the portion of plug 38 that was not subjected to the ion implantation of the first type of dopant. As such, bottom portion 44 is still lightly doped with the second type of dopant.
After the ions from the first type of dopant have been implanted into top portion 42 of silicon plug 38, the dopant must be activated. In the preferred embodiment, the dopant is activated using RTP. The RTP cycle preferably heats top portion 42 to a temperature in a range between about 950 °C to about 1100 °C, over a time period between about 5 seconds to about 20 seconds. Other conventional annealing processes can also be used to activate the dopant.
In one embodiment incoφorating features of the present invention, the inventive diode can be used as a memory device. In this embodiment, as shown in Figure 8, a programmable resistor 46 is next positioned over and in contact with top portion 42 of silicon plug 38. As used in the specification and appended claims, the term "programmable resistor" defines a plurality of alternatively stacked layers of memory material, such as ovonic or chalcaginide, and barrier material, such as titanium nitride. In the preferred embodiment, there is a layer of chalcaginide material surrounded by two to five layers of barrier material. A metalization step forms a metal contact 48, as shown in Figure 8, in contact with programmable resistor 46 to form a vertical diode 50. Metal contact 48 is formed using the same steps as discussed above, namely, deposition, masking, and etching.
Figure 8A discloses one embodiment of programmable resistor 46 situated on a substrate 12 with a layer of carbon or titanium nitride layer 47 superadjacent to substrate 12. Situated upon layer 12 is a layer 49 of SiN, and a layer 53 of chalcaginide material. Over layer 53 is another layer 47 of carbon or titanium nitride, and upon that layer 47 is another layer 49 of SiN. Finally, a metal layer 51 is situated upon the top most layer 49 which is also composed of SiN. Metal layer 51 also makes contact through a contact hole in lower layer 49 with top most layer 47. Layer 53 also makes contact through a contact hole in lower layer 49 with lower layer 47.
In one alternative embodiment of the present inventive diode, programmable resistor 46 can be removed. In this embodiment, as shown in Figure 9, metal contact 48 is secured directly to top portion 42 of silicon plug 38.
In yet another alternative embodiment, resistance through the inventive diode is decreased by lining diode trench 24 with a second refractory metal silicide layer. As disclosed above with regard to vertical diode 50, top portion 42 is heavily doped with the first type dopant. The use of a heavily doped top portion 42 of a diode, as opposed to a standard doping, increases the rate of current flow through the diode in the forward bias direction. As a result of having a heavily doped top portion 42, however, bottom portion 44 of the diode must be lightly doped so as to limit current leakage in the reverse bias direction. In general, a lighter doping will decrease the current leakage. As the dosage decreases, however, the resistance also increases. It is therefore desirable to design a structure that decreases the resistance through bottom portion 44 without increasing leakage.
As depicted in Figure 10, after diode trench 24 is formed, as previously discussed with regard to Figure 4, but before amoφhous silicon layer 36 is deposited, a sacrificial polysilicon layer 30 is deposited on layered wafer 10. Polysilicon layer 30 is deposited with good step coverage on interior surface 25 of diode trench 24. Deposition of polysilicon layer 30 is performed using conventional methods such as sputtering or chemical vapor deposition. It is preferred that polysilicon layer 30 be deposited in a thickness ranging between about 200 Angstroms to about 500 Angstroms.
As also shown in Figure 10, once polysilicon layer 30 is deposited, a refractory metal layer 32 is subsequently deposited over polysilicon layer 30. Refractory metal layer 32 preferably has a thickness ranging from about 500 Angstroms to about 1000 Angstroms. Deposition of refractory metal layer 32 may be accomplished by sputtering, chemical vapor deposition, or most other process by which metals are deposited. Refractory metal layer 32 is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used. Next, polysilicon layer 30 and refractory metal layer 32 are sintered so as to react together and from a single refractory metal silicide layer 34 as shown in Figure 11. Refractory metal silicide layer 34 has a relatively low contact resistance and is positioned so as to line interior surface 25 of diode trench 24. The composition of refractory metal silicide layer 34 is dependent on the refractory metal used. Where Ti is used, refractory metal silicide layer 34 is TiSi2. Other suicides that can be formed include, by way of example, WSi2 TaSi2, CoSi2 and MoSi2.
The sintering step is performed at a temperature ranging from about 500 °C to about 700°C, and an exposure time ranging between about 5 seconds to about 20 seconds. Conventional heat treating processes, such as RTP, can be used for the sintering. In the preferred embodiment, however, the heating does not need to be performed in a nitrogen rich atmosphere since planarization will be performed using chemical mechanical polishing.
Once refractory metal silicide layer 34 is formed, amoφhous silicon layer 36 is deposited, as shown in Figure 12, over refractory metal silicide layer 34. Amoφhous silicon layer 36 is deposited in the same manner as discussed with regard to Figure 5 and thus fills diode trench 24.
Using the same process steps as discussed with regard to Figure 6, chemical-mechanical polishing is used to remove the portion of amoφhous silicon layer 36 and refractory metal silicide layer 34 above planarized surface 37 of insulation layer 20. The resulting configuration, as disclosed in Figure 13, shows silicon plug 38 being housed within diode trench 24 and lined by refractory metal silicide layer 34.
Using the same method as previously discussed, the amoφhous silicon used in amoφhous silicon layer 36 and housed within diode trench 24 is heated to form large grain polysilicon. The preferred size of diode trench 24 and the average diameter grain size of the polysilicon are substantially as previously disclosed. With portions of amoφhous silicon layer 36 removed, a protective and insulative silicon layer 40 is deposited, as shown in Figure 14, in a blanket over layered wafer 10 so as to span diode trench 24. Insulative silicon layer 40 can be composed of either silicon dioxide or silicon nitride. Silicon layer 40 is preferably deposited in the same manner as discussed with insulation layer 20.
Shown positioned on top of silicon layer 40 is a photoresist layer 41. Photoresist layer 41 is patterned to mask silicon layer 40 so that conventional etching can be performed to produce a passageway 56 that extends through silicon layer 40 and exposes silicon plug 38 within diode trench 24. Passageway 56 preferably has a width smaller than the width of silicon plug 38 and is centrally aligned on silicon plug 38 so as not to expose or contact refractory metal silicide layer 34.
Silicon plug 38 is then heavily doped through passageway 56 with the first type of dopant to form a top portion 52 of silicon plug 38, as shown in Figure 14. Plug 38 is thus shown as comprising a "U" shaped bottom portion 54 being lightly doped with the second type of dopant. Top portion 52 is bounded within bottom portion 54 and is heavily doped with the first type of dopant. Top portion 52 is formed in the same method as discussed with respect to the formation of top portion 42 in Figure 7. The difference between top portion 52 and top portion 42 is that top portion 52 must be bounded by bottom portion 54 so as not to contact refractory metal silicide layer 34.
Using substantially the same methods as discussed with regard to Figure 8, a programmable resistor 46 is deposited over silicon layer 40 and within passageway 56 so as to contact top portion 52 of silicon plug 38. Finally, a metal contact 48 is positioned on programmable resistor 46 to complete a vertical diode 58 incoφorating features of the present - 12 - invention. As previously discussed however, programmable resistor 46 can be eliminated if desired so that metal contact 48 directly contacts top portion 52 of silicon plug 38.
By lining diode trench 24 with refractory metal silicide layer 34, the area of lightly doped bottom portion 54 is mimmized. In turn, minimizing bottom portion 54 decreases the resistance through diode 58. The resistance is further decreased by the fact that the current flows through refractory metal silicide layer 34 which has an extremely high conductance and thus low resistance.
In yet another alternative embodiment, a Schotkky diode can be formed incoφorating features of the present invention. In general, a Schotkky diode is formed by placing a metal in contact with a lightly doped region. To accomplish this, rather than doping silicon plug 38 to form top portion 52, as discussed with regard to Figure 14, a platinum silicide (PtSi2) layer 60 is formed on the exposed surface of silicon plug 38, as shown in Figure 16. Platinum silicide layer 60 is formed using the same methods as discussed in the formation of refractory metal silicide layer 34.
Namely, a layer of sacrificial polysilicon is deposited over silicon plug 38. A layer of platinum is then deposited over the sacrificial polysilicon. Sintering is then used to form the PtSi2. In an alternative embodiment, other refractory metals, such as those previously discussed with regard to refractory metal silicide layer 34, can replace the platinum and thus form alternative suicides.
An aqua regia process is next used to remove the non-reactive platinum. As shown in
Figure 17, the diode can then be finished by selectively attaching a programmable resistor 46 and a metal contact 48 as previously discussed.
As also shown in Figure 17, to deliver a current to the above disclosed inventive diodes, a connection plug 62 is formed through insulation layer 20 so as to contact refractory metal silicide layer 17. Connection plug 62 is formed by initially etching a connection trench 64 having an interior surface 65 through insulation layer 20. Connection trench 64 has substantially the same configuration as diode trench 24 and is preferably formed at the same time and in the same manner as diode trench 24. The formation of diode trench 24 is as discussed with regard to Figure 4.
Next, a titanium layer 66 is deposited on interior surface 65 of connection trench 64. Titanium layer 66 is deposited in the same manner, as discussed with regard to Figure 10, that refractory metal layer 32 is deposited over polysilicon layer 30. In one embodiment, titanium layer
66 is exposed to a nitrogen rich environment at an elevated temperature to convert the titanium to titanium nitride (TiN). Next, connection trench is filled with tungsten (W), using a deposition process, to form a tungsten plug 68.
Finally, a metal contact 70, preferably made of aluminum, is positioned to contact tungsten plug 68. In this configuration, an electrical current delivered to metal contact 70, travels through connection trench 64 and along active region 18 where it enters each of the connected diodes.
The present invention also discloses other embodiments of vertical diodes that minimize resistance and current leakage. For example, an additional embodiment of a vertical diode incoφorating features of the present invention is disclosed in Figures 18 and 19. As disclosed in Figure 18, a silicon substrate 80 of a silicon wafer 81 has been overlaid by an oxide layer 82. Silicon substrate 80 is lightly doped with a first type dopant that is preferably a P-type dopant. Alternatively, of course, silicon substrate 80 can be doped with an N-type dopant. A convention masking and etching process has been used to form a hole 84 through oxide layer 82 to expose a surface 86 of silicon substrate 80.
A polysilicon layer 85 has been deposited in a blanket layer over silicon wafer 81 so as to fill hole 84. Polysilicon layer 85 is deposited in an open or closed deposition tube so as to simultaneously be heavily doped with a second type dopant. As shown in Figure 19, a CMP or other planarizing step has been used to remove the portion of polysilicon layer 85 above oxide layer 82. As a result, a silicon plug 88 is formed within hole 84.
Next, silicon wafer 81 is heated to an elevated temperature, such as by using an RTP or tube furnace step, so as to diffuse a portion of the doping ions from polysilicon plug 88 into silicon substrate 80, thereby forming an active region 90. The benefit conferred in doping by diffusion is that such doping allows for shallow junction formation. Preferred process flow parameters for diffusion of the doping ions are a heat cycle of 30 minutes at 900°C in an atmosphere of gaseous diatomic nitrogen within a batch processing tube furnace. As a result, a vertical diode 91 is formed having a junction 93 formed at the interface of active region 90 and silicon substrate 80. If desired, a programmable resistor 87 and a metal contact 89 can be formed over polysilicon plug 88 in substantially the same way that programmable resistor 46 and metal contact 48 are formed over silicon plug 38 in Figure 18.
In the above embodiment, junction 93 is formed within the single crystal structure of silicon substrate 80 and thus has relatively low resistance and low current loss. One problem with this configuration, however, is that the dopants migrating from polysilicon plug 88 into silicon substrate 80 migrate both vertically and laterally. Accordingly, as shown in Figure 19, active region 90 has a larger diameter than hole 84. This increase in size of active region 90 can create isolation problems when attempting to densely compact a plurality of vertical diodes 91 in a defined area. More specifically, if the adjacent diodes are formed too close together, a short can occur between adjacent active regions 90 as a voltage is applied to the diodes. To prevent shorts, the diodes must be placed further apart, thereby decreasing their formation density.
To remedy this isolation problem, the present invention also discloses inventive diode configurations that maximize compaction and minimize the possibility of shorting. The method for forming the below alternative embodiment of an inventive diode is discussed as part of an integrated system for simultaneously forming a plurality of memory capable diodes that have low series resistance. It is submitted, however, that those skilled in the art would be able to use the present disclosure to construct and use the diode portion of the system in any environment where a diode is needed. As shown in Figure 20, the first step in formation of the inventive diode is to use a local oxidation of silicon (LOCOS) process to grow a series of field oxide regions 92 on a silicon substrate 94 of a silicon wafer 95. Silicon substrate 94 was initially doped with an N-type dopant and has a series of exposed surfaces 96 positioned between each adjacent field oxide region 92. Next, each exposed surface 96 is lightly doped by ion implantation with P-type dopants to form active regions 98. The configuration shown in Figure 20 in which two active regions 98 and three oxide lines 92 are shown is simply illustrative. In practice, any number of active regions 98 and oxide lines 92 can simultaneously be formed on silicon wafer 95.
Figure 21 is a top view of a section of silicon wafer 95 showing the elements described above in Figure 20. As shown in Figure 21, oxide lines 92 and active regions 98 each have a length extending along the surface of silicon wafer 95. As will be discussed later in greater detail, active regions 98 act as digit lines that communicate with discrete diodes formed on active region 98. Once all of active regions 98 are doped, alternating portions of active region lines 98 are heavily doped with a P-type dopant. This is accomplished by using a layer of photoresist to initially cover active regions 98. A conventional masking and etching process is then used to expose those portion of active regions 98 that are to be heavily doped. Ion implantation is then used to dope the exposed areas. With the layer of photoresist removed, Figure 21 shows active regions 98 as comprising alternating P plus active regions 100 and P minus active regions 102.
Figure 22 is a cross-sectional view of silicon wafer 95 taken across P minus active region 102. As shown therein, a blanket oxide layer 104 has been deposited over silicon wafer 95. As used in the specification and appended claims, the term "oxide layer" is inteφreted to include a layer made out of any insulative silicon material, e.g. silicon monoxide, silicon dioxide, and silicon nitride. Chemical mechanical polishing (CMP) or some other equivalent process has also been used to planarize oxide layer 104 so as to form a smooth top surface 106. Deposited on top of top surface 106 is a silicon nitride layer 108 that can also be subjected to a CMP process. As will be discussed later, silicon nitride layer 108 functions as an etch stop for later processing.
A conventional masking and etching process has next been used to form holes 110 that extend through silicon nitride layer 108, oxide layer 104, and exposed surface 96 of P minus active regions 102. With holes 110 formed, silicon wafer 95 is positioned in a reactor chamber and an epitaxial silicon layer 112 is grown exclusively on exposed surface 96 of P minus active regions
102. Epitaxial silicon layer 112 is lightly doped during growth with a P-type dopant. The growing of epitaxial silicon is both a time consuming and expensive process. As such, it is preferable to minimize the thickness of epitaxial silicon layer 112 so as to minimize the amount of epitaxial silicon that needs to be grown. As discussed in greater detail below, however, epitaxial silicon layer 112 must be sufficiently thick to enable the formation of a junction for the inventive diode. As such, it is preferable that epitaxial silicon layer 112 have a thickness in a range between about 1500 Angstroms to about 3000 Angstroms, with about 2000 Angstroms to about 2500 Angstroms being more preferred. Methods for forming epitaxial silicon layer 112 are known in the art, but a preferred method for the forming is at a temperature of 950 - 1200 °C in an atmosphere of silane, SiH2Cl2, or disilane, and the deposition method is LPCVD at 1000 Angstroms per minute. Alternatively, atmospheric pressure deposition can also be employed.
Next, a polysilicon layer 111 has been deposited over silicon wafer 95 so as to fill the remaining portion of each hole 110. Polysilicon layer 111 is heavily doped during deposition with an N-type dopant. A CMP process is then used to planarize polysilicon layer 111 down to silicon nitride layer 108. As a result, Figure 22 A shows contact holes 110 being filled with lightly P doped epitaxial silicon layer 112 contacting P minus active region 102 and a N doped polysilicon plug 114 positioned on top of epitaxial silicon layer 112. Silicon wafer 95 is next heated to an elevated temperature, such as by using an RTP process, sufficient to cause a portion of the N-type dopants in polysilicon plug 114 to diffuse into a top portion 115 of epitaxial silicon layer 112. As such, a diode is formed having a junction 123, defined by the interface between a top portion 115 and a bottom portion 117 of epitaxial silicon layer 112. Top portion 115 is defined by the area that is N doped by the ions diffused from polysilicon plug 114. Bottom portion 117 is the remaining area of epitaxial silicon layer 112. As a result of epitaxial silicon having a single crystal structure, current leakage and resistance is minimized at junction 123. Furthermore, since junction 123 is isolated within hole 110, similarly constructed diodes can be formed closer together at increased density without fear of shorting.
Figure 23 is a cross-sectional view taken along the length of one line of active regions 98. In the preferred embodiment, as shown in Figure 23 and the corresponding top view in Figure 24, two adjacent holes 110 are simultaneously formed within P minus active regions 102 according to the above process. As such, two vertical diodes can simultaneously be formed. Likewise, after each polysilicon plug 114 is formed, a conventional masking and etching process can be used to form a hole 120 in each of P plus active regions 100 on opposing sides of P minus active regions 102. Holes 120 extend through silicon nitride layer 108 and oxide layer 104 and expose P plus active region 100. As shown in Figure 25, a polysilicon layer is then deposited over silicon wafer 95 so as to fill each of holes 120. The polysilicon layer is heavily doped during deposition with a P-type dopant. A CMP process is then used to remove the portion of the polysilicon layer above silicon nitride layer 108 so that polysilicon plugs 122 are formed filling contact holes 120. Once polysilicon plugs 122 are formed, a programmable resistor 116 can be formed in contact with polysilicon plug 114 in the same manner that programmable resistor 46 is formed in contact with polysilicon plug 38 in Figure 8. After programmable resistors 116 are formed, metal row lines 118 are formed that span between active regions 98 to cover and contact aligned programmable resistors. Metal row lines 118 are formed by initially depositing a metal layer over silicon wafer 95 so as to cover programmable resistors 116. A layer of photoresist is next deposited over the metal layer. A conventional masking and etching process is used to remove the unwanted portion of the metal layer so that only the metal row lines 118 connecting and covering programmable resistors 116 remain. The remaining photoresist material is then removed. - 16 -
In Figure 25 A, a blanket oxide layer 124 is deposited over silicon wafer 95 so as to cover metal row lines 118. A CMP step is used to planarize oxide layer 124 so that a smooth surface 126 is obtained. To access polysilicon plugs 122, a layer of photoresist is deposited over surface 126. Masking and etching steps are then used to form channels 128 extending through oxide layer 124 and down to polysilicon plugs 122. Channel 128 has a diameter slightly larger than the diameter of contact hole 120 so that a portion of silicon nitride layer 108 is exposed.
A conductive material, such as any conventional metal, is next deposited in a blanket layer to fill channels 128 and interconnect polysilicon plugs 122 on opposing sides of the vertical diodes. This is preferably accomplished by depositing a titanium layer 130, or other refractory metal, by the process of sputtering so that a thin layer is formed on the interior surface of contact hole 120. Next, a layer 132 of tungsten is deposited by CVD methods so that a thin layer is deposited over layer 130. Layer 130 is composed of TiN, titanium, or both TiN and titanium layer. A CMP step, or a etchback dry etch step, is then used to remove layer 130 and tungsten layer 132 that is not within contact hole 120. Finally, a blanket layer of tungsten is deposited over silicon wafer 95 so as to fill the remaining area within channel 128, thereby providing strapping over the vertical diodes.
The present invention also discloses other embodiments of low series resistance, vertical diodes that incoφorate strapping. In one such embodiment, as shown in Figure 26, vertical diodes are formed on a silicon wafer 137 by initially lightly implanting a P-type dopant in an N doped silicon substrate 138 to form an active region 136. Active region 136 comprises a digit line that is bounded on opposing sides by field oxide 140.
As shown in Figure 27, a polysilicon layer 142 is next deposited in a blanket layer over silicon wafer 137. Polysilicon layer 142 is heavily doped by ion implantation with an N-type dopant. A photoresist layer 146 is next deposited over polysilicon layer 140. Conventional masking and etching steps are then used to form holes 144 through photoresist 142 that expose select portions of polysilicon layer 140. P-type dopants are then implanted through holes 144 so as to heavily dope portions of polysilicon layer 140. As such, polysilicon layer 142 is shown as having heavily N doped regions 146 and heavily P doped regions 148.
Once photoresist layer 146 has been removed, an additional photolithography step is used to selectively remove portions of polysilicon layer 142 so that a plurality of heavily N doped columns 150 and heavily P doped columns 152, corresponding respectively to N doped regions 146 and P doped regions 148, project from active region 136. Silicon wafer 137 is next heated to an elevated temperature, such as by an RTP step, so as to partially diffuse the dopant ions within columns 150 and 152 into the active region 136, thereby forming infused regions 154 below columns 150 and infused regions 155 below columns 152. As a result, vertical diodes are formed have a junction 153 at the interface between silicon substrate 138 and infused regions 155.
As shown in Figure 29, a blanket silicon oxide layer 156, i.e., silicon monoxide or silicon dioxide, is next deposited over the silicon wafer 137 so as to cover columns 150 and 152. A - 17 - photolithography process is used to etch channels 158 through silicon oxide layer 156 down to each of the columns 150 and 152. A refractory metal silicide layer 160 and a refractory metal nitride layer 161 are next formed on the interior surface of each of the channels 158. Refractory metal silicide layer 160 is formed by initially depositing a refractory metal layer over silicon oxide layer 156 so that the interior surface of channels 158 are lined with the refractory metal layer.
Deposition of the refractory metal layer may be accomplished by sputtering, chemical vapor deposition, or most other process by which metals are deposited. The refractory metal layer is preferably formed of titanium (Ti), however, other refractory metals such as tungsten (W), tantalum (Ta), cobalt (Co), and molybdenum (Mo) can also be used. Next, an RTP step is used to sinter the refractory metal layer. The sintering step is performed in a nitrogen (N2) rich environment at a temperature ranging from about 500°C to about 650°C. The preferred exposure time ranges between about 10 seconds to about 20 seconds.
As a result of the sintering, the top or exposed portion of the refractory metal layer reacts with the surrounding nitrogen to form refractory metal nitride layer 161, for example, TiN. In contrast the portion of the refractory metal layer adjacent to silicon oxide layer 156 and columns
150 and 152, reacts with the polysilicon to form refractory metal silicide layer 160. The composition of refractory metal silicide layer 160 is dependent on the refractory metal used. Where Ti is used, refractory metal silicide layer 160 is TiSi2. Other suicides that can be formed include, by way of example, WSi2 TaSi2, CoSi2, and MoSi2. A tungsten layer is next deposited in a blanket over silicon wafer 137 so as to fill the remaining portion of each of channels 158. A CMP process is next used to planarize the surface of the silicon wafer down to the oxide 156. As a result, each of channels 158 is filled with a tungsten plug 162 bounded by a refractory metal nitride layer 161 and a refractory metal silicide layer 160. As shown in Figure 30, a programmable resistor 164 can be positioned in contact with each of the tungsten plugs 162 over the N plus columns 150 in the same manner that programmable resistor 46 is formed in contact with polysilicon plug 38 in Figure 8. A blanket metal layer can next be deposited over silicon wafer 137 and then patterned so as to form metal contact lines 166 contacting and covering programmable resistors 164. A second blanket oxide layer 168 is next deposited so as to cover metal contact lines 166.
The photolithography process is then used to form channels 170 through oxide layer 168 down to tungsten plugs 162 above P plus columns 152. A refractory metal silicide layer 172, refractory metal nitride layer 174, and tungsten plug 176 are next positioned within each channel 170 in the same way that they are positioned in channel 158. Finally, an aluminum line is deposited in a blanket layer over silicon wafer 137. A patterning step is then used to form contact line 178 that communicates with each of tungsten plugs 176.
The present invention may be embodied in other specific forms without departing from its spirit or essential characteristics. The described embodiments are to be considered in all respects only as illustrated and not restrictive. The scope of the invention is, therefore, indicated by the appended claims rather than by the foregoing description. All changes which come within the meaning and range of equivalency of the claims are to be embraced within their scope. What is claimed is:

Claims

1. A diode on a silicon wafer comprising:
(a) an active region in the silicon wafer being heavily doped with a first type dopant;
(b) a first refractory metal silicide layer contacting and covering at least a portion of said active region;
(c) an insulation layer contacting and covering at least a portion of said first refractory metal silicide layer, said insulation layer having a diode opening extending therethrough and communicating with said first refractory metal silicide layer;
(d) a polysilicon plug disposed within said diode opening and contacting said first refractory metal silicide layer, said polysilicon plug comprising:
(i) a bottom portion in contact with said first refractory metal silicide layer and being lightly doped with said first type dopant, and
(ii) a top portion in contact with said bottom portion and being doped with a selected type dopant; and (e) a metalization material contacting said top portion of said polysilicon plug.
2. A diode as defined in claim 1, wherein said top portion of said polysilicon plug is heavily doped with a second type of dopant.
3. A diode as defined in claim 1, further comprising:
(a) said top portion of said polysilicon plug being lightly doped with said first type of dopant; and
(b) a platinum silicide layer being positioned between said top portion of said silicon plug and said metalization material.
4. A diode as defined in claim 1 , wherein said first refractory metal silicide layer is made of a refractory metal silicide selected from a group consisting of: titanium silicide, tungsten silicide, tantalum silicide, cobalt silicide, and molybdenum silicide.
5. A diode as defined in claim 1 , wherein said polysilicon plug comprises polysilicon having an average grain size diameter in a range between about 0.3 microns to about 0.8 microns.
6. A diode as defined in claim 1, wherein said diode opening has a width in a range between about 0.3 microns to about 0.8 microns.
7. A diode as defined in claim 1, further comprising a programmable resistor positioned between said metalization material and said top portion of said polysilicon plug.
8. A diode as defined in claim 7, wherein said programmable resistor comprises at least one layer of chalcaginide material and at least one barrier layer.
9. A diode as defined in claim 8, wherein said barrier layer comprises titanium nitride.
10. A diode as defined in claim 1, further comprising a continuous second refractory metal silicide layer positioned between said polysilicon plug and said first refractory metal silicide layer and also between said polysilicon plug and said insulation layer.
11. A diode as defined in claim 10, wherein said second refractory metal silicide layer is made of a refractory metal silicide selected from a group consisting of: titanium silicide, tungsten silicide, tantalum silicide, cobalt silicide, and molybdenum silicide.
12. A diode as defined in claim 10, wherein said top portion of said silicon plug is partially bounded by said bottom portion so as to separate said second refractory metal silicide layer from said top portion.
13. A diode as defined in claim 12, further comprising:
(a) an insulative silicon layer overlying said diode opening, said insulative silicon layer having a passageway extending therethrough and communicating with said top portion of said silicon plug; and
(b) a programmable resistor overlying said insulative silicon layer and extending through said passageway in said insulative silicon layer to contact with said top portion of said silicon plug, said programmable resistor being separated from said second refractory metal silicide layer by said insulative silicon layer and being in contact with said metalization material.
14. A diode as defined in claim 13, wherein said insulative silicon layer is made of silicon dioxide.
15. A diode on a silicon wafer comprising:
(a) an active region in the silicon wafer being heavily doped with a first type dopant;
(b) a first refractory metal silicide layer contacting and covering at least a portion of said active region; (c) an insulation layer contacting and covering at least a portion of said first refractory metal silicide layer, said insulation layer having a diode opening defined by an interior surface extending through said insulation layer and communicating with said first refractory metal silicide layer; - 21 -
(d) a second refractory metal silicide layer lining said interior surface of said diode opening so as to contact said first refractory metal silicide layer;
(e) a polysilicon plug disposed within said diode opening lined by said second refractory metal silicide layer, said polysilicon plug comprising: (i) a bottom portion in contact with said second refractory metal silicide layer and being lightly doped with said first type dopant, and
(ii) a top portion partially housed within said bottom portion so as to be separated from said second refractory metal silicide layer, said top portion being heavily doped with a second type dopant; (f) an insulative silicon layer overlying said diode opening, said insulative silicon layer having a passageway extending therethrough and communicating with said top portion of said polysilicon plug;
(g) a programmable resistor overlying said insulative silicon layer and extending through said passageway to contact said top portion of said polysilicon plug; and (h) a metalization material contacting said programmable resistor.
16. A diode as defined in claim 15, wherein said first refractory metal silicide layer is made of a refractory metal silicide selected from a group consisting of: titanium silicide, tungsten silicide, tantalum silicide, cobalt silicide, and molybdenum silicide.
17. A diode as defined in claim 15, wherein said polysilicon plug comprises polysilicon having an average grain size diameter in a range between about 0.3 microns to about 0.8 microns.
18. A diode as defined in claim 15, wherein said diode opening has a width in a range between about 0.3 microns to about 0.8 microns.
19. A diode as defined in claim 15, wherein said second refractory metal silicide layer is made of a refractory metal silicide selected from a group consisting of: titanium silicide, tungsten silicide, tantalum silicide, cobalt silicide, and molybdenum silicide.
20. A diode as defined in claim 15, wherein said insulative silicon layer is made of silicon dioxide.
21. A diode as defined in claim 15, wherein said insulation layer is made of silicon dioxide.
22. A diode as defined in claim 15, wherein said programmable resistor comprises at least one layer of chalcaginide material and at least one barrier layer.
23. A diode as defined in claim 22, wherein said barrier layer comprises titanium nitride.
24. A diode on a silicon wafer comprising:
(a) an active region in the silicon wafer being heavily doped with a first type dopant;
(b) a first refractory metal silicide layer contacting and covering at least a portion of said active region;
(c) an insulation layer contacting and covering at least a portion of said first refractory metal silicide layer, said insulation layer having a diode opening defined by an interior surface extending through said insulation layer and communicating with said first refractory metal silicide layer;
(d) a second refractory metal silicide layer lining said interior surface of said diode opening so as to contact said first refractory metal silicide layer;
(e) a polysilicon plug disposed within said diode opening lined by said second refractory metal silicide layer, said polysilicon plug being lightly doped with said first type of dopant;
(f) a platinum silicide layer contacting said polysilicon plug and separated from said second refractory metal silicide layer;
(g) an insulative silicon layer overlying said diode opening, said insulative silicon layer having a passageway extending therethrough and communicating with said platinum silicide layer;
(h) a programmable resistor overlying said insulative silicon layer and extending through said passageway to contact said platinum silicide layer; and (i) a metalization material contacting said programmable resistor.
25. A diode as defined in claim 24, wherein said first refractory metal silicide layer and said second refractory metal silicide layer are each made of a refractory metal silicide selected from a group consisting of: titanium silicide, tungsten silicide, tantalum silicide, cobalt silicide, and molybdenum silicide.
26. A diode as defined in claim 24, wherein said polysilicon plug comprises polysilicon having an average grain size diameter in a range between about 0.3 microns to about 0.8 microns.
27. A diode as defined in claim 24, wherein said programmable resistor comprises at least one layer of chalcaginide material and at least one barrier layer.
28. A diode as defined in claim 27, wherein said barrier layer comprises titanium nitride.
29. A method for forming a diode on a silicon wafer, the silicon wafer having an exposed surface and being doped with a first type dopant, the method comprising the steps of:
(a) highly doping a portion of the exposed surface of the silicon wafer with a second type dopant to form an active region; (b) disposing a first refractory metal silicide layer over said active region;
(c) forming a layer of insulation material over said first refractory metal silicide layer;
(d) etching a diode opening through said layer of insulation mater ial to expose a portion of said first refractory metal silicide layer, said diode opening being defined by an interior surface;
(e) filling said diode opening with an amoφhous silicon to form a silicon plug, said silicon plug comprising a bottom portion contacting said active region and a top portion separated from said active region by said bottom portion;
(f) lightly doping said amoφhous silicon with said second type of dopant; (g) heating said amoφhous silicon to convert said amoφhous silicon to large grain polysilicon;
(h) highly doping said top portion of said silicon plug with said first type of dopant; and
(i) securing a metal contact onto said top portion of said silicon plug.
30. A method for forming a diode as recited in claim 29, wherein said step of disposing a first refractory metal silicide layer comprises:
(a) depositing a refractory metal layer over said active region;
(b) heating said refractory metal layer in a nitrogen rich environment so that a portion of the refractory metal layer reacts with the silicon wafer to form said refractory metal silicide layer and a portion of said refractory metal layer reacts with the nitrogen to form a nitride; and
(c) etching said nitride to remove said nitride and leave said refractory metal silicide layer.
31. A method for forming a diode as recited in claim 29, wherein said filling step further comprises:
(a) depositing a layer of said amoφhous silicon over said layer of insulation material and within said diode opening; and (b) removing said layer of amoφhous silicon overlying said layer of insulation.
32. A method for forming a diode as recited in claim 31 , wherein said removing step is a chemical-mechanical polishing step.
33. A method for forming a diode as recited in claim 29, wherein said heating step is performed at a temperature in a range between about 450 βC to about 550 °C .
34. A method for forming a diode as recited in claim 29, wherein said heating step is performed at a temperature and over a time sufficient to form polysilicon having an average diameter grain size in a range between about 0.3 microns to about 0.8 microns.
35. A method for forming a diode as recited in claim 29, wherein said step of highly doping said top portion of said silicon plug comprises: (a) implanting ions of said first type of dopant within said top portion of said silicon plug; and
(b) annealing said top portion of said silicon plug having said ions of said first type of dopant implanted therein.
36. A method for forming a diode as recited in claim 35, wherein said annealing step is an RTP step.
37. A method for forming a diode as recited in claim 29, wherein said securing step comprises: (a) positioning a programmable resistor in contact with said top portion of said silicon plug; and
(b) contacting said metal contact to said programmable resistor.
38. A method for forming a diode as recited in claim 37, wherein the step of positioning a programmable resistor comprises:
(a) depositing a layer of chalcaginide material in contact with said top portion of said silicon plug; and
(b) forming a layer of titanium nitride over said chalcaginide material.
39. A method for forming a diode as recited in claim 29, wherein said etching step further comprises disposing a second refractory metal silicide layer on said interior surface of said diode opening.
40. A method for forming a diode as recited in claim 39, wherein said step of disposing a second refractory metal silicide layer comprises:
(a) covering said interior surface of said diode opening with a polysilicon layer;
(b) applying a refractory metal layer over said polysilicon layer; and (c) exposing said refractory metal layer to a temperature sufficient to chemically react said polysilicon layer with said refractory metal layer to form said second refractory metal silicide layer on said interior surface of said diode opening.
41. A method for forming a diode as recited in claim 39, wherein said filling step comprises said top portion of said silicon plug being partially bounded by said bottom portion so as to be separated from said second refractory metal silicide layer.
42. A method for forming a diode as recited in claim 41, wherein said securing step comprises:
(a) positioning a insulative silicon layer on said insulation layer and over said diode opening;
(b) etching a passageway through said insulative silicon layer and down to said top portion of said silicon plug; (c) positioning a programmable resistor over said insulative silicon layer and within said passageway so as to contact said top portion of said silicon plug; and
(d) contacting said metal contact to said programmable resistor.
43. A method for forming a diode on a silicon wafer, the silicon wafer having an exposed surface and being doped with a first type dopant, the method comprising the steps of: (a) highly doping a portion of the exposed surface of the silicon wafer with a second type dopant to form an active region;
(b) disposing a first refractory metal silicide layer over said active region;
(c) forming a layer of insulation material over said first refractory metal silicide layer; (d) etching a diode opening through said layer of insulation mater ial to expose a portion of said first refractory metal silicide layer, said diode opening being defined by an interior surface;
(e) covering said layer of insulation material and said interior surface of said diode opening with a polysilicon layer; (f) applying a refractory metal layer over said polysilicon layer;
(g) exposing said refractory metal layer to a temperature sufficient to chemically react said polysilicon layer with said refractory metal layer to form a second refractory metal silicide layer positioned over said layer of insulation material and on said interior surface of said diode opening; (h) depositing a layer of said amoφhous silicon over said refractory metal silicide layer so as to fill said diode opening;
(i) removing said layer of amoφhous silicon and said second refractory metal silicide layer overlying said layer of insulation to form a silicon plug within said diode opening, said silicon plug comprising a bottom portion contacting said second refractory metal silicide layer lining said diode opening and a top portion partially bounded by said bottom portion so as to be separated from said second refractory metal silicide layer;
(j) lightly doping said amoφhous silicon with said second type of dopant; (k) heating said amoφhous silicon to convert said amoφhous silicon to large grain polysilicon;
(1) implanting a high concentration of ions of said first type of dopant within said top portion of said silicon plug;
(m) annealing said top portion of said silicon plug having said ions of said first type of dopant implanted therein;
(n) positioning an insulative silicon layer on said layer of insulation and over said diode opening;
(o) etching a passageway through said insulative silicon layer and down to said top portion of said silicon plug; (p) placing a layer of chalcaginide material over said insulative silicon layer and within said passageway so as to contact said top portion of said silicon plug;
(q) locating a layer of titanium nitride over said chalcaginide material; and
(r) securing a metal contact onto said layer of titanium nitride.
44. A method for forming a diode as recited in claim 43, wherein said removing step is a chemical-mechanical polishing step.
45. A method for forming a diode as recited in claim 43, wherein said heating step is performed at a temperature in a range between about 450 °C to about 550 °C .
46. A method for forming a diode as recited in claim 43, wherein said heating step is performed at a temperature and over a time sufficient to form polysilicon having an average diameter grain size in a range between about 0.3 microns to about 0.8 microns.
47. A method for forming a diode as recited in claim 43, wherein said annealing step is an RTP step.
48. A method for forming a diode on a silicon wafer, the silicon wafer having an exposed surface and being doped with a first type dopant, the method comprising the steps of:
(a) highly doping a portion of the exposed surface of the silicon wafer with a second type dopant to form an active region; (b) disposing a first refractory metal silicide layer over said active region;
(c) forming a layer of insulation material over said first refractory metal silicide layer; (d) etching a diode opening through said layer of insulation mater ial to expose a portion of said first refractory metal silicide layer, said diode opening being defined by an interior surface;
(e) disposing a second refractory metal silicide layer over said interior surface of said diode opening;
(f) filling said diode opening with amoφhous silicon;
(g) lightly doping said amoφhous silicon with said second type of dopant; (h) heating said amoφhous silicon to convert said amoφhous silicon to large grain polysilicon; (i) applying a platinum silicide layer to said silicon plug so as to not contact said second refractory metal silicide layer;
(j) positioning an insulative silicon layer on said layer of insulation and over said diode opening;
(k) etching a passageway through said insulative silicon layer and down to said platinum silicide layer;
(1) placing a layer of chalcaginide material over said insulative silicon layer and within said passageway so as to contact said platinum silicide layer;
(m) locating a layer of titanium nitride over said chalcaginide material; and (n) securing a metal contact onto said layer of titanium nitride.
49. A method for forming a diode as recited in claim 48, wherein said step of disposing a second refractory metal silicide layer comprises:
(a) covering said layer of insulation material and said interior surface of said diode opening with a polysilicon layer; (b) applying a refractory metal layer over said polysilicon layer; and
(c) exposing said refractory metal layer to a temperature sufficient to chemically react said polysilicon layer with said refractory metal layer to form a second refractory metal silicide layer positioned over said layer of insulation material and on said interior surface of said diode opening.
50. A diode on a silicon wafer comprising:
(a) a polysilicon layer on the silicon wafer, the polysilicon layer being doped with a first type dopant;
(b) an oxide layer overlaying the polysilicon layer, the oxide layer defining a hole extending through the oxide layer and communicating with a portion of the polysilicon layer;
(c) a polysilicon plug positioned within the hole in the oxide layer, the polysilicon plug being doped with a second type dopant; and (d) an active region formed in the polysilicon layer below the polysilicon plug, the active region being doped with the second type dopants received from the polysilicon plug.
51. A diode as recited in claim 50, wherein the first type dopant is a P-type dopant.
52. A diode as recited in claim 50, wherein the polysilicon layer is lightly doped.
53. A diode as recited in claim 50, wherein the polysilicon layer is a word line.
54. A diode as recited in claim 50, wherein the polysilicon plug is doped with an N- type dopant.
55. A diode as recited in claim 50, wherein the polysilicon plug is heavily doped.
56. A diode as recited in claim 50, wherein the polysilicon plug has a top surface and the oxide layer has a top surface that is substantially flush with the top surface of the polysilicon plug.
57. A diode as recited in claim 56, wherein the diode further comprises a programmable resistor contacting the top surface of the polysilicon plug.
58. A diode as recited in claim 57, wherein the diode further comprises a metal contact communicating with the programmable resistor.
59. A diode as recited in claim 58, wherein the metal contact functions as a bit line.
60. A diode as recited in claim 50, wherein the oxide layer has a top surface and the polysilicon plug has a top surface that is below the top surface of the oxide layer, and the polysilicon plug is partially encased by the oxide layer.
61. A diode as recited in claim 60, wherein the oxide layer further defines a channel that extends from the top surface of the oxide layer to the top surface of the polysilicon plug.
62. A diode as recited in claim 61 , wherein the channel as a diameter smaller than the diameter of the polysilicon plug.
63. A diode as recited in claim 61, wherein the channel is filled with a conductive material.
64. A diode as recited in claim 61, wherein the channel is filled with tungsten.
65. A diode as recited in claim 64, wherein a refractory metal silicide layer is positioned between the interior surface of the hole and the tungsten.
66. A diode as recited in claim 63, wherein the diode further comprises:
(a) a programmable resistor communicating with the conductive material; and
(b) a metal contact communicating with the programmable resistor.
67. A method for forming a diode on a silicon wafer having a silicon substrate doped with a first type dopant, the method comprising the steps of :
(a) depositing an oxide layer over the silicon substrate;
(b) etching a hole through the oxide layer to expose a portion of the silicon substrate;
(c) filling the hole with a polysilicon plug that is heavily doped during deposition with a second type dopant; and
(d) heating the silicon wafer to a temperature sufficient to diffuse a portion of the dopants in the polysilicon plug into an adjacent portion of the silicon substrate to form an active region in the silicon substrate being doped with the second type dopant.
68. A method as recited in claim 67, wherein the filling step comprises the second type dopant being an N-type dopant.
69. A method as recited in claim 67, wherein the filling step comprises:
(a) depositing a blanket layer of polysilicon over the oxide layer so that the hole is filled with the polysilicon; and
(b) removing the portion of polysilicon over the oxide layer so that only the polysilicon in the hole remains.
70. A method as recited in claim 67, further comprising the steps of forming a programmable resistor in communication with the polysilicon plug.
71. A method as recited in claim 70, further comprising the step of constructing a metal contact in communication with the programmable resistor.
72. A method as recited in claim 67, wherein the heating step comprises an RTP step.
73. A method for forming a diode on a silicon wafer having a silicon substrate lightly doped with a first type dopant, the method comprising the steps of :
(a) depositing a polysilicon layer heavily doped with a second type dopant over the silicon substrate; (b) removing portions of the polysilicon layer so as to form an isolated column of the heavily doped polysilicon layer projecting from the silicon substrate;
(c) heating the silicon wafer to a temperature sufficient to defuse a portion of the dopants from the polysilicon column into an adjacent portion of the silicon substrate to form an active region in the silicon substrate being doped with the second type dopant;
(d) depositing a blanket oxide layer over the silicon wafer so as to encase the polysilicon column;
(e) etching a channel having an inside surface through the oxide layer down to the polysilicon column; and (f) filling the channel in the oxide layer with a conductive material;
74. A method as recited in claim 73, further comprising:
(a) forming a programmable resistor in communication with the conductive material in the channel; and (b) constructing a metal contact in communication with the programmable resistor.
75. A method as recited in claim 74, further comprising a step of depositing a blanket oxide layer over the metal contact.
76. A method as recited in claim 73, wherein the first type dopant is a P-type dopant.
77. A method as recited in claim 73, wherein the heating step comprises an RTP step.
78. A method as recited in claim 73, wherein the filling step comprises:
(a) lining the interior surface of the channel with a refractory metal silicide; and
(b) filling the channel lined with a refractory metal silicide with tungsten.
79. A diode on a silicon wafer comprising:
(a) a silicon substrate on the silicon wafer and having an active region lightly doped with a first type dopant;
(b) an oxide layer overlaying the silicon substrate, the oxide layer defining a hole extending through the oxide layer and communicating with a portion of the active region;
(c) a polysilicon plug positioned within the hole and being heavily doped with a second type dopant;
(d) an epitaxial silicon layer positioned within the hole between the polysilicon plug and the active region of the silicon substrate, the epitaxial silicon layer having: (i) a bottom portion contacting the active region, the bottom portion being lightly doped with the first type dopant; and
(ii) a top portion contacting the polysilicon plug, the top portion being doped with the dopants from the polysilicon plug.
80. A diode as recited in claim 79, further comprising:
(a) a programmable resistor communicating with the polysilicon plug; and
(b) a metal contact communicating with the programmable resistor.
81. A diode as recited in claim 79, wherein the first type dopant is a P-type dopant.
82. A diode as recited in claim 79, wherein the portion of the silicon substrate outside the active region is doped with the second type of dopant.
83. A diode as recited in claim 79, wherein the diode further comprises a silicon nitride layer deposited over the oxide layer and having the hole extending therethrough.
84. A method for foπriing a diode on a silicon wafer having a silicon substrate doped with a first type dopant, the method comprising the steps of :
(a) lightly doping a portion of the silicon substrate with a second type of dopant to form an active region; (b) depositing an oxide layer over the silicon substrate;
(c) etching a hole through the oxide layer to expose a portion of the active region;
(d) growing an epitaxial silicon layer that is lightly doped with the second type dopant, the epitaxial silicon layer being grown on the active region within the hole and having a top portion and a bottom portion;
(e) filling the hole with a polysilicon plug that is heavily doped with the first type of dopant; and
(f) heating the silicon wafer to a temperature sufficient to diffuse the dopants from the polysilicon plug into the top portion of the of the epitaxial silicon layer.
85. A method as recited in claim 84, further comprising:
(a) forming a programmable resistor in communication with the conductive plug; and
(b) constructing a metal contact in communication with the programmable resistor.
86. A method as recited in claim 84, wherein the method further comprises the step of depositing a silicon nitride layer over the oxide layer.
87. A method as recited in claim 84, wherein the heating step comprises an RTP step.
PCT/US1997/002880 1996-03-01 1997-02-26 Novel vertical diode structures with low series resistance WO1997032340A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU21361/97A AU2136197A (en) 1996-03-01 1997-02-26 Novel vertical diode structures with low series resistance

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US60950596A 1996-03-01 1996-03-01
US08/609,505 1996-03-01

Publications (1)

Publication Number Publication Date
WO1997032340A1 true WO1997032340A1 (en) 1997-09-04

Family

ID=24441085

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1997/002880 WO1997032340A1 (en) 1996-03-01 1997-02-26 Novel vertical diode structures with low series resistance

Country Status (3)

Country Link
US (2) US5854102A (en)
AU (1) AU2136197A (en)
WO (1) WO1997032340A1 (en)

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6750091B1 (en) 1996-03-01 2004-06-15 Micron Technology Diode formation method
US6617192B1 (en) * 1997-10-01 2003-09-09 Ovonyx, Inc. Electrically programmable memory element with multi-regioned contact
US7023009B2 (en) * 1997-10-01 2006-04-04 Ovonyx, Inc. Electrically programmable memory element with improved contacts
US6969866B1 (en) * 1997-10-01 2005-11-29 Ovonyx, Inc. Electrically programmable memory element with improved contacts
US20030075778A1 (en) * 1997-10-01 2003-04-24 Patrick Klersy Programmable resistance memory element and method for making same
US6051487A (en) * 1997-12-18 2000-04-18 Advanced Micro Devices, Inc. Semiconductor device fabrication using a sacrificial plug for defining a region for a gate electrode
US7723715B2 (en) * 1999-03-25 2010-05-25 Ovonyx, Inc. Memory device and method of making same
US6750079B2 (en) * 1999-03-25 2004-06-15 Ovonyx, Inc. Method for making programmable resistance memory element
US6943365B2 (en) * 1999-03-25 2005-09-13 Ovonyx, Inc. Electrically programmable memory element with reduced area of contact and method for making same
US6187659B1 (en) 1999-08-06 2001-02-13 Taiwan Semiconductor Manufacturing Company Node process integration technology to improve data retention for logic based embedded dram
US6391658B1 (en) * 1999-10-26 2002-05-21 International Business Machines Corporation Formation of arrays of microelectronic elements
US6303975B1 (en) * 1999-11-09 2001-10-16 International Business Machines Corporation Low noise, high frequency solid state diode
KR100326253B1 (en) * 1999-12-28 2002-03-08 박종섭 Method for forming capacitor in semiconductor device
US20040124407A1 (en) * 2000-02-11 2004-07-01 Kozicki Michael N. Scalable programmable structure, an array including the structure, and methods of forming the same
US7247876B2 (en) 2000-06-30 2007-07-24 Intel Corporation Three dimensional programmable device and method for fabricating the same
WO2002009206A1 (en) * 2000-07-22 2002-01-31 Ovonyx, Inc. Electrically programmable memory element
US6696355B2 (en) * 2000-12-14 2004-02-24 Ovonyx, Inc. Method to selectively increase the top resistance of the lower programming electrode in a phase-change memory
US6541316B2 (en) 2000-12-22 2003-04-01 The Regents Of The University Of California Process for direct integration of a thin-film silicon p-n junction diode with a magnetic tunnel junction
US6534781B2 (en) 2000-12-26 2003-03-18 Ovonyx, Inc. Phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact
US6774387B2 (en) * 2001-06-26 2004-08-10 Ovonyx, Inc. Programmable resistance memory element
US20040036103A1 (en) * 2002-08-20 2004-02-26 Macronix International Co., Ltd. Memory device and method of manufacturing the same
US6798013B2 (en) * 2002-08-28 2004-09-28 Fernando Gonzalez Vertically integrated flash memory cell and method of fabricating a vertically integrated flash memory cell
US7410838B2 (en) * 2004-04-29 2008-08-12 Taiwan Semiconductor Manufacturing Co., Ltd. Fabrication methods for memory cells
KR100657911B1 (en) * 2004-11-10 2006-12-14 삼성전자주식회사 Nonvolitile Memory Device Comprising One Resistance Material and One Diode
US8193606B2 (en) * 2005-02-28 2012-06-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including a memory element
US7812404B2 (en) * 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US7834338B2 (en) * 2005-11-23 2010-11-16 Sandisk 3D Llc Memory cell comprising nickel-cobalt oxide switching element
US7816659B2 (en) * 2005-11-23 2010-10-19 Sandisk 3D Llc Devices having reversible resistivity-switching metal oxide or nitride layer with added metal
KR100672160B1 (en) * 2005-12-28 2007-01-19 주식회사 하이닉스반도체 Method of forming a resistor in a flash memory device
US7829875B2 (en) * 2006-03-31 2010-11-09 Sandisk 3D Llc Nonvolatile rewritable memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US7875871B2 (en) 2006-03-31 2011-01-25 Sandisk 3D Llc Heterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US7808810B2 (en) 2006-03-31 2010-10-05 Sandisk 3D Llc Multilevel nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US8030637B2 (en) * 2006-08-25 2011-10-04 Qimonda Ag Memory element using reversible switching between SP2 and SP3 hybridized carbon
US7915603B2 (en) * 2006-10-27 2011-03-29 Qimonda Ag Modifiable gate stack memory element
US20080102278A1 (en) 2006-10-27 2008-05-01 Franz Kreupl Carbon filament memory and method for fabrication
KR100852233B1 (en) * 2007-02-21 2008-08-13 삼성전자주식회사 Method of fomring a vertical diode and method of manufacturing a phase-change memory device using the same
US7902537B2 (en) 2007-06-29 2011-03-08 Sandisk 3D Llc Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US8233308B2 (en) 2007-06-29 2012-07-31 Sandisk 3D Llc Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US7824956B2 (en) 2007-06-29 2010-11-02 Sandisk 3D Llc Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US20090104756A1 (en) * 2007-06-29 2009-04-23 Tanmay Kumar Method to form a rewriteable memory cell comprising a diode and a resistivity-switching grown oxide
US8558220B2 (en) * 2007-12-31 2013-10-15 Sandisk 3D Llc Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element formed over a bottom conductor and methods of forming the same
US8236623B2 (en) * 2007-12-31 2012-08-07 Sandisk 3D Llc Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element and methods of forming the same
US8878235B2 (en) 2007-12-31 2014-11-04 Sandisk 3D Llc Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element and methods of forming the same
US7768016B2 (en) * 2008-02-11 2010-08-03 Qimonda Ag Carbon diode array for resistivity changing memories
US8530318B2 (en) * 2008-04-11 2013-09-10 Sandisk 3D Llc Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element formed over a bottom conductor and methods of forming the same
US8304284B2 (en) * 2008-04-11 2012-11-06 Sandisk 3D Llc Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element, and methods of forming the same
CN101989547B (en) * 2009-08-07 2014-05-21 旺宏电子股份有限公司 Method for manufacturing resistance type memory stack crystallization diode

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01196863A (en) * 1988-02-02 1989-08-08 Seiko Epson Corp Semiconductor device
US5022742A (en) * 1983-10-03 1991-06-11 The United States Of America As Represented By The Secretary Of The Navy Fast shutter for protection from electromagnetic radiation
US5070383A (en) * 1989-01-10 1991-12-03 Zoran Corporation Programmable memory matrix employing voltage-variable resistors
US5355301A (en) * 1992-02-28 1994-10-11 Fuji Electric Co., Ltd. One-chip type switching power supply device
US5407851A (en) * 1981-02-23 1995-04-18 Unisys Corporation Method of fabricating an electrically alterable resistive component on an insulating layer above a semiconductor substrate
US5441907A (en) * 1994-06-27 1995-08-15 Taiwan Semiconductor Manufacturing Company Process for manufacturing a plug-diode mask ROM

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6258673A (en) * 1985-09-09 1987-03-14 Fujitsu Ltd Semiconductor storage device
FR2599754B1 (en) * 1986-06-06 1989-12-29 Transgene Sa PROCESS FOR THE PREPARATION OF FACTOR VIII FROM MAMMALIAN CELLS
US5268316A (en) * 1991-12-06 1993-12-07 National Semiconductor Corporation Fabrication process for Schottky diode with localized diode well
US5272097A (en) * 1992-04-07 1993-12-21 Philip Shiota Method for fabricating diodes for electrostatic discharge protection and voltage references
US5567644A (en) * 1995-09-14 1996-10-22 Micron Technology, Inc. Method of making a resistor
US5714768A (en) * 1995-10-24 1998-02-03 Energy Conversion Devices, Inc. Second-layer phase change memory array on top of a logic device
US5998244A (en) * 1996-08-22 1999-12-07 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5407851A (en) * 1981-02-23 1995-04-18 Unisys Corporation Method of fabricating an electrically alterable resistive component on an insulating layer above a semiconductor substrate
US5022742A (en) * 1983-10-03 1991-06-11 The United States Of America As Represented By The Secretary Of The Navy Fast shutter for protection from electromagnetic radiation
JPH01196863A (en) * 1988-02-02 1989-08-08 Seiko Epson Corp Semiconductor device
US5070383A (en) * 1989-01-10 1991-12-03 Zoran Corporation Programmable memory matrix employing voltage-variable resistors
US5355301A (en) * 1992-02-28 1994-10-11 Fuji Electric Co., Ltd. One-chip type switching power supply device
US5441907A (en) * 1994-06-27 1995-08-15 Taiwan Semiconductor Manufacturing Company Process for manufacturing a plug-diode mask ROM

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 013, no. 493 (E - 842) 8 November 1989 (1989-11-08) *

Also Published As

Publication number Publication date
AU2136197A (en) 1997-09-16
US6194746B1 (en) 2001-02-27
US5854102A (en) 1998-12-29

Similar Documents

Publication Publication Date Title
US6194746B1 (en) Vertical diode structures with low series resistance
US6784046B2 (en) Method of making vertical diode structures
US6700211B2 (en) Method for forming conductors in semiconductor devices
US7144798B2 (en) Semiconductor memory devices having extending contact pads and related methods
US5103272A (en) Semiconductor device and a method for manufacturing the same
US6727129B1 (en) Method for manufacturing a semiconductor device
US20050227440A1 (en) Semiconductor device and its manufacturing method
US20130017663A1 (en) Method of forming a phase change material layer pattern and method of manufacturing a phase change memory device
US6909145B2 (en) Metal spacer gate for CMOS FET
KR20000047841A (en) Field Effect Transistor and Method of Manufacturing the Same
KR20020052946A (en) Semiconductor device and method for manufacturing the same
US7566610B2 (en) Process for manufacturing integrated resistive elements with silicidation protection
JP3137077B2 (en) Semiconductor device and manufacturing method thereof
US5714411A (en) Process for forming a semiconductor device including a capacitor
US5741731A (en) Semiconductor device wired with fuse
JPH1187701A (en) Semiconductor device and method for manufacturing the same

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE HU IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH KE LS MW SD SZ UG AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97531057

Format of ref document f/p: F

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA