WO1998028747A1 - Memory and method for sensing sub-groups of memory elements - Google Patents

Memory and method for sensing sub-groups of memory elements Download PDF

Info

Publication number
WO1998028747A1
WO1998028747A1 PCT/US1997/023076 US9723076W WO9828747A1 WO 1998028747 A1 WO1998028747 A1 WO 1998028747A1 US 9723076 W US9723076 W US 9723076W WO 9828747 A1 WO9828747 A1 WO 9828747A1
Authority
WO
WIPO (PCT)
Prior art keywords
segment
word line
memory
sense amplifiers
row
Prior art date
Application number
PCT/US1997/023076
Other languages
French (fr)
Inventor
Richard M. Barth
Donald C. Stark
Lawrence Lai
Wayne S. Richardson
Original Assignee
Rambus, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=25091385&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=WO1998028747(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Rambus, Inc. filed Critical Rambus, Inc.
Priority to EP97952447A priority Critical patent/EP0946943B1/en
Priority to DE69723105T priority patent/DE69723105T2/en
Priority to AU56046/98A priority patent/AU5604698A/en
Publication of WO1998028747A1 publication Critical patent/WO1998028747A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/408Address circuits
    • G11C11/4085Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/14Word line organisation; Word line lay-out

Definitions

  • the present invention pertains to the field of computer memories. More specifically, the present invention relates to sub- word line access in computer memories.
  • Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively.
  • a memory cell consists of a transistor and a capacitor connected to a bit line and a word line.
  • the word line selects a memory cell.
  • the bit line is what connects the memory cell to the sense amplifier to transfer data.
  • a word line metal 110 is coupled to word line gate polysilicon 115 which runs in parallel with word line metal 110.
  • Metal-polysilicon straps 120 are periodically added to reduce resistance.
  • word line gate polysilicon 115 is activated and enables the sense amplifiers 125 to sense or restore data to /from the coupled memory cells (not shown).
  • the operations performed by sense amplifiers 125 are controlled by control signals 127, 129.
  • Figure lb illustrates a dual word line example.
  • word line metal 110 is selectively connected to one of two word line gate polysilicon 117, 119 through AND gates 130, 135.
  • the AND gates are placed at intervals along the word lines and 110, gate polysilicon 117, 119 corresponding to locations of word line straps.
  • Select signals 140, 145 which are complementary signals, are input to the AND gates 130, 135 to select the word line gate polysilicon to couple to the word line metal.
  • the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.
  • All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access.
  • the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.
  • One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers.
  • Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.
  • the memory includes a group of memory cells divided into a plurality of sub-groups.
  • Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group.
  • the sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group.
  • Sense amplifier circuitry is coupled to the group of memory cells.
  • the sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub- sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups.
  • the memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.
  • control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.
  • Figure la is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections
  • Figure lb is a prior art block diagram of a DRAM illustrating a dual word line connection.
  • DRAM dynamic random access memory
  • Figure 2 is a simplified block diagram of one embodiment of a
  • FIG. 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.
  • Figure 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.
  • Figure 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.
  • Figure 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and Figure 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.
  • Figure 7 is a diagram illustrating the states of sense amplifiers after processing requests.
  • the apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein.
  • numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.
  • DRAM dynamic random access memory
  • EPROMS electrically programmable memories
  • the invention describes sub-group accessing of memory cells from the array.
  • a group can be defined as a bank of memory cells.
  • a group also can be defined to a subset or a superset of a bank of memory cells.
  • the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.
  • Figure 2 is a simplified block diagram of one embodiment of the DRAM of the present invention.
  • Figure 2 illustrates a dual word line structure that includes word line metal 205 and word line gate polysilicon zero (GPO) and one (GP1).
  • Word lines GPO and GP1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to Figure 2, word line GPO is broken up into segments 255, 260, 265, 270 and word line GP1 is broken up into segments 210, 215, 220, 225, each segment capable of being separately enabled using control signals sel [0.3 - 0.0, 1.3 - 1.0].
  • the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation.
  • the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], SUBSAN [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers 260.
  • These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size.
  • the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated.
  • use of SUBSAP and SUBSAN control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS.
  • Figure 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation. Furthermore, certain control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.
  • the DRAM 114 includes a memory array, or portion thereof, 350 sense amplifier circuitry 360 row decoder circuitry 311, column decoder circuitry 371 and controller 118.
  • the controller 118 receives control signals from memory controller 117, including signals to indicate that sub-group sensing is to be performed.
  • the memory controller 117 issues signal SUB ACT, to indicate that sub-group sensing is to be performed and SADR[3:0] which identifies the sub-group(s) to be sensed.
  • SUB ACT signal
  • SADR[3:0] which identifies the sub-group(s) to be sensed.
  • the present invention is not limited to these specific control signals or the structure of the memory controller 117 issuing certain signals to controller 118.
  • a variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to the memory controller 117 or memory 114 is contemplated.
  • embodiments which do not include on chip controller circuitry also are contemplated.
  • the controller 118 issues control signals to selectively activate a word line segment (e.g., segments 365,366,367,368) and corresponding sub-group of the sense amplifier (e.g., sub groups 361,362,363,364). For example, to perform a memory access operation with respect to one sub-group of memory cells, delineated by area 352, controller 118 issues an activation signal on line 119.
  • a word line segment e.g., segments 365,366,367,368
  • sub groups 361,362,363,364 e.g., to perform a memory access operation with respect to one sub-group of memory cells, delineated by area 352, controller 118 issues an activation signal on line 119.
  • row decoder 311 selects a corresponding word line metal to activate, for example, word line metal 305
  • the controller 118 activates line 119 such that gate 321 activates word segment 366.
  • controller 118 issues SUBSAP, SUBSAN signals to activate the corresponding portion 3
  • FIG 4 is a slightly more detailed diagram of one sub-group 352 of the memory that is individually accessible in accordance with the teachings of the present invention.
  • This embodiment illustrative of a single or conventional word line access, selects a sub-group of the memory array represented by cells 401, 402, 403.
  • Activation of word line segment 367 by activation of the sub word line select signal 119 by controller 118 and word line metal 305 causes the data to be available on the bitlines represented by lines 315, 316 and 317.
  • the controller issues the appropriate SUBSAP[3:0] and SUBSAN [3:0] to select the corresponding portion 362 of sense amplifier circuitry to perform the desired operation (e.g., sense).
  • Figure 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.
  • the architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation.
  • a sub-group of memory cells to be sensed during a row operation.
  • only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated.
  • power consumption is reduced.
  • the structure for sensing subgroups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory.
  • the row decoder circuitry would be modified to activate more from one word line metal at a time.
  • the control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued by controller 118, each control signal separately connected to a different segment in a different row. Alternately, a row/segment control signal is issued and the gate (e.g., 320-331, Figure 3) is expanded to include logic to decode the row /segment control signal to activate the specified segment in the particular row.
  • the gate e.g., 320-331, Figure 3
  • the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations.
  • level word line sensing where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line.
  • an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.
  • Figure 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore.
  • precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers.
  • sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers.
  • restore Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells.
  • the term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation.
  • CAS read and write operations can be executed to that row or a portion of that row.
  • all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.
  • Figure 6b illustrates one embodiment of a state transition diagram for pulsed word line operation.
  • This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line.
  • the explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.
  • level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing subwordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers. Assume an initial state that the sense amplifiers are turned on, but the data contained in the sense amplifiers is clean. The example includes the processing of the following three requests:
  • Request 1 Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
  • Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
  • Restore Drive sense amplifiers data back to word line 100 and polysilicon for sections 1 and 2.
  • Request 2 Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2
  • Request 3 Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3. Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
  • FIG. 7 illustrates the state of the sense amplifiers after processing Requests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementaion described below.
  • Request 1 Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
  • Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
  • Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2.
  • Sense Turn on word line 200 polycide for sections 2 and 3. Latch data onto sense amplifiers 2 and 3
  • Request 3 Explicit An explicit restore would be performed on Restore word line 100 polycide for section 3 (if necessary) Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2.
  • Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
  • the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.

Abstract

A memory and method of operation is described. In one embodiment, the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group and is coupled to the memory cells in the row of the corresponding sub-group: Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power. In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.

Description

MEMORY AND METHOD FOR SENSING SUB-GROUPS OF MEMORY ELEMENTS
FIELD OF THE INVENTION
The present invention pertains to the field of computer memories. More specifically, the present invention relates to sub- word line access in computer memories.
BACKGROUND OF THE INVENTION
Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively. In a dynamic random access memory, for example, a memory cell consists of a transistor and a capacitor connected to a bit line and a word line. The word line selects a memory cell. The bit line is what connects the memory cell to the sense amplifier to transfer data.
This is illustrated in the simplified diagram of Figure la. Referring to Figure la, a word line metal 110, is coupled to word line gate polysilicon 115 which runs in parallel with word line metal 110. Metal-polysilicon straps 120 are periodically added to reduce resistance. When the word line metal 110 is activated, word line gate polysilicon 115 is activated and enables the sense amplifiers 125 to sense or restore data to /from the coupled memory cells (not shown). The operations performed by sense amplifiers 125 are controlled by control signals 127, 129.
Figure lb illustrates a dual word line example. In this example, word line metal 110 is selectively connected to one of two word line gate polysilicon 117, 119 through AND gates 130, 135. Typically the AND gates are placed at intervals along the word lines and 110, gate polysilicon 117, 119 corresponding to locations of word line straps. Select signals 140, 145, which are complementary signals, are input to the AND gates 130, 135 to select the word line gate polysilicon to couple to the word line metal.
Some manufacturers have encountered performance problems utilizing longer word line lengths. This is due to increased capacitance and resistance. To minimize longer word line lengths effects, the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.
All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access. In addition, the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.
One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers. Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.
SUMMARY OF THE INVENTION
It is one object of the present invention to provide a memory in which power efficient memory accesses can be performed.
It is an object of the present invention to provide for sub-word memory accesses.
It is another object of the invention to provide for a memory in which sets of sense amplifiers corresponding to different sub-words of rows of memory can communicate data to different rows of the memory.
A memory design and method of operation is described. In one embodiment, the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group. The sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub- sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.
In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.
Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.
BRIEF DESCRIPTION OF THE DRAWINGS The present invention is illustrated by way of example and not imitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
Figure la is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections and Figure lb is a prior art block diagram of a DRAM illustrating a dual word line connection.
Figure 2 is a simplified block diagram of one embodiment of a
DRAM in accordance with the teachings of the present invention. Figure 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.
Figure 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.
Figure 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.
Figure 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and Figure 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.
Figure 7 is a diagram illustrating the states of sense amplifiers after processing requests.
DETAILED DESCRIPTION
The apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein. In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.
Although the present invention is described with respect to dynamic random access memory (DRAM), it is apparent to one skilled in the art that the invention is readily applicable to other memories including static memories and electrically programmable memories (e.g. EPROMS).
The invention describes sub-group accessing of memory cells from the array. A group can be defined as a bank of memory cells. As is readily apparent to one skilled in the art, a group also can be defined to a subset or a superset of a bank of memory cells. In addition, the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.
Figure 2 is a simplified block diagram of one embodiment of the DRAM of the present invention. Figure 2 illustrates a dual word line structure that includes word line metal 205 and word line gate polysilicon zero (GPO) and one (GP1). Word lines GPO and GP1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to Figure 2, word line GPO is broken up into segments 255, 260, 265, 270 and word line GP1 is broken up into segments 210, 215, 220, 225, each segment capable of being separately enabled using control signals sel [0.3 - 0.0, 1.3 - 1.0].
Furthermore, the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation. In particular, the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], SUBSAN [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers 260. These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size. Thus, the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated. As is readily apparent, use of SUBSAP and SUBSAN control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS. Figure 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation. Furthermore, certain control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.
Referring to Figure 3, the DRAM 114 includes a memory array, or portion thereof, 350 sense amplifier circuitry 360 row decoder circuitry 311, column decoder circuitry 371 and controller 118.
In the present embodiment, the controller 118 receives control signals from memory controller 117, including signals to indicate that sub-group sensing is to be performed. For example, in one embodiment, the memory controller 117 issues signal SUB ACT, to indicate that sub-group sensing is to be performed and SADR[3:0] which identifies the sub-group(s) to be sensed. As is readily apparent to one skilled in the art, the present invention is not limited to these specific control signals or the structure of the memory controller 117 issuing certain signals to controller 118. A variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to the memory controller 117 or memory 114 is contemplated. Furthermore, embodiments which do not include on chip controller circuitry also are contemplated.
Continuing with the present embodiment, the controller 118 issues control signals to selectively activate a word line segment (e.g., segments 365,366,367,368) and corresponding sub-group of the sense amplifier (e.g., sub groups 361,362,363,364). For example, to perform a memory access operation with respect to one sub-group of memory cells, delineated by area 352, controller 118 issues an activation signal on line 119. Thus, when row decoder 311 selects a corresponding word line metal to activate, for example, word line metal 305, the controller 118 activates line 119 such that gate 321 activates word segment 366. In addition, controller 118 issues SUBSAP, SUBSAN signals to activate the corresponding portion 362 of sense amplifier circuitry 360.
Figure 4 is a slightly more detailed diagram of one sub-group 352 of the memory that is individually accessible in accordance with the teachings of the present invention. This embodiment, illustrative of a single or conventional word line access, selects a sub-group of the memory array represented by cells 401, 402, 403. Activation of word line segment 367 by activation of the sub word line select signal 119 by controller 118 and word line metal 305 causes the data to be available on the bitlines represented by lines 315, 316 and 317. The controller issues the appropriate SUBSAP[3:0] and SUBSAN [3:0] to select the corresponding portion 362 of sense amplifier circuitry to perform the desired operation (e.g., sense). Figure 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.
The architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation. Thus, when only a portion of a row of memory cells needs to be accessed, only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated. By turning on only the necessary circuitry required for sensing requested data, power consumption is reduced.
In an alternate embodiment, the structure for sensing subgroups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory. In this embodiment, the row decoder circuitry would be modified to activate more from one word line metal at a time. The control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued by controller 118, each control signal separately connected to a different segment in a different row. Alternately, a row/segment control signal is issued and the gate (e.g., 320-331, Figure 3) is expanded to include logic to decode the row /segment control signal to activate the specified segment in the particular row.
It will be appreciated that the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations. For a memory that implements level word line sensing, where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line. In a memory that implements pulse word line sensing where the word line deactivates after a sense and restore cycle, an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.
Figure 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore. As is well known in the art, the term precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers. The term sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers. Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells. The term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation. After the restore, CAS read and write operations can be executed to that row or a portion of that row. In this implementation, all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.
Figure 6b illustrates one embodiment of a state transition diagram for pulsed word line operation. This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line. The explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.
The utilization of level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing subwordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers. Assume an initial state that the sense amplifiers are turned on, but the data contained in the sense amplifiers is clean. The example includes the processing of the following three requests:
Request 1: Bring in row 100, sections 1 and 2
Request 2: Bring in row 200, sections 2 and 3
Request 3: Bring in row 300, sections 3 and 4
In a level word line implementation, the following events would happen in response to the requests: Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
Restore Drive sense amplifiers data back to word line 100 and polysilicon for sections 1 and 2.
Request 2: Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2
Sense Turn on word line 200 polysilicon for sections 2 and 3. Latch data onto sense amplifier subgroups 2 and 3
Restore Drive sense amplifier data back to word line 200 and polysilicon for sections 2 and 3
Request 3: Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3. Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
Restore Drive sense amp data back to word line 300 and word line polysilicon for sections 3 and 4. Figure 7 illustrates the state of the sense amplifiers after processing Requests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementaion described below.
In the pulse word line implementation, the following events would happen in response to the requests:
Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
Restore Drive sense amplifier data back to word line 100 and polysilicon for sections 1 and 2.
Request 2: Explicit An explicit restore would be performed on
Restore word line 100 polysilicon for section 2 (if necessary)
Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Sense Turn on word line 200 polycide for sections 2 and 3. Latch data onto sense amplifiers 2 and 3
Restore Drive sense amplifier data back to word line 200 and polycides for sections 2 and 3
Request 3: Explicit An explicit restore would be performed on Restore word line 100 polycide for section 3 (if necessary) Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2.
Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
Restore Drive sense amplifier data back to word line 300 and polysilicon for sections 3 and 4. It should be noted that explicit restores are not always required. For example, if the data were not changed (i.e., the sense amplifiers were not written to or "clean"), an explicit restore is not necessary. An explicit restore is needed after a sense amplifier has been written to or "dirty".
Furthermore, in this implementation, the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.
In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Claims

CLAIMSWhat is claimed is:
1. A memory comprising: a memory array of storage locations; a plurality of word lines for selecting rows of the memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line; a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with the word line, each set of sense amplifiers corresponding to a segment; a first select logic for selecting at least one segment of a word line during a sense operation; and a second select logic for selecting at least one corresponding set of sense amplifiers.
2. The memory as set forth in claim 1, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
3. The memory as set forth in claim 1, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
4. The memory as set forth in claim 1, wherein the first select logic issues a select signal to a gate having as inputs the select signal and a row signal indicative that the row is selected, the output of the gate activating the selected segment when the select signal and the row signal are active.
5. The memory as set forth in claim 1, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment, each gate receiving as input a row signal indicative that a row is selected and a select signal indicative that a segment is selected.
6. The memory as set forth in claim 1, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a segment when row decode logic indicates that the corresponding row is selected.
7. The memory as set forth in claim 1, wherein the second select logic issues the following signals: SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
8. A method for accessing a memory comprising a plurality of storage locations, said method comprising the steps of: providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line; identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment; selecting at least one segment of a word line that is to be activated during a sense operation; and selecting at least one corresponding set of sense amplifiers.
9. The method as set forth in claim 8, wherein the set of selecting a segment comprises the steps of: issuing a segment select signal to identify a segment to be selected; issuing a row select signal to identify a row to be selected; selecting a particular segment in a particular row based on the segment select signal and row select signal issued.
10. The method as set forth in claim 8, wherein the step of selecting a corresponding set of sense amplifiers comprises the step of issuing a set select signal to select a set of sense amplifiers.
11. The method as set forth in claim 8, wherein the access performed is a read operation, said method further comprising the steps of: sensing the data of the selected segment, said sense operation placing the data in the corresponding set of sense amplifiers; restoring the data to the selected segment; and performing a column address strobe (CAS) wherein the data in the corresponding set of sense amplifiers is output from the memory.
12. The method as set forth in claim 11, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
13. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of: performing a level word line access, wherein the selected segment remains activated until another segment is selected; and performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segment.
14. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of: performing a pulse word line access, wherein the selected segment is activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle; performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers; and performing an explicit restore operation thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the selected segment.
15. A memory comprising: a plurality of word lines for selecting a row of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line; a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment; a first select logic for selecting during a sense operation at least one segment from a first word line and at least one segment from a second word line; and a second select logic for selecting corresponding sets of sense amplifiers to access storage locations along the first segment and the second segment.
16. The memory as set forth in claim 15, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
17. The memory as set forth in claim 15, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
18. The memory as set forth in claim 15, wherein the first select logic issues a first select signal to a first gate and a second select signal to a second gate, the first gate and second gate further respectively receiving as input a first row signal and second row signal indicative that the first row and second row, respectively, are selected, the output of the first gate activating the first selected segment when the first select signal and the first row signal are active and the output of the second gate activating the second selected segment when the second select signal and the second row signal are active.
19. The memory as set forth in claim 15, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment of a row, each gate receiving as input a row signal indicative that a row is selected and a select signal to indicate selection of a segment in a particular row.
20. The memory as set forth in claim 15, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a coupled segment when row decode logic indicates that the corresponding row is selected.
21. The memory as set forth in claim 15, wherein the second select logic issues the following signals: SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
22. A method for accessing a memory comprising a plurality of storage locations, said method comprising the steps of: providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line; identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment; selecting at least one segment of a first word line to activate during a sense operation; selecting at least one segment of a second word line that is to be activated during a sense operation; and selecting sets of sense amplifiers corresponding to the at least one segment of the first word line and at least one segment of the second word line to access storage locations along the first segment and the second segment.
23. The method as set forth in claim 22, wherein: the step of selecting at least one segment of a first word line comprises the steps of issuing a first select signal; and
the step of selecting at least one segment of a second word line comprises the step of issuing a second select signal.
24. The method as set forth in claim 22, further comprising the step of issuing a select signal that identifies at least one segment of at least one row to be selected; wherein the steps of selecting at least one segment of a first word line and at least one segment of a second word line comprise decoding the select signal to determine the segments to select.
25. The method as set forth in claim 22, wherein the step of selecting sets of sense amplifiers comprises the step of issuing the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers to activate.
26. The method as set forth in claim 22 wherein the access performed is a read operation, said method further comprising the steps of: sensing the data of the selected segments, said sense operation placing the data in the corresponding set of sense amplifiers; restoring the data to the selected segments; and performing a column address strobe (CAS) wherein the data in the corresponding sets of sense amplifiers are output from the memory.
27. The method as set forth in claim 26, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
28. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of: performing a level word line access, wherein the selected segments remains activated until another segment is selected; and performing a column address strobe (CAS) wherein data to be written are latched into the corresponding sets of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segments.
29. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of: performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle; performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers; and performing an explicit restore operation thereby causing the data located in the corresponding sets of sense amplifiers to be stored in storage locations coupled to the selected segments.
30. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of: performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle; performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers; performing an explicit restore operation with respect to the first segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the first segment; and performing an explicit restore operation with respect to the the second segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the second segment.
PCT/US1997/023076 1996-12-20 1997-12-15 Memory and method for sensing sub-groups of memory elements WO1998028747A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
EP97952447A EP0946943B1 (en) 1996-12-20 1997-12-15 Memory and method for sensing sub-groups of memory elements
DE69723105T DE69723105T2 (en) 1996-12-20 1997-12-15 MEMORY AND METHOD FOR READING MEMORY SUB-GROUPS
AU56046/98A AU5604698A (en) 1996-12-20 1997-12-15 Memory and method for sensing sub-groups of memory elements

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/771,303 1996-12-20
US08/771,303 US5748554A (en) 1996-12-20 1996-12-20 Memory and method for sensing sub-groups of memory elements

Publications (1)

Publication Number Publication Date
WO1998028747A1 true WO1998028747A1 (en) 1998-07-02

Family

ID=25091385

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1997/023076 WO1998028747A1 (en) 1996-12-20 1997-12-15 Memory and method for sensing sub-groups of memory elements

Country Status (6)

Country Link
US (2) US5748554A (en)
EP (1) EP0946943B1 (en)
AU (1) AU5604698A (en)
DE (1) DE69723105T2 (en)
TW (1) TW412749B (en)
WO (1) WO1998028747A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9595573B2 (en) 2002-12-12 2017-03-14 Japan Display Inc. Display device having light-emitting elements including metals

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10302471A (en) * 1997-02-28 1998-11-13 Mitsubishi Electric Corp Semiconductor memory
US6111813A (en) * 1997-09-30 2000-08-29 Winbond Electronics Corporation Apparatus and method for tracking dynamic sense amplifier enable signals with memory array accessing signals in a synchronous RAM
US5940329A (en) * 1997-12-17 1999-08-17 Silicon Aquarius, Inc. Memory architecture and systems and methods using the same
US6111808A (en) * 1998-03-02 2000-08-29 Hyundai Electronics Industries Co., Ltd. Semiconductor memory device
US6003121A (en) * 1998-05-18 1999-12-14 Intel Corporation Single and multiple channel memory detection and sizing
KR100278658B1 (en) * 1998-08-27 2001-01-15 윤종용 Internal Clock Generation Circuit with Analog Pumping Structure
JP3177966B2 (en) * 1998-11-12 2001-06-18 日本電気株式会社 Semiconductor storage device
JP3926506B2 (en) * 1999-05-28 2007-06-06 富士通株式会社 Semiconductor memory device
KR100344819B1 (en) * 1999-09-20 2002-07-19 주식회사 하이닉스반도체 Nonvolatile ferroelectric memory device and circuit for driving the same
US6404660B1 (en) * 1999-12-23 2002-06-11 Rambus, Inc. Semiconductor package with a controlled impedance bus and method of forming same
US6889304B2 (en) 2001-02-28 2005-05-03 Rambus Inc. Memory device supporting a dynamically configurable core organization
US7500075B1 (en) 2001-04-17 2009-03-03 Rambus Inc. Mechanism for enabling full data bus utilization without increasing data granularity
JP2003242771A (en) * 2002-02-15 2003-08-29 Toshiba Corp Semiconductor memory device
US6667896B2 (en) 2002-05-24 2003-12-23 Agilent Technologies, Inc. Grouped plate line drive architecture and method
US6760247B2 (en) * 2002-09-27 2004-07-06 Texas Instruments Incorporated Methods and apparatus for flexible memory access
KR100529670B1 (en) * 2003-10-01 2005-11-17 동부아남반도체 주식회사 Cmos image sensor and manufacturing method thereof
US6990036B2 (en) * 2003-12-30 2006-01-24 Intel Corporation Method and apparatus for multiple row caches per bank
US7050351B2 (en) * 2003-12-30 2006-05-23 Intel Corporation Method and apparatus for multiple row caches per bank
US8190808B2 (en) * 2004-08-17 2012-05-29 Rambus Inc. Memory device having staggered memory operations
US7280428B2 (en) 2004-09-30 2007-10-09 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US7254075B2 (en) * 2004-09-30 2007-08-07 Rambus Inc. Integrated circuit memory system having dynamic memory bank count and page size
US8595459B2 (en) 2004-11-29 2013-11-26 Rambus Inc. Micro-threaded memory
US8607328B1 (en) 2005-03-04 2013-12-10 David Hodges Methods and systems for automated system support
US8332598B2 (en) * 2005-06-23 2012-12-11 Intel Corporation Memory micro-tiling request reordering
US7587521B2 (en) * 2005-06-23 2009-09-08 Intel Corporation Mechanism for assembling memory access requests while speculatively returning data
US7765366B2 (en) * 2005-06-23 2010-07-27 Intel Corporation Memory micro-tiling
US7558941B2 (en) * 2005-06-30 2009-07-07 Intel Corporation Automatic detection of micro-tile enabled memory
US8253751B2 (en) 2005-06-30 2012-08-28 Intel Corporation Memory controller interface for micro-tiled memory access
US7389194B2 (en) * 2005-07-06 2008-06-17 Rambus Inc. Driver calibration methods and circuits
US7660183B2 (en) 2005-08-01 2010-02-09 Rambus Inc. Low power memory device
KR100673694B1 (en) * 2005-10-10 2007-01-24 주식회사 하이닉스반도체 Semiconductor memory device with column decoder for consuming low power and read operation method of the same
US20070260841A1 (en) 2006-05-02 2007-11-08 Hampel Craig E Memory module with reduced access granularity
US8878860B2 (en) * 2006-12-28 2014-11-04 Intel Corporation Accessing memory using multi-tiling
US7471546B2 (en) * 2007-01-05 2008-12-30 International Business Machines Corporation Hierarchical six-transistor SRAM
US7460423B2 (en) * 2007-01-05 2008-12-02 International Business Machines Corporation Hierarchical 2T-DRAM with self-timed sensing
US7499312B2 (en) * 2007-01-05 2009-03-03 International Business Machines Corporation Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line
US7460387B2 (en) 2007-01-05 2008-12-02 International Business Machines Corporation eDRAM hierarchical differential sense amp
US7835202B2 (en) * 2007-06-26 2010-11-16 Broadcom Corporation Power-saving semiconductor memory
WO2013015893A1 (en) 2011-07-27 2013-01-31 Rambus Inc. Memory with deferred fractional row activation
US9268719B2 (en) 2011-08-05 2016-02-23 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
US9214219B2 (en) 2011-08-30 2015-12-15 Rambus Inc. Distributed sub-page selection
US9116781B2 (en) * 2011-10-17 2015-08-25 Rambus Inc. Memory controller and memory device command protocol
US8929164B2 (en) 2012-03-05 2015-01-06 Micron Technology, Inc. Apparatuses and methods for adjustment of data strobe signals

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5463577A (en) * 1993-12-28 1995-10-31 Kabushiki Kaisha Toshiba Semiconductor memory

Family Cites Families (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377855A (en) * 1980-11-06 1983-03-22 National Semiconductor Corporation Content-addressable memory
JPS58147884A (en) * 1982-02-26 1983-09-02 Toshiba Corp Dynamic type semiconductor storage device
JPS6083291A (en) * 1983-10-13 1985-05-11 Nec Corp Semiconductor memory
US4542483A (en) * 1983-12-02 1985-09-17 At&T Bell Laboratories Dual stage sense amplifier for dynamic random access memory
US4800525A (en) * 1984-10-31 1989-01-24 Texas Instruments Incorporated Dual ended folded bit line arrangement and addressing scheme
US4758993A (en) * 1984-11-19 1988-07-19 Fujitsu Limited Random access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
US4698788A (en) * 1985-07-01 1987-10-06 Motorola, Inc. Memory architecture with sub-arrays
US4700328A (en) * 1985-07-11 1987-10-13 Intel Corporation High speed and high efficiency layout for dram circuits
US4710902A (en) * 1985-10-04 1987-12-01 Motorola, Inc. Technique restore for a dynamic random access memory
US4740921A (en) * 1985-10-04 1988-04-26 Motorola, Inc. Precharge of a dram data line to an intermediate voltage
JPS6280897A (en) * 1985-10-04 1987-04-14 Mitsubishi Electric Corp Semiconductor storage device
US4730275A (en) * 1985-11-22 1988-03-08 Motorola, Inc. Circuit for reducing the row select voltage swing in a memory array
JPH0612610B2 (en) * 1986-06-24 1994-02-16 日本電気株式会社 Dynamic semiconductor memory
US4888732A (en) * 1987-02-23 1989-12-19 Matsushita Electric Industrial Co., Ltd. Dynamic random access memory having open bit line architecture
US4961168A (en) * 1987-02-24 1990-10-02 Texas Instruments Incorporated Bipolar-CMOS static random access memory device with bit line bias control
US4825413A (en) * 1987-02-24 1989-04-25 Texas Instruments Incorporated Bipolar-CMOS static ram memory device
US4787858A (en) * 1987-03-23 1988-11-29 Digital Equipment Corporation Latching system for computer plug
US4796230A (en) * 1987-06-24 1989-01-03 Intel Corporation Folded-cascode configured differential current steering column decoder circuit
JPS6413290A (en) * 1987-07-07 1989-01-18 Oki Electric Ind Co Ltd Semiconductor memory
US4837743A (en) * 1987-08-17 1989-06-06 Texas Instruments Incorporated Architecture for memory multiplexing
US5274596A (en) * 1987-09-16 1993-12-28 Kabushiki Kaisha Toshiba Dynamic semiconductor memory device having simultaneous operation of adjacent blocks
US4843264A (en) * 1987-11-25 1989-06-27 Visic, Inc. Dynamic sense amplifier for CMOS static RAM
US5093806A (en) * 1988-02-16 1992-03-03 Tran Hiep V Sensing and decoding scheme for a bicmos read/write memory
US4862421A (en) * 1988-02-16 1989-08-29 Texas Instruments Incorporated Sensing and decoding scheme for a BiCMOS read/write memory
US4984196A (en) * 1988-05-25 1991-01-08 Texas Instruments, Incorporated High performance bipolar differential sense amplifier in a BiCMOS SRAM
KR910009444B1 (en) * 1988-12-20 1991-11-16 삼성전자 주식회사 Semiconductor memory device
US5124610A (en) * 1989-03-03 1992-06-23 E. F. Johnson Company Tritiated light emitting polymer electrical energy source
US5214610A (en) * 1989-09-22 1993-05-25 Texas Instruments Incorporated Memory with selective address transition detection for cache operation
US4991141A (en) * 1990-02-08 1991-02-05 Texas Instruments Incorporated Sense amplifier and method for sensing the outputs of static random access memory cells
JPH03235290A (en) 1990-02-09 1991-10-21 Mitsubishi Electric Corp Semiconductor memory device having hierarchical row select line
GB9007789D0 (en) * 1990-04-06 1990-06-06 Foss Richard C Method for dram sensing current control
US5181205A (en) * 1990-04-10 1993-01-19 National Semiconductor Corporation Short circuit detector circuit for memory arrays
US5046050A (en) * 1990-04-10 1991-09-03 National Semiconductor Corporation Shared BiCMOS sense amplifier
JP3058431B2 (en) * 1990-06-12 2000-07-04 株式会社東芝 Semiconductor storage device
US5132931A (en) * 1990-08-28 1992-07-21 Analog Devices, Inc. Sense enable timing circuit for a random access memory
JPH0696582A (en) * 1990-09-17 1994-04-08 Texas Instr Inc <Ti> Memory array architecture
US5119340A (en) * 1990-09-26 1992-06-02 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having latched repeaters for memory row line selection
US5121358A (en) * 1990-09-26 1992-06-09 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with power-on reset controlled latched row line repeaters
US5128897A (en) * 1990-09-26 1992-07-07 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having improved latched repeaters for memory row line selection
US5124951A (en) * 1990-09-26 1992-06-23 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with sequenced latched row line repeaters
JP2630059B2 (en) * 1990-11-09 1997-07-16 日本電気株式会社 Semiconductor memory device
US5193072A (en) * 1990-12-21 1993-03-09 Vlsi Technology, Inc. Hidden refresh of a dynamic random access memory
US5241503A (en) * 1991-02-25 1993-08-31 Motorola, Inc. Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
US5251178A (en) * 1991-03-06 1993-10-05 Childers Jimmie D Low-power integrated circuit memory
JP2664810B2 (en) * 1991-03-07 1997-10-22 株式会社東芝 Memory cell array division type semiconductor memory device
JPH04307495A (en) * 1991-04-04 1992-10-29 Mitsubishi Electric Corp Semiconductor storage device
JPH0562461A (en) * 1991-04-09 1993-03-12 Mitsubishi Electric Corp Semiconductor memory
US5291444A (en) * 1991-12-23 1994-03-01 Texas Instruments Incorporated Combination DRAM and SRAM memory array
JP2973668B2 (en) * 1991-12-27 1999-11-08 日本電気株式会社 High-speed dynamic random access memory device
KR950000504B1 (en) * 1992-01-31 1995-01-24 삼성전자 주식회사 Semiconductor memory device with multiple row address strobe signal
US5390308A (en) * 1992-04-15 1995-02-14 Rambus, Inc. Method and apparatus for address mapping of dynamic random access memory
JP2945216B2 (en) * 1992-09-17 1999-09-06 シャープ株式会社 Semiconductor memory device
US5406526A (en) 1992-10-01 1995-04-11 Nec Corporation Dynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
US5485430A (en) * 1992-12-22 1996-01-16 Sgs-Thomson Microelectronics, Inc. Multiple clocked dynamic sense amplifier
US5455802A (en) * 1992-12-22 1995-10-03 Sgs-Thomson Microelectronics, Inc. Dual dynamic sense amplifiers for a memory array
JPH06267275A (en) * 1993-03-10 1994-09-22 Fujitsu Ltd Circuit and method for controlling sense amplifier
JP2725570B2 (en) 1993-11-02 1998-03-11 日本電気株式会社 Semiconductor memory device
GB9423038D0 (en) 1994-11-15 1995-01-04 Sgs Thomson Microelectronics An integrated circuit memory device with voltage boost

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5463577A (en) * 1993-12-28 1995-10-31 Kabushiki Kaisha Toshiba Semiconductor memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
SCHULTZ K J ET AL: "LOW-SUPPLY-NOISE LOW-POWER EMBEDDED MODULAR SRAM", IEE PROCEEDINGS: CIRCUITS DEVICES AND SYSTEMS, vol. 143, no. 2, 1 April 1996 (1996-04-01), pages 73 - 82, XP000594700 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9595573B2 (en) 2002-12-12 2017-03-14 Japan Display Inc. Display device having light-emitting elements including metals

Also Published As

Publication number Publication date
DE69723105T2 (en) 2004-05-06
EP0946943A1 (en) 1999-10-06
US5748554A (en) 1998-05-05
AU5604698A (en) 1998-07-17
DE69723105D1 (en) 2003-07-31
EP0946943B1 (en) 2003-06-25
USRE37409E1 (en) 2001-10-16
TW412749B (en) 2000-11-21

Similar Documents

Publication Publication Date Title
US5748554A (en) Memory and method for sensing sub-groups of memory elements
US6967885B2 (en) Concurrent refresh mode with distributed row address counters in an embedded DRAM
US5226009A (en) Semiconductor memory device supporting cache and method of driving the same
US5490114A (en) High performance extended data out
US6282606B1 (en) Dynamic random access memories with hidden refresh and utilizing one-transistor, one-capacitor cells, systems and methods
US20120140581A1 (en) Multiple Cycle Memory Write Completion
US7917692B2 (en) Method and system for using dynamic random access memory as cache memory
CN100495568C (en) Method for accessing data and device and system for using the method
US5432733A (en) Semiconductor memory device
JPH041955B2 (en)
US20060190678A1 (en) Static random access memory (SRAM) compatible, high availability memory array and method employing synchronous dynamic random access memory (DRAM) in conjunction with a single DRAM cache and tag
US6023428A (en) Integrated circuit device having a memory array with segmented bit lines and method of operation
US6724645B1 (en) Method and apparatus for shortening read operations in destructive read memories
US20030123318A1 (en) Semiconductor memory device with high-speed operation and methods of using and designing thereof
US6130855A (en) Latching wordline driver for multi-bank memory
JP2823466B2 (en) Semiconductor storage device
US6839807B2 (en) Multi-way set associative cache memory
US6070229A (en) Cache memory cell with a pre-programmed state
US6665228B2 (en) Integrated memory having a memory cell array with a plurality of segments and method for operating the integrated memory
JP2002334579A (en) Method and apparatus for shortening write operation time in dynamic random access memory
US5764582A (en) Apparatus and method of refreshing a dynamic random access memory
US7333388B2 (en) Multi-port memory cells
JP2740486B2 (en) Semiconductor storage device
US6571348B1 (en) Method of and apparatus for providing look ahead column redundancy access within a memory
JPH1173763A (en) Semiconductor integrated circuit device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AT AU AZ BA BB BG BR BY CA CH CN CU CZ CZ DE DE DK DK EE EE ES FI FI GB GE GH GM GW HU ID IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SK SL TJ TM TR TT UA UG UZ VN YU ZW AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW SD SZ UG ZW AT BE CH DE DK

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1997952447

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1997952447

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWG Wipo information: grant in national office

Ref document number: 1997952447

Country of ref document: EP