WO1999012259A2 - Duty cycle correction circuit using two differential amplifiers - Google Patents

Duty cycle correction circuit using two differential amplifiers Download PDF

Info

Publication number
WO1999012259A2
WO1999012259A2 PCT/US1998/018398 US9818398W WO9912259A2 WO 1999012259 A2 WO1999012259 A2 WO 1999012259A2 US 9818398 W US9818398 W US 9818398W WO 9912259 A2 WO9912259 A2 WO 9912259A2
Authority
WO
WIPO (PCT)
Prior art keywords
pair
output
differential
node
amplifier
Prior art date
Application number
PCT/US1998/018398
Other languages
French (fr)
Other versions
WO1999012259A3 (en
Inventor
Clemenz Portmann
Original Assignee
Rambus Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rambus Incorporated filed Critical Rambus Incorporated
Publication of WO1999012259A2 publication Critical patent/WO1999012259A2/en
Publication of WO1999012259A3 publication Critical patent/WO1999012259A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/156Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
    • H03K5/1565Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle

Definitions

  • the present invention relates to the field of integrated circuits. More particularly, the present invention relates to integrated circuit interfaces that facilitate high-speed clocking and data transmission.
  • High-speed clocking is a goal in many digital systems. For example, high speed clocking is important in achieving high-speed data buses used with microprocessors, memories (e.g., DRAM, SRAM, Flash devices), and ASICs. These high-speed clocks may be small signal clocks with voltage swings of, for example, 400 mV to 600 mV. Further, the duty cycle of the clock signal may not be 50% because of imperfect clock sources, parasltics on or coupled to a clock bus, other integrated circuits in the clock path, and many other factors. An integrated circuit receives the high-speed clock and uses it to synchronize its operation.
  • the clock signal In order to use the signal internally within a CMOS integrated circuit, it is frequently necessary to convert a small signal clock to CMOS levels, which typically range from ground to VCC ("full-rail"). In order to enhance predict ⁇ ility and allow greater performance margins, the clock signal should have a 50% duty cycle.
  • a 50% duty cycle means that in a single cycle the digital high sigir ⁇ l has the same duration as the digital low signal.
  • a 50% duty cycle is critical in improving performance margins.
  • a duty cycle correcting amplifier includes a first differential transistor pair with a aSl of input nodes for receiving a differential input signal to be amplified.
  • the first differential transistor pair has a first common node and a first pair of output nodes carrying differential output signals.
  • a first current source is connected between the first common node and a first supply voltage.
  • a second differential transistor pair has a pair of input nodes for receiving differential error input signals.
  • the second differential transistor pair has a second common node and a second pair of output nodes coupled to the first pair of output nodes.
  • the second differential transistor pair alters the common mode levels of each of the first pair of output nodes based on the differential error input signals to affect the duty cycle of the differential output signals.
  • a second current source is connected between the second common node and the first supply voltage.
  • a load circuit is connected between the first pair of output nodes and a second supply voltage. The load circuit provides a high impedance load between each node of the first pair of output nodes and a low impedance between each node of the first pair of output nodes and the second supply voltage.
  • Capacitive circuitry is connected to each node of the first pair of output nodes.
  • a converting amplifier has a pair of inputs for receiving the differential output sigtwls. The converting amplifier amplifies and converts the differential output signals to a single ended signal constituting the output of the duty cycle correcting amplifier.
  • the circuit provides amplification for fixed sized small swing signals. In particular, amplification up to full-rail CMOS levels is achieved.
  • the circuit is low power and has low inherent distortion and process tracking.
  • FIGURE 1 illustrates the clock output amplifier circuit of the invention along with associated circuitry which in combination form an integrated circuit interface subsystem.
  • FIGURE 2 illustrates a prior art clock output amplifier circuit.
  • FIGURE 3 illustrates a prior art clock output amplifier circuit.
  • FIGURE 4 illustrates a clock output amplifier circuit in accordance with an embodiment of the invention. like reference numerals refer to corresponding parts throughout the drawings.
  • Preferred Embodiment Figure 1 is a block diagram of an integrated circuit interface subsystem 100 in accordance with an embodiment of the invention.
  • the device 100 may be used in the final stage of an integrated circuit interface with high-speed small- signal clock signals.
  • the invention is particularly directed toward the clock output amplifier circuit 120.
  • the circuit 120 corrects an external small swing differential input signal with duty cycle distortion, which is received on input lines 105a and 105b.
  • the input signal is an uncorrected small swing input signal, such as a clock signal.
  • the voltage swing of the input signal may be from about 400 mV to 600 raV.
  • the duty cycle of the signal is not necessarily 50%.
  • An integrating duty cycle correction circuit 110 is positioned in a feedback path including lines 107a and 107b.
  • the duty cycle correction circuit 110 integrates the error in the feedback clock's duty cycle and produces an error signal, which is applied over lines 115a and 115b to the clock output amplifier circuit 120.
  • the clock output amplifier circuit 120 processes the input signals from lines 105a and 105b and the error signals from lines 115a and 115b to produce a duty cycle corrected and amplified signal, which is applied to output node 121.
  • the circuit 120 uses the error signal from the circuit 110 to adjust the output duty cycle. Additionally, the circuit 120 amplifies the signal up to CMOS levels (e.g., having a voltage swing from ground to VCC) to drive an output buffer network 138.
  • CMOS levels e.g., having a voltage swing from ground to VCC
  • a matched clock buffer network 130 and pha ⁇ splitter 133 provide signals to the feedback loop lines 107a and 107b.
  • the matched clock buffer network 130 matches the output buffer network 138 to generate the corrected CMOS output sign on node 106.
  • a matched clock buffer network 130 is not strictly necessary, but it is desirable to facilitate the disabling of the clock buffer to achieve power savings.
  • FIG 2 is a circuit diagram of an implementation for a prior art clock output amplifier circuit 140.
  • This prior art circuit 140 could be used as the clock output amplifier 120 shown in Figure 1.
  • External input signals are applied to nodes 105a (in+) and 105b (in-).
  • the feedbac signal is applied to nodes 115a (err+) and 115b (err-).
  • a capacitor 205 across nodes ⁇ and b may be explicitly included or may consist entirely of parasitic capacitances. Capacitor 205 limits the bandwidth of the edge rates of signals at nodes and b.
  • the circuitry operates by altering the common mode values of the nodes ⁇ and b.
  • a limitation of the circuit of Figure 2 is the voltage gain from the input to the internal nodes, c and d.
  • a small-signal voltage gain from the input to nodes c and d can be expressed as: where g ⁇ is the transconduct ⁇ nce of Mlor M2 and R d is the small-signal impedance at node d.
  • a gain of g w R ⁇ is quite low. For example, this gain may be 30 or less in modem CMOS technologies with minimum length devices.
  • nodes c and d may not swing full-rail. Since signals at nodes c and d are single ended, the duty cycle of the output varies with proce ⁇ skew. Additionally, since nodes c and d do not reach foil-rail due to the low gain of the input stage, the duty cycle varies with supply noise. The edge rates of the signals at nodes c and d also v ⁇ iry with supply noise, increasing jitter at the output of inverter 215.
  • FIG 3 illustrates another implementation for a prior art clock output amplifier circuit 150.
  • This prior .art circuit 150 could also be used as the clock output amplifier 120 shown in Figure 1.
  • the p-ch£innel loads M3 and M4 of Figure 2 are replaced with resistor loads R, and R b , improving the gain of the input stage.
  • An intermediate output at nodes a and b is buffered with a differential voltage amplifier 307.
  • the resistor skew will generally not correlate with the MOS device skews, and the resistor loads in the input stage may lead to inherent duty cycle distortion in the stage.
  • additional range for the stage is required to correct for the input stage duty cycle distortion, thereby increasing the power for the block.
  • the output buffer consumes power, .and the output .signals have to be amplified further with a small-swing to CMOS converter to drive the clock buffer tree, which requires additional power.
  • FIG. 4 illustrates a clock output amplifier circuit 120 constructed in accordance with an embodiment of the invention.
  • Transistors Ml and M2 form a first differential transistor pair that receives a small-swing differential input signal at nodes 105a and 105b. The transistors operate to control differential output signals on nodes a and b.
  • a first current source 300 is positioned between ground and the common node 302 of the differential transistor pair.
  • the clock output amplifier circuit 120 also includes a second differential transistor pair with input nodes that receive differential error input signtds at nodes 115a and 115b.
  • the output nodes of the second differential transistor pair are also connected to nodes a and b.
  • the second differential transistor pair alters the common mode levels of the output nodes a and b based on the differential error input signals to condition the duty cycle of the signal on the output nodes.
  • a second current source 304 is connected between ground and the common node 306 of the second differential pair.
  • a load circuit comprising PMOS transistors M3, M5, M6, and M4 provides a high impe lance load between the output nodes a and b, and a low impedance between Vdd and the output nodes a and b.
  • Transistors M7, M8, M9, and M10 operate as a differential single-ended converting amplifier for the signals from nodes a and b.
  • the converting amplifier amplifies and converts the differential signal from output nodes a and b into a single ended signal that constitutes the output of the duty cycle correcting amplifier 120.
  • the circuit 120 provides the following features: (1) low power, (2) low inherent distortion, and (3) amplification from small-swing to CMOS levels.
  • the circuit 120 amplifies an input signal .sufficiently to permit removal of the buffer stages and merge the small-swing-to- CMOS converter with the duty cycle correction amplifier 110. Any one of many known duty cycle correction circuits 110 may be used in connection with the invention. Placing the converter in the duty cycle correction circuit 110 reduces the power required by the amplification circuit 120.
  • the input loads, M3, M4, M5, and M6 are MOS devices leading to reduced inherent duty cycle distortion over process, voltage, and temperature. Due to the impedance cancellation of transistors M5 and M6, the small-signal voltage gain from the inputs to nodes a and b can be shown to be where g mn is the transconductance of Ml and R,, is the small signal impedance at node a, which is equal to the small signal impedance at node b. From nodes a and b to nodes c and d amplification is possible through a common source amplifier with either a self-bias as shown in Figure 4, or with a fixed bias such as the one shown in Figure 2.
  • CMOS gates and logic may be coupled directly to the amplifier at the "out" node 121.
  • g, ⁇ is the transconductance of Ml
  • g mp is the transconductance of M7
  • R ⁇ is the small signal impedance at node a
  • R d is the small signal impedance at node d in Figure 4 and where R ⁇ , is equal to R ⁇ .
  • the factor of two is present due to the current mirror formed by M10 and M8.

Abstract

A duty cycle correcting amplifier includes a first differential transistor pair with a pair of input nodes for receiving a differential input signal to be amplified. The first differential transistor pair has a first common node and a first pair of output nodes carrying differential output signals. A first current source is connected between the first common node and a first supply voltage. A second differential transistor pair has a pair of input nodes for receiving differential error input signals. The second differential transistor pair has a second common node and a second pair of output nodes coupled to the first pair of output nodes. The second differential transistor pair alters the common mode levels of each of the first pair of output nodes based on the differential error input signals to affect the duty cycle of the differential output signals. A second current source is connected between the second common node and the first supply voltage. A load circuit is connected between the first pair of output nodes and a second supply voltage. The load circuit provides a high impedance load between each node of the first pair of output nodes and a low impedance between each node of the first pair of output nodes and the second supply voltage. Capacitive circuitry is connected to each node of the first pair of output nodes. A converting amplifier has a pair of inputs for receiving the differential output signals. The converting amplifier amplifies and converts the differential output signals to a single ended signal constituting the output of the duty cycle correcting amplifier.

Description

DUTY CYCLE CORRECTION CIRCUIT USING TWO DIFFERENTIAL AMPLIFIERS
This application claims priority to the U.S. Provisional Application entitled "Small-Swing to CMOS Conversion Circuit with Duty Cycle Correction", Serial Number 60/057,900 filed September 5, 1997.
B ACKfiROTfNn OF THE INVENTION
Field of the Tnvftnrion
The present invention relates to the field of integrated circuits. More particularly, the present invention relates to integrated circuit interfaces that facilitate high-speed clocking and data transmission.
Dfiscriptinn of the Related Art
High-speed clocking is a goal in many digital systems. For example, high speed clocking is important in achieving high-speed data buses used with microprocessors, memories (e.g., DRAM, SRAM, Flash devices), and ASICs. These high-speed clocks may be small signal clocks with voltage swings of, for example, 400 mV to 600 mV. Further, the duty cycle of the clock signal may not be 50% because of imperfect clock sources, parasltics on or coupled to a clock bus, other integrated circuits in the clock path, and many other factors. An integrated circuit receives the high-speed clock and uses it to synchronize its operation. In order to use the signal internally within a CMOS integrated circuit, it is frequently necessary to convert a small signal clock to CMOS levels, which typically range from ground to VCC ("full-rail"). In order to enhance predictώility and allow greater performance margins, the clock signal should have a 50% duty cycle. A 50% duty cycle means that in a single cycle the digital high sigirøl has the same duration as the digital low signal. In a clocking scheme where both ri.sing and falling edges of the clock signal are used for clocking, a 50% duty cycle is critical in improving performance margins. In view of the foregoing, it would be highly desirable to provide an apparatus and method for improved processing of small swing signals. Ideally, such a technique would include the capability to perform duty cycle correction.
Sιιτnmwτy nf the Invention^ A duty cycle correcting amplifier includes a first differential transistor pair with a aSl of input nodes for receiving a differential input signal to be amplified. The first differential transistor pair has a first common node and a first pair of output nodes carrying differential output signals. A first current source is connected between the first common node and a first supply voltage. A second differential transistor pair has a pair of input nodes for receiving differential error input signals. The second differential transistor pair has a second common node and a second pair of output nodes coupled to the first pair of output nodes. The second differential transistor pair alters the common mode levels of each of the first pair of output nodes based on the differential error input signals to affect the duty cycle of the differential output signals. A second current source is connected between the second common node and the first supply voltage. A load circuit is connected between the first pair of output nodes and a second supply voltage. The load circuit provides a high impedance load between each node of the first pair of output nodes and a low impedance between each node of the first pair of output nodes and the second supply voltage. Capacitive circuitry is connected to each node of the first pair of output nodes. A converting amplifier has a pair of inputs for receiving the differential output sigtwls. The converting amplifier amplifies and converts the differential output signals to a single ended signal constituting the output of the duty cycle correcting amplifier. The circuit provides amplification for fixed sized small swing signals. In particular, amplification up to full-rail CMOS levels is achieved. The circuit is low power and has low inherent distortion and process tracking.
Brief Description of the Drawings
For a better understanding of the invention, reference should be made to the following detailed description taken in conjunction with the accompanying drawings, in which:
FIGURE 1 illustrates the clock output amplifier circuit of the invention along with associated circuitry which in combination form an integrated circuit interface subsystem.
FIGURE 2 illustrates a prior art clock output amplifier circuit. FIGURE 3 illustrates a prior art clock output amplifier circuit. FIGURE 4 illustrates a clock output amplifier circuit in accordance with an embodiment of the invention. like reference numerals refer to corresponding parts throughout the drawings.
DBsoriprion of the. Preferred Embodiment Figure 1 is a block diagram of an integrated circuit interface subsystem 100 in accordance with an embodiment of the invention. For example, the device 100 may be used in the final stage of an integrated circuit interface with high-speed small- signal clock signals.
The invention is particularly directed toward the clock output amplifier circuit 120. The circuit 120 corrects an external small swing differential input signal with duty cycle distortion, which is received on input lines 105a and 105b. Typically, the input signal is an uncorrected small swing input signal, such as a clock signal. For example, the voltage swing of the input signal may be from about 400 mV to 600 raV. Further, the duty cycle of the signal is not necessarily 50%. An integrating duty cycle correction circuit 110 is positioned in a feedback path including lines 107a and 107b. The duty cycle correction circuit 110 integrates the error in the feedback clock's duty cycle and produces an error signal, which is applied over lines 115a and 115b to the clock output amplifier circuit 120. The clock output amplifier circuit 120 processes the input signals from lines 105a and 105b and the error signals from lines 115a and 115b to produce a duty cycle corrected and amplified signal, which is applied to output node 121.
In particinar, the circuit 120 uses the error signal from the circuit 110 to adjust the output duty cycle. Additionally, the circuit 120 amplifies the signal up to CMOS levels (e.g., having a voltage swing from ground to VCC) to drive an output buffer network 138. A matched clock buffer network 130 and pha∞ splitter 133 provide signals to the feedback loop lines 107a and 107b. The matched clock buffer network 130 matches the output buffer network 138 to generate the corrected CMOS output sign on node 106. A matched clock buffer network 130 is not strictly necessary, but it is desirable to facilitate the disabling of the clock buffer to achieve power savings.
Figure 2 is a circuit diagram of an implementation for a prior art clock output amplifier circuit 140. This prior art circuit 140 could be used as the clock output amplifier 120 shown in Figure 1. External input signals are applied to nodes 105a (in+) and 105b (in-). The feedbac signal is applied to nodes 115a (err+) and 115b (err-). A capacitor 205 across nodes α and b may be explicitly included or may consist entirely of parasitic capacitances. Capacitor 205 limits the bandwidth of the edge rates of signals at nodes and b. The circuitry operates by altering the common mode values of the nodes α and b. For bandwidth limited signals, altering the common mode level of node α with respect to node b changes the duty cycle of the resulting differentia waveform. P-channel loads M3 and M4, coupled to input pair 105a (in+) and 105b (in-) ensure the loads track p-channel devices M5. and M6 in the final inverters 215 over process skew. A limitation of the circuit of Figure 2 is the voltage gain from the input to the internal nodes, c and d. A small-signal voltage gain from the input to nodes c and d can be expressed as:
Figure imgf000007_0001
where g^ is the transconductønce of Mlor M2 and Rd is the small-signal impedance at node d. For a two-stage amplifier, a gain of gwR<, is quite low. For example, this gain may be 30 or less in modem CMOS technologies with minimum length devices. Thus, nodes c and d may not swing full-rail. Since signals at nodes c and d are single ended, the duty cycle of the output varies with proceω skew. Additionally, since nodes c and d do not reach foil-rail due to the low gain of the input stage, the duty cycle varies with supply noise. The edge rates of the signals at nodes c and d also vέiry with supply noise, increasing jitter at the output of inverter 215.
Figure 3 illustrates another implementation for a prior art clock output amplifier circuit 150. This prior .art circuit 150 could also be used as the clock output amplifier 120 shown in Figure 1. In this implementation, the p-ch£innel loads M3 and M4 of Figure 2 are replaced with resistor loads R, and Rb, improving the gain of the input stage. An intermediate output at nodes a and b is buffered with a differential voltage amplifier 307. Over process, voltage, and temperature, the resistor skew will generally not correlate with the MOS device skews, and the resistor loads in the input stage may lead to inherent duty cycle distortion in the stage. To overcome this distortion, additional range for the stage is required to correct for the input stage duty cycle distortion, thereby increasing the power for the block. In the circuit of Figure 3, the output buffer consumes power, .and the output .signals have to be amplified further with a small-swing to CMOS converter to drive the clock buffer tree, which requires additional power.
Figure 4 illustrates a clock output amplifier circuit 120 constructed in accordance with an embodiment of the invention. Transistors Ml and M2 form a first differential transistor pair that receives a small-swing differential input signal at nodes 105a and 105b. The transistors operate to control differential output signals on nodes a and b. A first current source 300 is positioned between ground and the common node 302 of the differential transistor pair.
The clock output amplifier circuit 120 also includes a second differential transistor pair with input nodes that receive differential error input signtds at nodes 115a and 115b. The output nodes of the second differential transistor pair are also connected to nodes a and b. The second differential transistor pair alters the common mode levels of the output nodes a and b based on the differential error input signals to condition the duty cycle of the signal on the output nodes. A second current source 304 is connected between ground and the common node 306 of the second differential pair.
A load circuit comprising PMOS transistors M3, M5, M6, and M4 provides a high impe lance load between the output nodes a and b, and a low impedance between Vdd and the output nodes a and b. Transistors M7, M8, M9, and M10 operate as a differential single-ended converting amplifier for the signals from nodes a and b. In particular, the converting amplifier amplifies and converts the differential signal from output nodes a and b into a single ended signal that constitutes the output of the duty cycle correcting amplifier 120.
Those skilled in the art will appreciate that the circuit 120 provides the following features: (1) low power, (2) low inherent distortion, and (3) amplification from small-swing to CMOS levels. The circuit 120 amplifies an input signal .sufficiently to permit removal of the buffer stages and merge the small-swing-to- CMOS converter with the duty cycle correction amplifier 110. Any one of many known duty cycle correction circuits 110 may be used in connection with the invention. Placing the converter in the duty cycle correction circuit 110 reduces the power required by the amplification circuit 120.
The input loads, M3, M4, M5, and M6 are MOS devices leading to reduced inherent duty cycle distortion over process, voltage, and temperature. Due to the impedance cancellation of transistors M5 and M6, the small-signal voltage gain from the inputs to nodes a and b can be shown to be where gmn is the transconductance of Ml and R,, is the small signal impedance at node a, which is equal to the small signal impedance at node b. From nodes a and b to nodes c and d amplification is possible through a common source amplifier with either a self-bias as shown in Figure 4, or with a fixed bias such as the one shown in Figure 2. These stages provide additional gain over that of the first stage to increase the overall gain of the circuit and allow the voltage of node "d" to swing full rail and drive an inverter. Because the circuit is MOS only, the inherent duty cycle distortion is quite small. Additionally, the output swings full-rail, thus CMOS gates and logic may be coupled directly to the amplifier at the "out" node 121.
Based upon the small signal models, the gain associated with the circuit of Figure 4 can be defined as Av= gmn*Ra*2*gmp*Rd where g,^ is the transconductance of Ml, gmp is the transconductance of M7, R^ is the small signal impedance at node a, and Rd is the small signal impedance at node d in Figure 4 and where R^, is equal to R^. The factor of two is present due to the current mirror formed by M10 and M8.
The foregoing description, for purposes of explanation, used specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the specific details are not required in order to practice the invention. In other instances, well known circuits and devices are shown in block diagram form in order to avoid unnecessary distraction from the underlying invention. Thus, the foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, obviously many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particulω use contemplated. It is intended that the scope of the invention be defined by the following Claims and their equivalents.

Claims

IN THE CLAIMS:
1. A duty cycle correcting amplifier, comprising: a first differential transistor pair with a pair of input nodes for receiving a differential input signal to be amplified, said first differential transistor pair having a first common node .and a first pair of output nodes carrying differential output signals; a first current source connected between said first common node and a first supply voltage; a second differential transistor pair having a pair of input nodes for receiving differential error input signals, said second differential transistor pair having a second common node and a second pair of output nodes coupled to said first pair of output nodes, said second differential transistor pair altering the common mode levels of each of said first pair of output nodes based on said differential error input signals to affect the duty cycle of said differential output signals; a second current source connected between said second common node and said first supply voltage; a load circuit connected between said first pair of output nodes and a second supply voltage, said load circuit providing a high impedance load between each node of said first pair of output nodes and a low impedance between each node of said first pair of output nodes and said second supply voltage; capacitive circuitry connected to each node of said first pair of output nodes; and a converting amplifier having a pair of inputs for receiving said differential output signals, said converting amplifier amplifying and converting said differential output signals to a single ended signal constituting the output of s.aid duty cycle correcting amplifier.
2. The duty cycle correcting amplifier of claim 1 wherein said load circuit includes a set of PMOS transistors connected between said first pair of output nodes and said second supply voltage.
3. The duty cycle correcting amplifier of claim 1 in combination with a dynamic memory,
4. An amplifier, comprising: a first tran^tor coupled between a first internal node and a first supply voltage, said first transistor being controlled by a signal received at a first amplifier input node; a second transistor coupled between a second internal node and said first supply voltage, said .second transistor being controlled by a sign.al received at a second amplifier input node; a third transistor coupled between a second supply voltage and said first internal node, said third transistor being controlled by a signal received at said first internal node; a fourth transistor coupled between said second supply voltage and said second internal node, said fourth transistor being controlled by a signal received at said second internal node; a fifth transistor coupled between said second supply voltage and said first internal node, said fifth transistor being controlled by a signal .received at said second internal node; and a sixth transistor coupled between said second supply voltage and said second internal node, said sixth transistor being controlled by a signal received at said first internal node.
5. The amplifier of claim 4 further comprising:
JO- a seventh transistor coupled between said first internal node and s d first supply voltage, said seventh transistor being controlled by a first error signal received at a first error signal input node of said .amplifier; and an eighth transistor coupled between said second internal node and said first supply voltage, said eighth transistor being controlled by a second error signal received at a second error signal input node of said amplifier.
6. The amplifier of claim 4 wherein said third, fourth, fifth, and sixth transistors are PMOS transistors.
7. The amplifier of claim 4 wherein a current source is coupled between said first and second transistors and said first supply voltage.
8. The amplifier of claim 4 wherein a current source is coupled between said seventh and eighth transistors and said first supply voltage.
9. The amplifier of claim 4 in combination with a dynamic memory.
10. A method of altering the duty cycle of an input signal, said method comprising the steps of: receiving a small swing input signal at an output amplifier circuit, wherein said output .amplifier circuit includes a first load device coupled between a supply voltage and a first differential output node, wherein said first load device is controlled by a signal on a first load device input node coupled to a second differential output node; generating an error signal in said output amplifier circuit in response to a phase error signal; adjusting the phase of the output signal from said output amplifier circuit based on said error signal; and producing, in response to said adjusting step, a corrected output signal at the output of said output amplifier circuit that is synchronous with .said small swing input signal.
11. The method of claim 10 wherein said receiving step includes the step of receiving said sm^ swing input signal at an output amplifier circuit that includes a second load device coupled between said supply voltage and a second differential output, wherein said second load device is controlled by a signal on a second load device input node coupled to said first differential output
PCT/US1998/018398 1997-09-05 1998-09-03 Duty cycle correction circuit using two differential amplifiers WO1999012259A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US5790097P 1997-09-05 1997-09-05
US60/057,900 1997-09-05

Publications (2)

Publication Number Publication Date
WO1999012259A2 true WO1999012259A2 (en) 1999-03-11
WO1999012259A3 WO1999012259A3 (en) 1999-06-03

Family

ID=22013434

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1998/018398 WO1999012259A2 (en) 1997-09-05 1998-09-03 Duty cycle correction circuit using two differential amplifiers

Country Status (3)

Country Link
US (1) US6169434B1 (en)
TW (1) TW408259B (en)
WO (1) WO1999012259A2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2009140656A3 (en) * 2008-05-15 2010-01-21 Qualcomm Incorporated High-speed low-power latches
US8615205B2 (en) 2007-12-18 2013-12-24 Qualcomm Incorporated I-Q mismatch calibration and method
US8712357B2 (en) 2008-11-13 2014-04-29 Qualcomm Incorporated LO generation with deskewed input oscillator signal
US8718574B2 (en) 2008-11-25 2014-05-06 Qualcomm Incorporated Duty cycle adjustment for a local oscillator signal
US8791740B2 (en) 2009-07-16 2014-07-29 Qualcomm Incorporated Systems and methods for reducing average current consumption in a local oscillator path
US8847638B2 (en) 2009-07-02 2014-09-30 Qualcomm Incorporated High speed divide-by-two circuit
US8854098B2 (en) 2011-01-21 2014-10-07 Qualcomm Incorporated System for I-Q phase mismatch detection and correction
US9154077B2 (en) 2012-04-12 2015-10-06 Qualcomm Incorporated Compact high frequency divider

Families Citing this family (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100297324B1 (en) * 1998-12-16 2001-08-07 김영환 Amplifier in semiconductor integrated circuit
US6956920B1 (en) * 1999-03-22 2005-10-18 Altera Corporation Apparatus and method for low power routing of signals in a Low Voltage Differential Signaling system
US6643790B1 (en) * 2000-03-06 2003-11-04 Rambus Inc. Duty cycle correction circuit with frequency-dependent bias generator
US6542015B2 (en) * 2001-03-28 2003-04-01 Texas Instruments Incorporated Duty cycle correction circuit and apparatus and method employing same
JP3689645B2 (en) * 2001-05-21 2005-08-31 松下電器産業株式会社 Data width correction device
US6518809B1 (en) 2001-08-01 2003-02-11 Cypress Semiconductor Corp. Clock circuit with self correcting duty cycle
KR100401522B1 (en) 2001-09-20 2003-10-17 주식회사 하이닉스반도체 A duty correction circuit
WO2003036850A1 (en) * 2001-10-22 2003-05-01 Rambus Inc. Phase adjustment apparatus and method for a memory device signaling system
KR100432883B1 (en) * 2001-12-18 2004-05-22 삼성전자주식회사 Phase splitter circuit with clock duty/skew correction function
DE10200620B4 (en) * 2002-01-10 2010-04-29 Qimonda Ag Method and logic / memory module for correcting the clock ratio of at least one control / reference signal
US6690218B2 (en) * 2002-04-18 2004-02-10 Qualcomm Inc. Method of performing duty cycle correction
KR100490655B1 (en) * 2002-10-30 2005-05-24 주식회사 하이닉스반도체 Duty cycle correction circuit and delay locked loop having the same
JP3842752B2 (en) * 2003-03-26 2006-11-08 株式会社東芝 Phase correction circuit and receiver
US6933759B1 (en) * 2004-02-05 2005-08-23 Texas Instruments Incorporated Systems and methods of performing duty cycle control
KR100557580B1 (en) * 2004-02-23 2006-03-03 주식회사 하이닉스반도체 Clock duty ratio correction circuit
US7088160B2 (en) * 2004-04-08 2006-08-08 Infineon Technologies Ag Circuit arrangement for regulating a parameter of an electrical signal
US7005904B2 (en) * 2004-04-30 2006-02-28 Infineon Technologies Ag Duty cycle correction
US7187221B2 (en) * 2004-06-30 2007-03-06 Infineon Technologies Ag Digital duty cycle corrector
US7289374B2 (en) * 2004-07-01 2007-10-30 Infineon Technologies Ag Circuit and method for adjusting threshold drift over temperature in a CMOS receiver
DE102004055036B3 (en) * 2004-11-15 2005-12-29 Infineon Technologies Ag Amplifier circuit and method for correcting the duty cycle of a differential clock signal
US7250801B2 (en) * 2005-08-25 2007-07-31 Infineon Technologies Ag Differential duty cycle restoration
US7227809B2 (en) * 2005-10-14 2007-06-05 Micron Technology, Inc. Clock generator having a delay locked loop and duty cycle correction circuit in a parallel configuration
KR100712537B1 (en) * 2005-10-26 2007-04-30 삼성전자주식회사 Clock generating circuit
KR100715158B1 (en) * 2005-12-13 2007-05-10 삼성전자주식회사 Duty correction amplificing circuit for improving operating property and operating voltage
US7423465B2 (en) * 2006-01-27 2008-09-09 Micron Technology, Inc. Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US8073890B2 (en) * 2006-02-22 2011-12-06 Micron Technology, Inc. Continuous high-frequency event filter
US7642828B2 (en) * 2006-06-07 2010-01-05 Nec Electronics Corporation Level conversion circuit with duty correction
US7965118B2 (en) * 2008-07-11 2011-06-21 Honeywell International Inc. Method and apparatus for achieving 50% duty cycle on the output VCO of a phased locked loop
KR101003143B1 (en) * 2009-05-13 2010-12-21 주식회사 하이닉스반도체 Semiconductor Integrated Circuit
US8004331B2 (en) * 2009-06-01 2011-08-23 Analog, Devices, Inc. CMOS clock receiver with feedback loop error corrections
KR101086877B1 (en) * 2010-02-25 2011-11-25 주식회사 하이닉스반도체 Semiconductor apparatus
CN102916704B (en) * 2011-10-21 2016-08-03 上海华力微电子有限公司 High speed CML is to complementary metal oxide semiconductors (CMOS) signaling conversion circuit
KR20140112927A (en) 2013-03-15 2014-09-24 삼성전자주식회사 Digital duty cycle correction circuit
US10284182B2 (en) * 2016-12-20 2019-05-07 Sandisk Technologies Llc Duty cycle correction scheme for complementary signals
US10205445B1 (en) 2017-09-25 2019-02-12 Synopsys, Inc. Clock duty cycle correction circuit
US10249354B1 (en) * 2018-02-23 2019-04-02 Micron Technology, Inc. Apparatuses and methods for duty cycle distortion correction of clocks
EP3803872A4 (en) 2018-05-29 2022-03-09 Micron Technology, Inc. Apparatuses and methods for setting a duty cycle adjuster for improving clock duty cycle
US10715127B2 (en) 2018-11-21 2020-07-14 Micron Technology, Inc. Apparatuses and methods for using look-ahead duty cycle correction to determine duty cycle adjustment values while a semiconductor device remains in operation
US11189334B2 (en) 2018-11-21 2021-11-30 Micron Technology, Inc. Apparatuses and methods for a multi-bit duty cycle monitor
KR20220019572A (en) * 2020-08-10 2022-02-17 에스케이하이닉스 주식회사 Merged buffer and memory device including same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE4018615A1 (en) * 1989-06-09 1990-12-13 Licentia Gmbh Frequency converter for quadrature modulator or demodulator
US5317214A (en) * 1993-03-09 1994-05-31 Raytheon Company Interface circuit having differential signal common mode shifting means
US5512848A (en) * 1994-09-16 1996-04-30 Texas Instruments Incorporated Offset comparator with common mode voltage stability
US5572158A (en) * 1994-02-15 1996-11-05 Rambus, Inc. Amplifier with active duty cycle correction

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR0121777B1 (en) * 1994-05-23 1997-12-05 김영환 Amplifier sensing high-speed operation
JP3519499B2 (en) * 1995-05-11 2004-04-12 株式会社ルネサステクノロジ Complementary differential amplifier and semiconductor memory device having the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE4018615A1 (en) * 1989-06-09 1990-12-13 Licentia Gmbh Frequency converter for quadrature modulator or demodulator
US5317214A (en) * 1993-03-09 1994-05-31 Raytheon Company Interface circuit having differential signal common mode shifting means
US5572158A (en) * 1994-02-15 1996-11-05 Rambus, Inc. Amplifier with active duty cycle correction
US5512848A (en) * 1994-09-16 1996-04-30 Texas Instruments Incorporated Offset comparator with common mode voltage stability

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8615205B2 (en) 2007-12-18 2013-12-24 Qualcomm Incorporated I-Q mismatch calibration and method
WO2009140656A3 (en) * 2008-05-15 2010-01-21 Qualcomm Incorporated High-speed low-power latches
JP2011521568A (en) * 2008-05-15 2011-07-21 クゥアルコム・インコーポレイテッド High speed low power latch
US8970272B2 (en) 2008-05-15 2015-03-03 Qualcomm Incorporated High-speed low-power latches
US8712357B2 (en) 2008-11-13 2014-04-29 Qualcomm Incorporated LO generation with deskewed input oscillator signal
US8718574B2 (en) 2008-11-25 2014-05-06 Qualcomm Incorporated Duty cycle adjustment for a local oscillator signal
US8717077B2 (en) 2008-11-25 2014-05-06 Qualcomm Incorporated Duty cycle adjustment for a local oscillator signal
US8847638B2 (en) 2009-07-02 2014-09-30 Qualcomm Incorporated High speed divide-by-two circuit
US8791740B2 (en) 2009-07-16 2014-07-29 Qualcomm Incorporated Systems and methods for reducing average current consumption in a local oscillator path
US8854098B2 (en) 2011-01-21 2014-10-07 Qualcomm Incorporated System for I-Q phase mismatch detection and correction
US9154077B2 (en) 2012-04-12 2015-10-06 Qualcomm Incorporated Compact high frequency divider

Also Published As

Publication number Publication date
TW408259B (en) 2000-10-11
US6169434B1 (en) 2001-01-02
WO1999012259A3 (en) 1999-06-03

Similar Documents

Publication Publication Date Title
US6169434B1 (en) Conversion circuit with duty cycle correction for small swing signals, and associated method
US6853225B2 (en) Delay locked loop circuit with duty cycle correction function
US6940328B2 (en) Methods and apparatus for duty cycle control
US9667252B1 (en) Duty cycle correction circuit and duty cycle correction method
JP3935777B2 (en) Output circuit device
US6933759B1 (en) Systems and methods of performing duty cycle control
US6385265B1 (en) Differential charge pump
US6900681B2 (en) Phase interpolator and receiver for adjusting clock phases into data phases
JP5231289B2 (en) Duty ratio correction circuit and duty ratio correction method
JP3789387B2 (en) Clock recovery circuit
JP2008109663A (en) Delay locked loop circuit
JP3109560B2 (en) Semiconductor integrated circuit using variation compensation technology
US10574221B2 (en) Comparator, integrated circuit, and method
US20040178835A1 (en) Duty cycle correction circuit of delay locked loop and delay locked loop having the duty cycle correction circuit
US20080290940A1 (en) Differential low noise amplifier (lna) with common mode feedback and gain control
US7202714B2 (en) Amplifier circuit with output delay selectively changed according to common mode voltage level, associated replica delay circuit and internal clock generator
US7880510B2 (en) Semiconductor device for receiving external signal having receiving circuit using internal reference voltage
US7936186B1 (en) Method and apparatus for correcting duty cycle via current mode logic to CMOS converter
US11159152B1 (en) Duty cycle corrector and converter for differential clock signals
JP3383136B2 (en) Constant amplitude clock generator
US4663546A (en) Two state synchronizer
US7205797B1 (en) Common mode detection and dynamic correction input circuit
JP2638252B2 (en) High-speed bus circuit
JP3662438B2 (en) Semiconductor integrated circuit device
US5748540A (en) Prevention of erroneous operation in equalizing operation in semiconductor memory device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): CA JP KR

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
AK Designated states

Kind code of ref document: A3

Designated state(s): CA JP KR

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

NENP Non-entry into the national phase

Ref country code: CA

122 Ep: pct application non-entry in european phase