WO1999012264A2 - Sigma-delta modulator with improved gain accuracy - Google Patents

Sigma-delta modulator with improved gain accuracy Download PDF

Info

Publication number
WO1999012264A2
WO1999012264A2 PCT/IB1998/001187 IB9801187W WO9912264A2 WO 1999012264 A2 WO1999012264 A2 WO 1999012264A2 IB 9801187 W IB9801187 W IB 9801187W WO 9912264 A2 WO9912264 A2 WO 9912264A2
Authority
WO
WIPO (PCT)
Prior art keywords
signal
gain
sigma
delta modulator
gain stage
Prior art date
Application number
PCT/IB1998/001187
Other languages
French (fr)
Other versions
WO1999012264A3 (en
Inventor
Eric Jurgen Van Der Zwan
Eise Carel Dijkmans
Original Assignee
Koninklijke Philips Electronics N.V.
Philips Ab
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V., Philips Ab filed Critical Koninklijke Philips Electronics N.V.
Priority to JP51648299A priority Critical patent/JP3917193B2/en
Priority to EP98933856A priority patent/EP0948843A2/en
Publication of WO1999012264A2 publication Critical patent/WO1999012264A2/en
Publication of WO1999012264A3 publication Critical patent/WO1999012264A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/322Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M3/324Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement
    • H03M3/326Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors
    • H03M3/338Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors by permutation in the time domain, e.g. dynamic element matching
    • H03M3/34Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors by permutation in the time domain, e.g. dynamic element matching by chopping
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/39Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
    • H03M3/412Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution
    • H03M3/422Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
    • H03M3/424Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a multiple bit one

Definitions

  • the invention relates to a sigma-delta modulator for converting an ?nalog input signal into a digital output signal, comprising: an input network comprising a first gain stage for providing an amplified input signal in response to the analog input signal; - means for providing a difference signal in response to a comparison of the amplified input signal with an amplified feedback signal; means for filtering the difference signal and for providing a filtered difference signal; means for sampling and quantizing the filtered difference signal and having an output for providing the digital output signal; a feedback network comprising a digital-to-analog converter for converting the digital output signal to an analog feedback signal and a second gain stage for providing the amplified feedback signal in response to the analog feedback signal.
  • Sigma-delta modulation is a technique in which an analog input signal is converted into a digital output signal having high resolution and low quantisation noise with the aid of oversampling by quantisation means having a low resolution and a high quantisation noise.
  • the digital signal is reconverted to an analog feedback signal by means of a digital-to-analog converter having the same low resolution and is subtracted from the analog input signal in a subtracting stage.
  • the difference between the two signals is filtered in an analog loop filter and applied to the quantisation means.
  • FIG. 1 shows a block diagram of the SDM.
  • the analog input signal X is amplified or buffered in an input network, the gain of which is represented by a first gain stage having a gain a.
  • An analog feedback signal is subtracted from the input signal and the difference is filtered in a low-pass loopfilter G(f), sampled at a sampling rate f s and quantized by a quantizer Q, which may have a 1-bit or multi-bit resolution.
  • a quantizer Q which may have a 1-bit or multi-bit resolution.
  • the digital output signal Y s is reconverted to an analog feedback signal by means of a digital-to-analog converter DAC having the same resolution as the quantizer Q.
  • the analog gain of the feedback network is represented as a second gain stage having a gain d.
  • SDM is important. However, due to mismatch between the gains of gain stages a and d the overall gain is not accurate and may deviate from the desired value, and the gaines may contain certain offsets, which differ from each other, so that the difference signal may have offset and distortion.
  • the sigma-delta modulator as defined in the opening paragraph is characterized in that the sigma-delta modulator further comprises: - means for regularly interchanging the first gain stage and the second gain stage.
  • the first and second gain stages a and d By regularly interchanging ("chopping") the first and second gain stages a and d the differences and further mismatches between both gain stages are modulated on the chopping frequency.
  • the effective value of both gain stages becomes the average value of a and d so that the gain of the SDM is exactly unity.
  • a high frequency ripple, at the chopping frequency, is present in the difference signal but the chopping frequency may be chosen outside the frequency band of interest, so that this ripple is of no importance.
  • Figure 1 is a circuit diagram of a conventional sigma-delta modulator
  • Figure 2 is a circuit diagram of a linear model of the sigma-delta modulator of
  • Figure 3 is a circuit diagram of a conventional sigma-delta modulator using fully differential transconductors in the input network and the feedback network;
  • Figure 4 is a circuit diagram of a first embodiment of a sigma-delta modulator according to the invention.
  • Figure 5 is a circuit diagram of a second embodiment of a sigma-delta modulator according to the invention.
  • Figure 6 is a circuit diagram of a part of a third embodiment of a sigma-delta modulator according to the invention. Like reference symbols are employed in the drawings and in the description of the preferred embodiments to represent the same or very similar item or items.
  • FIG. 1 shows a circuit diagram of a conventional sigma-delta modulator (SDM).
  • SDM sigma-delta modulator
  • An analog input signal X is amplified or buffered in an input network, the gain of which is represented by a first gain stage 2 having a gain a.
  • a subtracter 4 an analog feedback signal is subtracted from the amplified or buffered input signal and the difference is filtered in a low-pass loopfilter 6 having a transfer characteristic G(f), is sampled by a sampler 8 at a sampling rate f s and is quantized by a quantizer 10, which may have a 1-bit or multi-bit resolution, and is output as a digital output signal Y s .
  • a feedback network the digital output signal Y s is reconverted to an analog feedback signal by means of a digital-to- analog converter (DAC) 12 having the same resolution as the quantizer 10.
  • the analog gain of the feedback network is represented as a second gain stage 14 having a gain d.
  • the SDM of Figure 1 is usually modelled as shown in Figure 2.
  • the quantizer 10, which may have a 1-bit or multibit resolution, is modelled by a gain stage 16 having gain c and an additive white noise source N s .
  • the feedback DAC 12 can be modelled as a hold stage 18 and the gain stage 14 having a gain d.
  • the system of Figure 2 is a mixed continuous-time/discrete-time system. Discrete-time signals are indicated by an index s, such as the digital output signal Y s and the additive noise N s .
  • the sampler 8 transforms its input signal from the continuous-time to the discrete-time domain. The frequency spectrum of the sampler output signal repeats with the sampling frequency.
  • the hold function of hold stage 18 transforms its input signal from the discrete-time to the continuous-time domain.
  • the hold function is represented by a sine filter G H (f), which has a low- pass characteristic with notches at multiples of the sampling frequency f s .
  • the digital output signal Y s of the SDM of Figure 2 can be written as:
  • SDM is important. In order to obtain optimum matching of the gains a and d on an actual silicon implementation, it is wise to choose a as an integral multiple of d, or the other way around.
  • Figure 3 shows an implementation where the first gain stage 2 and the second gain stage 14 are implemented by a fully differential input transconductor 20 and a fully differential feedback transconductor 22 having an equal transconductance G m , so that the signal gain of the SDM is unity.
  • the transconductor 20 has a positive input terminal 36 and a negative input terminal 38, a positive output terminal 24 and a negative output terminal 26, and the transconductor 22 has a positive input terminal 40, a negative input terminal 42, a positive output terminal 28 and a negative output terminal 30.
  • the subtraction of the analog input signal and the feedback signal can now easily be effected by interconnecting, in a first node 32, the positive output terminal 24 of the input transconductor 20 to the negative output terminal 30 of the feedback transconductor 22, and by interconnecting, in a second node 34, the negative output terminal 26 of the input transconductor 20 to the positive output terminal 28 of the feedback transconductor 22.
  • the resulting difference current flowing through the first and second nodes 32 and 34 forms the input current of the loop filter 6:
  • v ⁇ is the differential analog input signal at the ⁇ ifferential input terminals 36 and 38 of the input transconductor 20 and v DAC is the differential feedback signal at the differential input terminals 40 and 42 of the feedback transconductor 22.
  • the gain may deviate from unity. They may further contain certain offsets, which differ from each other, so that the difference current 1 ⁇ ⁇ has offset and even harmonic distortion. Furthermore, asymmetry between the transconductors 20 and 22 is introduced if the input transconductor 20 has a single ended input signal (with the other input terminal connected to a reference voltage), whereas the feedback transconductor 22 is used differentially. This also creates offset and even harmonic distortion.
  • Figure 4 shows the same SDM configuration of Figure 3, but extended with a switching circuit 44.
  • the switching circuit 44 has a positive input terminal 46 and a negative input terminal 48 for receiving the differential input voltage v ⁇ , and output terminals 50 and 52 connected to, respectively, the positive input terminal 36 and the negative input terminal 38 of the input transconductor 20.
  • the switching circuit 44 further has a positive input terminal 54 and a negative input terminal 56 for receiving the differential feedback voltage V DAC> anc * output terminals 58 and 60 connected to, respectively, the positive input terminal 40 and the negative input terminal 42 of the feedback transconductor 22.
  • the differences between both transconductors are modulated on the chopping frequency.
  • the effective value of the transconductance of both transconductors becomes the average value G m a and G m b , so that the gain of the SDM is exactly unity.
  • a high frequency ripple (at the chopping frequency) is present in the difference current 1 ⁇ , but the chopping frequency may be chosen outside the frequency band of interest, so that this ripple is of no importance. Because a subtraction has to be performed the output terminals of the transconductors 20 and 22 are cross-coupled in the same manner as shown in Figure 3.
  • the chopping has to be performed in the following way:
  • the positive input terminal 46 is connected to output terminal 50, the negative input terminal 48 to the output terminal 52, the positive input terminal 54 to the output terminal 58 and the negative input terminal 56 to the output terminal 60.
  • the positive ; nput terminal 46 is connected to the output terminal 60, negative input terminal 48 to the output terminal 58, the positive input terminal 54 to the output terminal 52 and the negative input terminal 56 to the output terminal 50.
  • the chopping process can be extended by adding a second chopper 62 between the nodes 32 and 34 and the input terminals 64 and 66 of the loop filter 6. This is shown in Figure 5.
  • the second chopper 62 interchanges the subtracted output signals of the transconductors 20 and 22.
  • the chopping has to be performed in the following way in this case:
  • the positive input terminal 46 is connected to the output terminal 50, the negative input terminal 48 to the output terminal 52, the positive input terminal 54 to the output terminal 58 and the negative input terminal 56 to the output terminal 60. Furthermore, by means of the second chopper 62, the first node 32 is connected to the input terminal 64 and the second node 34 is connected to the input terminal 66.
  • the positive input terminal 46 is connected to the output terminal 58, the negative input terminal 48 to the output terminal 60, the positive input terminal 54 to the output terminal 50 and the negative input terminal 56 to the output terminal 52.
  • the first node 32 is connected to the input terminal 66 and the second node 34 is connected to the input terminal 64.
  • FIG. 6 shows an example in which a second feedback transconductor 68 is added.
  • the corresponding output terminals of the transconductors 22 and 68 are interconnected, thus providing a total transconductance 2G m in the feedback network.
  • Both transconductors 22 and 68 receive the differential feedback voltage v DAC from the DAC 12.
  • the switching circuit 44 is extended with a further set of positive and negative input terminals connected to the differential feedback voltage v DAC and with a further set of output terminals connected to the input terminals of the second feedback transconductor 68.
  • the chopping period is now divided in three periods in which the three transconductors 20, 22 and 68 are cyclically interchanged. Alternatively it is possible to add one or more transconductors in parallel with the input transconductor 20.

Abstract

Sigma-delta modulator in which the gain stage (20) of the input network and the gain stage (22) of the feedback network are regularly interchanged ('chopped'). This averages out the difference between the two gain stages, thus defining the gain of the system accurately. The difference in gain between the two gain stages is modulated on the chopping frequency, which may be outside the frequency band of interest. Furthermore, by using fully differential circuitry the chopping can be effected in such a manner that the offset and flicker noise of the two gain stages are modulated to the chopping frequency.

Description

Sigma-delta modulator with improved gain accuracy.
The invention relates to a sigma-delta modulator for converting an ?nalog input signal into a digital output signal, comprising: an input network comprising a first gain stage for providing an amplified input signal in response to the analog input signal; - means for providing a difference signal in response to a comparison of the amplified input signal with an amplified feedback signal; means for filtering the difference signal and for providing a filtered difference signal; means for sampling and quantizing the filtered difference signal and having an output for providing the digital output signal; a feedback network comprising a digital-to-analog converter for converting the digital output signal to an analog feedback signal and a second gain stage for providing the amplified feedback signal in response to the analog feedback signal.
Such a sigma-delta modulator (SDM) is generally known and described in books such as: Rudy van de Plassche, "Integrated analog-to-digital and digital-to-analog converters ", Kluwer Academic Publishers, 1994, Chapter 11. Sigma-delta modulation is a technique in which an analog input signal is converted into a digital output signal having high resolution and low quantisation noise with the aid of oversampling by quantisation means having a low resolution and a high quantisation noise. The digital signal is reconverted to an analog feedback signal by means of a digital-to-analog converter having the same low resolution and is subtracted from the analog input signal in a subtracting stage. The difference between the two signals is filtered in an analog loop filter and applied to the quantisation means. The use of a sufficiently high loop gain for baseband frequencies of the analog signal achieves that in the digital output signal the quantisation noise within the baseband is low at the expense of a higher quantisation noise above this baseband. By means of digital filter techniques, however, noise above the baseband can be suppressed effectively, for example, by means of a decimating filter that converts the oversampled SDM digital output signal into a higher resolution (more bits) digital signal at the desired lower sampling rate. Figure 1 shows a block diagram of the SDM. The analog input signal X is amplified or buffered in an input network, the gain of which is represented by a first gain stage having a gain a. An analog feedback signal is subtracted from the input signal and the difference is filtered in a low-pass loopfilter G(f), sampled at a sampling rate fs and quantized by a quantizer Q, which may have a 1-bit or multi-bit resolution. In a feedback network the digital output signal Ys is reconverted to an analog feedback signal by means of a digital-to-analog converter DAC having the same resolution as the quantizer Q. The analog gain of the feedback network is represented as a second gain stage having a gain d. As will be shown hereinafter, for low frequency inputs (that is for frequencies much smaller than the
sampling rate fs) the signal gain is . The quantization noise is "shaped" by the inverse
of the loop-filter characteristic G(f).
For some uses, for example in instrumentation, the exact gain - of the
SDM is important. However, due to mismatch between the gains of gain stages a and d the overall gain is not accurate and may deviate from the desired value, and the gaines may contain certain offsets, which differ from each other, so that the difference signal may have offset and distortion.
It is an object of the invention to provide an SDM with improved accuracy. To this end, the sigma-delta modulator as defined in the opening paragraph is characterized in that the sigma-delta modulator further comprises: - means for regularly interchanging the first gain stage and the second gain stage.
By regularly interchanging ("chopping") the first and second gain stages a and d the differences and further mismatches between both gain stages are modulated on the chopping frequency. The effective value of both gain stages becomes the average value of a and d so that the gain of the SDM is exactly unity. A high frequency ripple, at the chopping frequency, is present in the difference signal but the chopping frequency may be chosen outside the frequency band of interest, so that this ripple is of no importance.
Further improvements are obtained by using fully differential circuitry, preferably by using differential transconductors in the first and second gain stages. The subtraction of the input signal and the feedback signal can then easily be effected by interconnecting the opposite differential output signals of the transconductors. The above and other features and advantages of the invention will be apparent from the following description of exemplary embodiments of the invention with reference to the accompanying drawings, in which:
Figure 1 is a circuit diagram of a conventional sigma-delta modulator; Figure 2 is a circuit diagram of a linear model of the sigma-delta modulator of
Figure 1;
Figure 3 is a circuit diagram of a conventional sigma-delta modulator using fully differential transconductors in the input network and the feedback network;
Figure 4 is a circuit diagram of a first embodiment of a sigma-delta modulator according to the invention;
Figure 5 is a circuit diagram of a second embodiment of a sigma-delta modulator according to the invention; and
Figure 6 is a circuit diagram of a part of a third embodiment of a sigma-delta modulator according to the invention. Like reference symbols are employed in the drawings and in the description of the preferred embodiments to represent the same or very similar item or items.
Figure 1 shows a circuit diagram of a conventional sigma-delta modulator (SDM). An analog input signal X is amplified or buffered in an input network, the gain of which is represented by a first gain stage 2 having a gain a. In a subtracter 4 an analog feedback signal is subtracted from the amplified or buffered input signal and the difference is filtered in a low-pass loopfilter 6 having a transfer characteristic G(f), is sampled by a sampler 8 at a sampling rate fs and is quantized by a quantizer 10, which may have a 1-bit or multi-bit resolution, and is output as a digital output signal Ys. In a feedback network the digital output signal Ys is reconverted to an analog feedback signal by means of a digital-to- analog converter (DAC) 12 having the same resolution as the quantizer 10. The analog gain of the feedback network is represented as a second gain stage 14 having a gain d.
The SDM of Figure 1 is usually modelled as shown in Figure 2. The quantizer 10, which may have a 1-bit or multibit resolution, is modelled by a gain stage 16 having gain c and an additive white noise source Ns. The feedback DAC 12 can be modelled as a hold stage 18 and the gain stage 14 having a gain d. Note that the system of Figure 2 is a mixed continuous-time/discrete-time system. Discrete-time signals are indicated by an index s, such as the digital output signal Ys and the additive noise Ns. The sampler 8 transforms its input signal from the continuous-time to the discrete-time domain. The frequency spectrum of the sampler output signal repeats with the sampling frequency. The hold function of hold stage 18 transforms its input signal from the discrete-time to the continuous-time domain. In the frequency domain the hold function is represented by a sine filter GH(f), which has a low- pass characteristic with notches at multiples of the sampling frequency fs. The digital output signal Ys of the SDM of Figure 2 can be written as:
Figure imgf000006_0001
For low frequencies the hold function GH(f) has approximately unity gain, and since the loop filter G(f) is a low-pass filter so that cdG(f) > > 1, equation (1) simplifies to
Figure imgf000006_0002
For low frequency inputs, that is for frequencies much smaller than the sample rate fs, the
signal gain is — . The noise is "shaped" by the inverse of the loop filter characteristic G(f). d
For some uses, for example in instrumentation, the exact gain — of the d
SDM is important. In order to obtain optimum matching of the gains a and d on an actual silicon implementation, it is wise to choose a as an integral multiple of d, or the other way around.
Figure 3 shows an implementation where the first gain stage 2 and the second gain stage 14 are implemented by a fully differential input transconductor 20 and a fully differential feedback transconductor 22 having an equal transconductance Gm, so that the signal gain of the SDM is unity. The transconductor 20 has a positive input terminal 36 and a negative input terminal 38, a positive output terminal 24 and a negative output terminal 26, and the transconductor 22 has a positive input terminal 40, a negative input terminal 42, a positive output terminal 28 and a negative output terminal 30. The subtraction of the analog input signal and the feedback signal can now easily be effected by interconnecting, in a first node 32, the positive output terminal 24 of the input transconductor 20 to the negative output terminal 30 of the feedback transconductor 22, and by interconnecting, in a second node 34, the negative output terminal 26 of the input transconductor 20 to the positive output terminal 28 of the feedback transconductor 22. The resulting difference current flowing through the first and second nodes 32 and 34 forms the input current of the loop filter 6:
knfir = Gm(vin ~ (3)
wherein v^ is the differential analog input signal at the αifferential input terminals 36 and 38 of the input transconductor 20 and vDAC is the differential feedback signal at the differential input terminals 40 and 42 of the feedback transconductor 22.
Due to a mismatch of the transconductors 20 and 22 the gain may deviate from unity. They may further contain certain offsets, which differ from each other, so that the difference current 1^ ^ has offset and even harmonic distortion. Furthermore, asymmetry between the transconductors 20 and 22 is introduced if the input transconductor 20 has a single ended input signal (with the other input terminal connected to a reference voltage), whereas the feedback transconductor 22 is used differentially. This also creates offset and even harmonic distortion.
Figure 4 shows the same SDM configuration of Figure 3, but extended with a switching circuit 44. The switching circuit 44 has a positive input terminal 46 and a negative input terminal 48 for receiving the differential input voltage v^, and output terminals 50 and 52 connected to, respectively, the positive input terminal 36 and the negative input terminal 38 of the input transconductor 20. The switching circuit 44 further has a positive input terminal 54 and a negative input terminal 56 for receiving the differential feedback voltage V DAC> anc* output terminals 58 and 60 connected to, respectively, the positive input terminal 40 and the negative input terminal 42 of the feedback transconductor 22.
By regularly interchanging ("chopping") the transconductors 20 and 22 by means of the switching circuit or chopper 44, the differences between both transconductors are modulated on the chopping frequency. The effective value of the transconductance of both transconductors becomes the average value Gm a and Gm b, so that the gain of the SDM is exactly unity. A high frequency ripple (at the chopping frequency) is present in the difference current 1^^, but the chopping frequency may be chosen outside the frequency band of interest, so that this ripple is of no importance. Because a subtraction has to be performed the output terminals of the transconductors 20 and 22 are cross-coupled in the same manner as shown in Figure 3.
In order to preserve the correct phase of the difference current 1^ f^., the chopping has to be performed in the following way:
During the first half of the chopping clock period, the positive input terminal 46 is connected to output terminal 50, the negative input terminal 48 to the output terminal 52, the positive input terminal 54 to the output terminal 58 and the negative input terminal 56 to the output terminal 60.
During the second half of the chopping clock period, the positive ;nput terminal 46 is connected to the output terminal 60, negative input terminal 48 to the output terminal 58, the positive input terminal 54 to the output terminal 52 and the negative input terminal 56 to the output terminal 50. In order to reduce offsets, and even harmonic distortion and flicker noise, the chopping process can be extended by adding a second chopper 62 between the nodes 32 and 34 and the input terminals 64 and 66 of the loop filter 6. This is shown in Figure 5. The second chopper 62 interchanges the subtracted output signals of the transconductors 20 and 22. In order to preserve the correct phase of the difference current 1^ ^, the chopping has to be performed in the following way in this case:
During the first half of the chopping clock period, the positive input terminal 46 is connected to the output terminal 50, the negative input terminal 48 to the output terminal 52, the positive input terminal 54 to the output terminal 58 and the negative input terminal 56 to the output terminal 60. Furthermore, by means of the second chopper 62, the first node 32 is connected to the input terminal 64 and the second node 34 is connected to the input terminal 66. During the second half of the chopping clock period, the positive input terminal 46 is connected to the output terminal 58, the negative input terminal 48 to the output terminal 60, the positive input terminal 54 to the output terminal 50 and the negative input terminal 56 to the output terminal 52. Furthermore, by means of the second chopper 62, the first node 32 is connected to the input terminal 66 and the second node 34 is connected to the input terminal 64.
By adding one or more further transconductors having the same transconductance Gm with parallel to the feedback transconductor 22 an overall gain other than unity can be obtained. Figure 6 shows an example in which a second feedback transconductor 68 is added. The corresponding output terminals of the transconductors 22 and 68 are interconnected, thus providing a total transconductance 2Gm in the feedback network. Both transconductors 22 and 68 receive the differential feedback voltage vDAC from the DAC 12. The switching circuit 44 is extended with a further set of positive and negative input terminals connected to the differential feedback voltage vDAC and with a further set of output terminals connected to the input terminals of the second feedback transconductor 68. The chopping period is now divided in three periods in which the three transconductors 20, 22 and 68 are cyclically interchanged. Alternatively it is possible to add one or more transconductors in parallel with the input transconductor 20.

Claims

Claims
1. A sigma-delta modulator for converting an analog input signal into a digital output signal, comprising: an input network comprising a first gain stage (2; 20) for providing an amplified input signal in response to the analog input signal; - means (4) for providing a difference signal in response to a comparison of the amplified input signal with an amplified feedback signal; means (6) for filtering the difference signal and for providing a filtered difference signal; means (8, 10) for sampling and quantizing the filtered difference signal and having an output for providing the digital output signal; a feedback network comprising a digital-to-analog converter (12) for converting the digital output signal to an analog feedback signal and a second gain stage (14; 22) for providing the amplified feedback signal in response to the analog feedback signal, characterized in that the sigma-delta modulator further comprises: - means (44) for regularly interchanging the first gain stage (2; 20) and the second gain stage (14; 22).
2. A sigma-delta modulator as claimed in claim 1, wherein the means for interchanging comprises first switching means (44) having inputs (46, 48; 54, 56) for receiving the analog input signal and the amplified feedback signal and having outputs (50, 52; 58, 60) coupled to respective inputs (36, 38; 40, 42) of the first (20) and second (22) gain stages, for applying a regularly interchanged analog input signal and an amplified feedback signal to said respective inputs.
3. A sigma-delta modulator as claimed in claim 1 or 2, wherein the first and second gain stages (20, 22) comprise differential transconductors having an inverting output terminal and a non-inverting output terminal, the inverting output terminal (26) of the first gain stage (20) and the non-inverting output terminal (28) of the second gain stage (22) being interconnected in a first node (32) for applying a first subtracted signal to the means (6) for filtering, and the non-inverting output terminal (24) of the first gain stage (20) and the inverting output (30) of the second gain stage (22) being interconnected in a second node (34), for applying a second subtracted signal to the means (6) for filtering.
4. A sigma-delta modulator as claimed in claim 3, further comprising second switching means (62) for interchangmg the first subtracted signal and the second subtracted signal.
PCT/IB1998/001187 1997-08-29 1998-08-03 Sigma-delta modulator with improved gain accuracy WO1999012264A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP51648299A JP3917193B2 (en) 1997-08-29 1998-08-03 Sigma-delta modulator with improved gain accuracy
EP98933856A EP0948843A2 (en) 1997-08-29 1998-08-03 Sigma-delta modulator with improved gain accuracy

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP97202657 1997-08-29
EP97202657.9 1997-08-29

Publications (2)

Publication Number Publication Date
WO1999012264A2 true WO1999012264A2 (en) 1999-03-11
WO1999012264A3 WO1999012264A3 (en) 1999-05-27

Family

ID=8228683

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB1998/001187 WO1999012264A2 (en) 1997-08-29 1998-08-03 Sigma-delta modulator with improved gain accuracy

Country Status (4)

Country Link
US (1) US6404367B1 (en)
EP (1) EP0948843A2 (en)
JP (1) JP3917193B2 (en)
WO (1) WO1999012264A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2009042313A1 (en) * 2007-09-26 2009-04-02 Medtronic, Inc. Chopper-stabilized analog-to-digital converter
US7623053B2 (en) 2007-09-26 2009-11-24 Medtronic, Inc. Implantable medical device with low power delta-sigma analog-to-digital converter

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7200187B2 (en) * 2001-07-26 2007-04-03 O'brien Thomas J Modulator for digital amplifier
DE60214598T2 (en) * 2002-01-30 2007-08-30 Koninklijke Philips Electronics N.V. ELECTRONIC SWITCHING WITH A SIGMA DELTA ANALOG DIGITAL TRANSFORMER
DE10331572B4 (en) * 2003-07-11 2005-06-09 Infineon Technologies Ag Sigma-delta converter arrangement
US7423566B2 (en) * 2003-09-12 2008-09-09 Texas Instruments Incorporated Sigma-delta modulator using a passive filter
US7098823B2 (en) * 2004-01-15 2006-08-29 Analog Devices, Inc. Reduced chop rate analog to digital converter system and method
US7593483B2 (en) * 2004-05-07 2009-09-22 Broadcom Corporation Nonlinear mapping in digital-to-analog and analog-to-digital converters
CN101044684B (en) * 2004-09-17 2012-11-14 美国亚德诺半导体公司 Multi-bit continuous-time front-end sigma-delta adc using chopper stabilization
US7193545B2 (en) * 2004-09-17 2007-03-20 Analog Devices, Inc. Differential front-end continuous-time sigma-delta ADC using chopper stabilization
JP4122325B2 (en) * 2004-10-01 2008-07-23 松下電器産業株式会社 Delta-sigma modulation circuit with gain control function
US7463905B1 (en) * 2004-12-09 2008-12-09 Nortel Networks Limited Cellular telephony mast cable reduction
TWI329977B (en) * 2005-11-09 2010-09-01 Realtek Semiconductor Corp Operational amplifier and related noise seperation method thereof
DE102006004012B3 (en) * 2006-01-27 2007-09-13 Xignal Technologies Ag Time-continuous delta-sigma analog-to-digital converter with operational amplifiers
TWI307223B (en) * 2006-02-09 2009-03-01 Realtek Semiconductor Corp Signal processing system capable of changing signal levels
US7679443B2 (en) * 2006-08-31 2010-03-16 Texas Instruments Incorporated System and method for common mode translation
US7999710B2 (en) * 2009-09-15 2011-08-16 Texas Instruments Incorporated Multistage chopper stabilized delta-sigma ADC with reduced offset
US8665128B2 (en) * 2010-12-08 2014-03-04 National Semiconductor Corporation Sigma-delta difference-of-squares log-RMS to DC converter with forward path multiplier and chopper stabilization
US8665126B2 (en) * 2010-12-08 2014-03-04 National Semiconductor Corporation ΣΔ difference-of-squares LOG-RMS to DC converter with forward and feedback paths signal squaring
EP2592751B1 (en) 2011-11-14 2017-05-31 Dialog Semiconductor GmbH A sigma-delta modulator for increased volume resolution in audio output stages
JP6632425B2 (en) * 2016-02-26 2020-01-22 旭化成エレクトロニクス株式会社 Incremental delta-sigma modulator, modulation method, and incremental delta-sigma AD converter
US9859907B1 (en) 2016-10-28 2018-01-02 Analog Devices, Inc. Systems and methods for removing errors in analog to digital converter signal chain
US10298245B1 (en) 2018-03-16 2019-05-21 Synaptics Incorporated Audio analog-to-digital converter systems and methods

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5030954A (en) * 1990-09-17 1991-07-09 General Electric Company Double rate oversampled interpolative modulators for analog-to-digital conversion
US5461381A (en) * 1993-12-13 1995-10-24 Motorola, Inc. Sigma-delta analog-to-digital converter (ADC) with feedback compensation and method therefor

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5838270A (en) * 1995-01-12 1998-11-17 Texas Instruments Incorporated Second order and cascaded 2-1 oversampled modulators with improved dynamic range
US5724037A (en) * 1995-05-23 1998-03-03 Analog Devices, Inc. Data acquisition system for computed tomography scanning and related applications
US5654711A (en) * 1995-06-07 1997-08-05 Asahi Kasei Microsystems Ltd. Analog-to-digital converter with local feedback
US5729230A (en) * 1996-01-17 1998-03-17 Hughes Aircraft Company Delta-Sigma Δ-Σ modulator having a dynamically tunable continuous time Gm-C architecture
US5754131A (en) * 1996-07-01 1998-05-19 General Electric Company Low power delta sigma converter
US5907299A (en) * 1996-10-23 1999-05-25 Sonix Technologies, Inc. Analog-to digital converter with delta-sigma modulator
DE19848778A1 (en) * 1998-02-20 1999-09-02 Hewlett Packard Co Difference bandpass sigma-delta analog-to-digital converter

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5030954A (en) * 1990-09-17 1991-07-09 General Electric Company Double rate oversampled interpolative modulators for analog-to-digital conversion
US5461381A (en) * 1993-12-13 1995-10-24 Motorola, Inc. Sigma-delta analog-to-digital converter (ADC) with feedback compensation and method therefor

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
IEEE INT. SOLID-STATE CIRCUITS CONF. DIGEST OF TECHNICAL PAPERS, February 1996, WAI LEE, "A 4-Channel, 18b sigmadelta Modulator IC with Chopped-Offset Stabilization", pages 238-239, 453. *
IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, Volume 2, May 1993, YING-HWI CHANG et al., "Chopper-Stabilized sigma-delta Modulator", pages 1286-1289. *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2009042313A1 (en) * 2007-09-26 2009-04-02 Medtronic, Inc. Chopper-stabilized analog-to-digital converter
US7623053B2 (en) 2007-09-26 2009-11-24 Medtronic, Inc. Implantable medical device with low power delta-sigma analog-to-digital converter
US7714757B2 (en) 2007-09-26 2010-05-11 Medtronic, Inc. Chopper-stabilized analog-to-digital converter

Also Published As

Publication number Publication date
JP3917193B2 (en) 2007-05-23
WO1999012264A3 (en) 1999-05-27
EP0948843A2 (en) 1999-10-13
JP2001505038A (en) 2001-04-10
US6404367B1 (en) 2002-06-11

Similar Documents

Publication Publication Date Title
US6404367B1 (en) Sigma-delta modulator with improved gain accuracy
US6369730B1 (en) Sigma-delta analog-to-digital converter
EP1819044B1 (en) A multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator
US6940436B2 (en) Analog-to-digital conversion system with second order noise shaping and a single amplifier
JP3375967B2 (en) Sigma-delta converter with digital logic gate core
US5030954A (en) Double rate oversampled interpolative modulators for analog-to-digital conversion
US7696913B2 (en) Signal processing system using delta-sigma modulation having an internal stabilizer path with direct output-to-integrator connection
US5079550A (en) Combining continuous time and discrete time signal processing in a delta-sigma modulator
US5103229A (en) Plural-order sigma-delta analog-to-digital converters using both single-bit and multiple-bit quantization
US20120242521A1 (en) Method and circuit for continuous-time delta-sigma dac with reduced noise
US6137431A (en) Oversampled pipeline A/D converter with mismatch shaping
US6359576B1 (en) Apparatus and methods for performing RMS-to-DC conversion with bipolar input signal range
KR100472612B1 (en) 1-Bit A / D Converter Reduces Noise Components
JP2001094429A (en) Analog digital mixed δς modulator
Caldwell et al. Incremental data converters at low oversampling ratios
US6741197B1 (en) Digital-to-analog converter (DAC) output stage
JP3367800B2 (en) Selection device, A / D converter and D / A converter using the same
JP3362718B2 (en) Multi-bit-delta sigma AD converter
Steensgaard et al. Mismatch-shaping serial digital-to-analog converter
EP0704978B1 (en) Selection device for selecting electric cells and apparatus using the same
Adams et al. A novel architecture for reducing the sensitivity of multibit sigma-delta ADCs to DAC nonlinearity
KR100946798B1 (en) Dynamic range enhanced Sigma-delta modulator
Pelgrom Time-Continuous Σ Δ Modulation
CN115664423A (en) Sigma-delta modulator and analog signal processing circuit
GB2289811A (en) Chopper stabilized amplifier circuit

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): JP

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

ENP Entry into the national phase

Ref country code: JP

Ref document number: 1999 516482

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1998933856

Country of ref document: EP

AK Designated states

Kind code of ref document: A3

Designated state(s): JP

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1998933856

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1998933856

Country of ref document: EP