WO1999014892A2 - Preventing a source from becoming a destination port in a multi-port bridge - Google Patents

Preventing a source from becoming a destination port in a multi-port bridge Download PDF

Info

Publication number
WO1999014892A2
WO1999014892A2 PCT/US1998/018769 US9818769W WO9914892A2 WO 1999014892 A2 WO1999014892 A2 WO 1999014892A2 US 9818769 W US9818769 W US 9818769W WO 9914892 A2 WO9914892 A2 WO 9914892A2
Authority
WO
WIPO (PCT)
Prior art keywords
packet
port
destination
source port
ports
Prior art date
Application number
PCT/US1998/018769
Other languages
French (fr)
Other versions
WO1999014892A3 (en
Inventor
Suresh L. Vasa
Original Assignee
Sony Electronics Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Electronics Inc. filed Critical Sony Electronics Inc.
Priority to AU93106/98A priority Critical patent/AU9310698A/en
Publication of WO1999014892A2 publication Critical patent/WO1999014892A2/en
Publication of WO1999014892A3 publication Critical patent/WO1999014892A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/90Buffering arrangements
    • H04L49/9057Arrangements for supporting packet reassembly or resequencing
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/46Interconnection of networks
    • H04L12/4604LAN interconnection over a backbone network, e.g. Internet, Frame Relay
    • H04L12/462LAN interconnection over a bridge based backbone
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/10Flow control; Congestion control
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/10Flow control; Congestion control
    • H04L47/13Flow control; Congestion control in a LAN segment, e.g. ring or bus
    • H04L47/135Flow control; Congestion control in a LAN segment, e.g. ring or bus by jamming the transmission media
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/10Flow control; Congestion control
    • H04L47/30Flow control; Congestion control in combination with information about buffer occupancy at either end or at transit nodes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/90Buffering arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/90Buffering arrangements
    • H04L49/901Buffering arrangements using storage descriptor, e.g. read or write pointers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/90Buffering arrangements
    • H04L49/9063Intermediate storage in different physical parts of a node or terminal
    • H04L49/9068Intermediate storage in different physical parts of a node or terminal in the network interface card
    • H04L49/9073Early interruption upon arrival of a fraction of a packet
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/90Buffering arrangements
    • H04L49/9084Reactions to storage capacity overflow
    • H04L49/9089Reactions to storage capacity overflow replacing packets in a storage arrangement, e.g. pushout
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/02Details
    • H04L12/16Arrangements for providing special services to substations
    • H04L12/18Arrangements for providing special services to substations for broadcast or conference, e.g. multicast
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/10Packet switching elements characterised by the switching fabric construction
    • H04L49/102Packet switching elements characterised by the switching fabric construction using shared medium, e.g. bus or ring
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/20Support for services
    • H04L49/201Multicast operation; Broadcast operation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/35Switches specially adapted for specific applications
    • H04L49/351Switches specially adapted for specific applications for local area network [LAN], e.g. Ethernet switches

Definitions

  • the invention relates to a multi-port bridge for a local area network. More particularly, the invention relates to selection technique for filtering packets in a multi-port bridge for a local area network, thus, preventing a source port for a packet from becoming a destination port for the packet.
  • Nodes of a local area network are typically interconnected by a shared transmission medium.
  • the amount of data traffic that the shared transmission medium can accommodate is limited. For example, only one node at a time can successfully transmit data to another node over the shared transmission medium. If two or more nodes simultaneously attempt to transmit data, a data collision occurs, which tends to corrupt the data being transmitted. Thus, nodes that share a transmission medium are considered to be in a same collision domain.
  • a multi-port bridge allows simultaneous communication between nodes of the LAN by segmenting the LAN into multiple collision domains (also referred to as network segments), each segment having a corresponding transmission medium.
  • Fig. 1 illustrates a conventional local area network (LAN) including a multi-port bridge 20.
  • the multi-port bridge 20 in this example has eight ports A-H, though the number of ports can vary.
  • Each port A-H is connected to a segment 21-28 of the LAN.
  • Each segment 21-28 typically includes one or more nodes 29-44, such as a workstation, a personal computer, a data terminal, a file server, a printer, a scanner, a modem, a facsimile or other conventional digital device.
  • Each of the nodes 29-44 has an associated node address which uniquely identifies the node.
  • the nodes 29-44 are configured to send data, one to another, in the form of discrete data packets.
  • Fig. 2 illustrates a conventional IEEE 802.3 data packet 50.
  • the data packet 50 includes an eight byte long pre-amble 51 which is generally utilized for synchronizing a receiver to the data packet 50.
  • the pre-amble 51 includes seven bytes of pre-amble and one byte of start-of- frame.
  • the data packet 50 includes a six byte long destination address 52, which is the node address of a node which is an intended recipient for the data packet 50.
  • the data packet 50 includes a six byte long source address 53, which is the node address of a node which originated the data packet 50. Following the source address 53 is a two-byte length field 54. Following the length field 54 is a data field 55. The data field 55 can be up to 1500 bytes long. Finally, the data packet 50 includes a four-byte frame check field 55 which allows a recipient of the data packet 50 to determine whether an error has occurred during transmission of the data packet 50.
  • the multi-port bridge 20 When a node (source node) sends data to another node (destination node) located on its same segment of the LAN (intra-segment communication), the data is communicated directly between the nodes without intervention by the multi-port bridge 20 and is known as an intra-segment packet. Therefore, when the multi-port bridge 20 receives an intra- segment packet, the multi-port bridge 30 does not bridge the packet (the packet is filtered). When a node (source node) sends a data packet to another node (destination node) located on a different segment (inter-segment communication), the multi-port bridge 20 appropriately forwards the data packet to the destination node.
  • the multi-port bridge 20 (Fig. 1) receives each data packet 50 (Fig.
  • the multi- port bridge 20 must determine which port (destination port) the data packet 50 is to be directed based upon the destination address 52 contained in the data packet 50. This can be accomplished utilizing a look-up table.
  • the look-up table is constructed by executing a learning phase for each received data packet 50 to store data in the table and by executing a look-up phase for each received data packet 50 to look-up data stored during the learning phase for a prior packet.
  • the invention is a method of and apparatus for filtering packets in a multi-port bridge for a local area network thereby preventing a source port from becoming a destination port for a packet.
  • the multi-port bridge includes a switch engine, a memory and a plurality of ports, all of which are interconnected by a high speed communication bus.
  • the switch engine includes a bus controller, a memory controller and a look-up controller, each preferably being a finite state machine.
  • the memory controller provides an interface between the memory and the communication bus.
  • the bus controller controls access to the communication bus by collecting requests and granting the requests according to an appropriate priority.
  • the look-up controller determines to which port (uni-cast packet) or ports (multi-cast packet) each packet is to be directed based upon the destination node address for the packet.
  • the high speed communication bus includes single bit signal lines dedicated to communicating control commands, signal lines dedicated to communicating data, and several signal lines having special purposes. For example, two signal lines are preferably dedicated to initiating access to the bus, each having a respective priority, another signal line is dedicated to jam requests (for applying backpressure), still another signal line is dedicated to the memory controller and yet another signal line is dedicated to providing a bus clock signal.
  • the memory includes look-up tables utilized for appropriately directing data packets among the ports, packet buffers utilized for temporarily storing packets and mailboxes for providing an interface between the switch engine and an external processor.
  • Each port includes a port controller, a MAC transceiver, a receive finite state machine, a transmit finite state machine, a receive buffer, a transmit buffer and a memory pointer buffer. Packets received from a LAN segment by the transceiver are directed to the communication bus through the receive buffer, while packets to be transmitted over the LAN segment are directed to the transceiver through the transmit buffer.
  • the memory pointer buffer stores memory pointers in a queue for transmission by the port, one memory pointer for each data packet being stored in the packet buffers of the memory.
  • a data packet originating from a node (source node) in a segment of the LAN is received by the receive buffer of a corresponding one of the ports (source port) of the multi-port bridge.
  • the source port requests a look-up cycle.
  • the source port stores indicia of whether it requested the look-up cycle.
  • the look-up tables are utilized to determine which one or ones of the ports are the appropriate destination ports for the packet, based upon the destination address.
  • Each of the plurality of ports is assigned a respective one of the signal lines of the communication bus dedicated to communicating data.
  • a product of utilizing the look-up tables is referred to as a bit-map of the destination ports for the packet.
  • the bit-map is includes a logic level for each signal line assigned to a port wherein the logic level is indicative of whether the corresponding port is a destination port for the packet.
  • the bit-map is placed on the data portion of the communication bus.
  • the communication bus is monitored by each port.
  • the source port compares the bit-map to the indicia of whether it requested the look-up cycle. If the source port is designated as a destination port in the bit-map, this indicates that the source and destination nodes are on the same segment of the LAN (intra-segment communication). From the bit map, the source port also determines whether any other port is designated as a destination for the packet. If no other port is designated as a destination, the source port discards the incoming packet, thus filtering the packet. If, however, any other port is also designated as a destination for the packet, the source port continues receiving the packet.
  • a port other than the source port, identified as a destination port for the packet is not currently busy transmitting or receiving another packet, the port configures itself to receive the packet directly from the source port (cut-through). However, if the memory pointer buffer of a destination port is nearly full, the port controller of such destination port applies a jam request signal to the communication bus. The source port receives the jam request and, in response, discards the incoming packet and also sends a jam signal over its associated segment. The jam signal causes the node (source node) which is the source of the packet to discontinue sending the packet and attempt to resend the packet after a waiting period.
  • the packet is loaded from the receive buffer of the source port into the packet buffers of the memory starting at the memory address identified in the memory pointer for the packet.
  • Writing of the packet into the packet buffers preferably occurs as the remainder of the packet is still being received into the receive buffer of the source port.
  • any destination port configured for cut- through receives the packet into its transmit buffer directly from the communication bus simultaneously with the writing of the packet into the packet buffers.
  • the memory pointer is placed on the data lines of the communication bus.
  • Each destination port other than the source port stores the memory pointer in its memory pointer buffer.
  • the packet is queued for transmission by each destination port.
  • each destination ports When each destination ports is no longer busy, it retrieves the packet from the packet buffers for transmission to its corresponding network segment.
  • Fig. 1 illustrates a conventional local area network (LAN) including a multi-port bridge.
  • LAN local area network
  • Fig. 2 illustrates a conventional IEEE 802.3 data packet.
  • Fig. 3 illustrates a block schematic diagram of a switch engine for a multi-port bridge according to the present invention.
  • Fig. 4 illustrates a diagram of signal lines included in a high speed communication bus according to the present invention.
  • Fig. 5 illustrates a block schematic diagram of a port of the switch engine according to the present invention.
  • Fig. 6 illustrates a bit-map of the destination ports appearing on the high speed communication bus during a look-up ready command according to the present invention.
  • Fig. 7 illustrates a block schematic diagram of the switch engine, a memory device and an external processor according to the present invention.
  • the present invention is utilized for appropriately directing packets through a multi-port bridge for an Ethernet LAN. It will be apparent, however, that other devices in an Ethernet LAN, such as a switch or a router, or devices in a network operating according to another networking standard, can utilize the advantages of the present invention.
  • FIG. 3 illustrates a block schematic diagram of a multi-port bridge 100 according to the present invention.
  • a high speed communication bus 102 provides an interconnection for each of the functional blocks 104-124 of the multi-port bridge 100.
  • the communication bus preferably includes five command lines and thirty-two data lines, though it will be apparent that other bus configurations can be utilized.
  • twenty-four 10 Mbps ports 104-108 and two 100 Mbps ports 110- 112 are each coupled to the communication bus 102 and can be coupled to a respective LAN segment, each LAN segment having one or more nodes.
  • Each of the twenty-four 10 Mbps ports 104-108 transmit and receive data packets at a rate of 10 Mbps, whereas, the two 100 Mbps ports 110-112 transmit and receive data packets at a rate of 100 Mbps. It will be apparent, however, that other numbers of ports, other port configurations and other performance characteristics can be utilized.
  • a bus control module 114 controls access to the communication bus 102 by collecting requests from the ports 104-112 and from the other modules. Based upon the requests, the bus control module 114 grants access to the communication bus 102 according to an appropriate priority, as explained herein.
  • the bus control module 114 also controls access to a memory device 200 by an external processor 400 (Fig. 7), as explained herein.
  • An MPU port and mailbox module 116 provides an interface between the multi-port bridge 100 and the external processor 400 for performing various functions, as is also explained herein. These functions include loading data into registers of the multi-port bridge 100, reading data from registers of the multi-port bridge 100 and transferring data packets between the external processor 400 and the ports 104-112 of the multi-port bridge 100.
  • a memory control module 118 provides an interface between the memory device 200 and the communication bus 102 and also provides an interface between the memory device 200 and a look-up control module 120.
  • the memory device 200 includes mailboxes 202 for exchanging information between the external processor and the multi-port bridge
  • the memory device includes look-up tables 204.
  • the look-up tables 204 include entries which indicate which port of the multi-port bridge 100 is associated with each node of the LAN and also include group addresses for multi-cast packets.
  • the lookup tables 204 are utilized for appropriately directing among the ports 104-112 data packets received by the multi-port bridge 100.
  • the look-up control module 120 receives addresses of nodes and associated port identifications to be stored in the look-up table 204 from the communication bus 102.
  • the look-up control module 120 also facilitates utilizing the look-up table 204 for directing packets among the ports 104-112 based upon the destination address of each packet.
  • the memory device 200 also includes packet buffers 206 for temporarily storing data packets that are being directed through the multi-port bridge.
  • the memory device 200 is preferably an SDRAM device, though other types of memory devices can be utilized, such as DRAM, SRAM, RAM or EDO.
  • the memory control module 118 refreshes the memory device 200 as required.
  • An E-stat module 122 collects data packet routing statistics and provides them to the external processor 400 for performing analysis and network management functions.
  • a timing module 124 provides timing signals to the ports 104-112 and to the other modules 114-122 of the multi-port bridge 100. Preferably, a primary clock signal cycles at 40 MHz. Other clock signals, at 10 MHz and 25 MHz, are derived from the primary clock signal.
  • the modules 114-124 are each implemented as a finite state machine, though the modules 114-124 can alternately be implemented as one or more processors or controllers operating according to stored software programs. Finite state machines are preferred, however, as they can generally perform the necessary operations faster, thus, resulting in a higher packet handling bandwidth for the multi-port bridge 100.
  • Fig. 4 illustrates a diagram of the signal lines included in the high speed communication bus 102 of Fig. 3.
  • the communication bus 102 preferably includes thirty- two data lines 102A, five control lines 102B, a clock CLK line 102C, a jam request JAM REQ line 102D, a memory ready MEMRDY line 102E, a request REQ line 102F and an interrupt IRQ line 102G, though it will be apparent that other bus configurations can be utilized.
  • Table 1 illustrates preferred commands and associated data appearing on the communication bus 102 during operation of the multi-port bridge 100, as explained herein.
  • Control Codes (commands) applied to the control lines 102B are given as hexadecimal values, while the associated data applied to the data lines 102A and the function performed by each command are described. Because there are five control lines 102B, there can be up to thirty-two different commands (between 00 H and IF H). As shown in Table 1, however, fewer commands are preferred. Table 1 shows hexadecimal values for the preferred embodiment. It will be apparent, however, that other bit assignments and another set of commands can be implemented and still follow the teachings of the present invention.
  • FIG. 5 illustrates a block schematic diagram of one of the ports 104-112 of the multi-port bridge 100 of Fig. 3.
  • a port controller 300 including a bus interface 302, a memory pointer finite state machine (FSM) 303 and registers 304, provides control for the port and an interface between the port and the communication bus 102.
  • the port controller 300 monitors the communication bus 102 for commands and data and also provides commands and data to the communication bus 102 at times when the port has control of the communication bus 102.
  • the registers 304 contain data for configuring the port, initializing the port upon start-up, and for collecting status information for the port.
  • An address latch included in the registers 304 latches addresses from the communication bus 102 and provides them to the transceiver 308.
  • the registers 304 also contain a counter for storing a current state of the finite state machine of the port and registers for storing parameters for use by the finite state machines of the port.
  • Each port also includes a memory pointer FIFO buffer 306 coupled between the communication bus 102 and the port controller 300.
  • the memory pointer buffer 306 stores memory pointers (explained herein) for data packets being queued in the packet buffers 206 (Fig. 3) of the memory device 200.
  • the memory pointers each have a predefined length.
  • the memory pointer buffer 306 preferably holds 128 memory pointers, though it will be apparent that another capacity for the memory pointer buffer 306 can be selected.
  • the port also includes a medium access control (MAC) transceiver 308 which accesses a LAN segment 310 for transmitting and receiving data packets to and from the LAN segment 310.
  • MAC medium access control
  • Associated with and coupled to the transceiver 308 are a receive finite state machine 312, for controlling the transceiver 308 during packet reception, and a transmit finite state machine 314, for controlling the transceiver 308 during packet transmission.
  • Packets received from the network segment 310 by the transceiver 308 are directed to the communication bus 102 through a receive FIFO buffer 316, while packets to be transmitted over the LAN segment 310 are directed from the communication bus 102 to the transceiver 308 through a transmit FIFO buffer 318.
  • the receive buffer 316 holds 128 bytes while the transmit buffer 318 holds 256 bytes, though other capacities can be selected.
  • an IEEE 802.3 data packet can include up to 1500 bytes of data in addition to the source address, the destination address and the frame check field.
  • neither the receive buffer 316, nor the transmit buffer 318 is capable of storing a entire IEEE 802.3 data packet of the maximum size.
  • the receive finite state machine 312 and the transmit finite state machine 314 are each coupled to the bus control module 114 (Fig. 3) for initiating access to the communication bus 102 by the port.
  • the bus control module 114 monitors the interrupt IRQ line 102G and the request REQ line 102F.
  • a port requiring access to the bus 102 raises the IRQ line 102G or the request REQ line 102F, depending upon the circumstances.
  • the bus control module 114 grants access to the bus 102 according to an appropriate priority.
  • an interrupt IRQ is granted access to the bus 102 according to a higher priority than a request REQ.
  • Ports having a higher data rate have a higher priority than ports having a lower data rate. For example, the 100
  • Mbps ports 110-112 have a higher priority than the 10 Mbps ports 104-108. Further, assuming equal data rates, a port serviced more recently has a lower priority than a port serviced less recently.
  • the bus control module 114 When the bus is available after receiving an interrupt IRQ, the bus control module 114 responds to the interrupt IRQ by placing a poll-interrupt command 05 H (Table 1) on the control lines 102B of the bus 102. While the poll-interrupt command 05 H is on the control lines 102B, each port having a pending interrupt IRQ raises a corresponding one signal line of the data lines 102A. For this purpose, each of the ports 104-112 and the MPU port and mailbox 116 are assigned a respective one signal line of the data lines 102 A. Accordingly, the bus control module 114 discovers which of the ports has a pending interrupt by monitoring the data lines 102A while the poll-interrupt command 05 H is active.
  • a poll-interrupt command 05 H Table 1
  • each port having a pending interrupt IRQ raises a corresponding one signal line of the data lines 102A.
  • each of the ports 104-112 and the MPU port and mailbox 116 are assigned a
  • the bus control module 114 then grants access to the bus 102 in according to appropriate priority by placing a bus-grant-for-IRQ command 14 H (Table 1) on the control lines 102B of the bus 102 and also raises the respective one signal line of the data lines 102 A that corresponds to the port being granted access to the bus 102. Upon being granted access to the bus 102, the designated port then has control of the bus 102.
  • Table 1 bus-grant-for-IRQ command 14 H
  • the bus control module 114 places a poll-request command 06 H (Table 1) on the control lines 102B of the bus 102. While the poll-request command 06 H is on the control lines 102B, each port having a pending request REQ raises its corresponding one signal line of the data lines 102 A. The bus control module 114 discovers which of the ports has a pending request by monitoring the data lines 102A while the poll-request command 06 H is active.
  • the bus control module 114 then grants access to the bus 102 according to an appropriate priority by placing a bus-grant- for-REQ command 04 H on the control lines 102B of the bus 102 and also raises the one signal line of the data lines 102A that corresponds to the port being granted access to the bus 102. Upon being granted access to the bus 102, the designated port then has control of the bus 102.
  • Packet flow through the multi-port bridge 100 occurs in the following manner.
  • a data packet such as an IEEE 802.3 data packet, originating from a node (source node) in a segment of the local area network is received by a corresponding one of the ports 104-112 (source port) of the multi-port bridge 100 (Fig. 3).
  • the receive buffer 316 in the source port receives the data packet as the packet is being received by the transceiver 308 in the source port from the network segment associated with the source port.
  • the receive finite state machine 312 requests a look-up cycle from the bus control module 114 (Fig. 3) by raising the interrupt line IRQ.
  • the bus control module 114 monitors such requests, discovers the requesting port(s) via the poll-interrupt command 05 H and grants each request according to an appropriate priority via the bus-grant-for IRQ command 14 H, as explained above.
  • the source port stores indicia of whether it was granted access to the bus 102 for performing a look-up cycle.
  • the indicia is utilized by the port later to determine whether the packet is to be filtered.
  • the indicia is obtained by storing the logic levels of the data lines 102 A during the bus-grant- for-IRQ command 14 H.
  • the signal line corresponding to the source port is raised.
  • the source port places a look-up command 03 H (Table 1) on the control lines 102B.
  • an identification of the source port, the destination node address from the packet and the source node address from the packet are transferred from the source port to the look-up control module 120 (Fig. 3) via the data lines 102A.
  • the source port identification, destination address and source address are transferred over the communication bus 102 in segments that are each four bytes long as this corresponds to the width (32 bits) of the data lines 102A of the communication bus 102. Preferably, this transfer is completed in four clock cycles. It will be apparent, however, that the communication bus 102 can have a different number of data lines, in which case, a different number of bytes can be transferred at a time.
  • the look-up control module 120 Once the look-up control module 120 has received the source port identification, the destination address and the source address for the packet, the look-up control module 120 so notifies the memory control module 118 (Fig. 3). The memory control module 118 and look-up control module 120 then update the look-up tables 204 (Fig. 3) by ensuring that the source node address for the packet is stored in the look-up tables 204 in association with the source port identification for the packet. This ensures that the look-up tables 204 accurately reflect any changes that may have occurred in the network (this is referred to as a learning cycle). The information stored during the learning cycle is utilized for directing subsequent packets.
  • the memory control module 118 and the lookup control module 120 utilize the look-up tables 204 to determine which port (destination port) is associated with the destination address for the packet (look-up cycle). If the packet is a multi-cast packet (multiple destination ports) or a broadcast packet (all ports except the source port are destination ports), the look-up control module 120 determines which are the multiple destination ports for the packet.
  • the look-up control module 120 places a look-up ready command 08 H (Table 1) on the control lines 102B of the bus 102 and, while the look-up ready command 08 H is active, the look-up control module 120 raises the respective signal lines of the data lines 102A of all the ports 104-112 which are determined to be destination ports for the packet.
  • One signal line each corresponds uniquely with one of the ports 104-112. This raising of the respective signal lines is referred to as a bit-map of the destination ports.
  • Fig. 6 illustrates logic levels for each of the thirty-two data lines 102A, of the bus 102 during the look-up ready command 08 H.
  • Each one of the twenty-six ports 104-112 and the external processor 400 are assigned to a respective one of the signal lines b 0 -b 31 .
  • the external processor 400 is assigned to signal line b 26
  • port #1 is assigned to signal line b 0
  • port #2 is assigned to signal line b
  • port #3 is assigned to signal line b 2
  • port #26 assigned to signal line b 25
  • signal lines b 27 -b 31 are not included in the bit-map. Rather, the signal lines b 27 -b 3I identify the source port.
  • a multi-port bridge could include more or fewer ports, in which case, the bit assignments would be different.
  • the bit-map of the destination ports will include logic one's for signal lines b 0 , b 6 , b ⁇ , b 18 and b 23 ; signal lines b 27 -b 31 identify port #9 as the source port; and the remaining signal lines b,-b 5 , b 7 , b 9 -b ]0 , b I2 -b 17 , b 19 -b 22 and b 24 -b 26 are logic zeros.
  • Each port monitors the communication bus 102 for the look-up ready command 08 H appearing on the control lines 102B and the associated bit-map of the destination ports appearing on the data lines 102A.
  • the bit-map allows each destination port for the packet to be simultaneously notified of its status as a destination port. If the source port for the packet is also designated as the only destination port for the packet during the look-up ready command 08 H, this indicates that the destination node for the packet is in the same network segment as the source node (intra-segment communication). As such, the source port should not retransmit the packet because the destination node would have already received the packet at the same time that the source port received the packet. When this occurs and the packet has a single destination, the packet is filtered. To filter the packet, the source port preferably takes no further action relative to the packet.
  • the source port determines whether any other port is designated as a destination for the packet. This is accomplished, for example, by the source port determining whether a signal line assigned to any port other than the source port is raised. If the source port is the only port that is designated as a destination by the bit-map (uni-cast and intra-segment packet), the source port immediately filters the incoming packet. To filter the packet, the source port preferably takes no further action relative to the packet. Thus, the packet is discarded when a next packet overwrites the filtered packet in the receive FIFO 316. If, however, any other port is also designated as a destination for the packet (multi-cast or broadcast packet), the source port continues receiving the packet so that it can be forwarded to such other port.
  • the source port determines whether any other port is designated as a destination for the packet. This is accomplished, for example, by the source port determining whether a signal line assigned to any port other than the source port is raised. If the source port is the only port that is designated as a destination by the bit-
  • any destination port having its signal line raised during the look-up ready command 08 H has a memory pointer buffer 306 that is full or nearly full, such destination port raises the JAM REQ line 102D (Fig. 4) while the look-up ready command 08 H is still active.
  • the source port monitors the JAM REQ line 102D for such a jam request.
  • the source port discards the incoming packet and also sends a jam signal over its associated segment. The jam signal will cause the node (source node) which is the source of the packet to discontinue sending the packet and attempt to resend the packet after a waiting period.
  • the source port for the packet places a bus-release command OF H (Table 1) on the control lines 102B of the data bus 102. This releases control of the bus 102 by indicating to the bus control module 114 that the bus is available.
  • the bus control module 114 then responds to any pending interrupts or requests for access to the bus 102 by granting access to the bus according to an appropriate priority.
  • the bus 102 can be utilized for other purposes.
  • the packet continues being received by the source port.
  • the source port requests access to the bus again, this time by raising the REQ line 102F.
  • the bus control module
  • the packet buffers 206 include a space allocated to each port for storing packets received by the port.
  • Each port controller 300 keeps track of the space allocated to the port and determines a location in the packet buffers 206 for each packet received by the port.
  • the packets are written into the allocated space in a circular fashion; each new packet overwrites portions of the oldest packet in the allocated space.
  • the source port initiates a series of memory write cycles for loading the packet from the receive buffer 316 of the source port into the allocated space in the packet buffers 206 by first placing a new packet transfer command 10 H (Table 1) on the control lines
  • any destination port having its signal line raised during new packet transfer command 10 H is not currently busy transmitting or receiving another packet, such destination port configures itself to receive the packet directly from the source port (cut- through). Destination ports that are currently busy ignore the packet for now and retrieve the packet from the packet buffers 206 later, when they are no longer busy.
  • the source port places a memory write command 02 H (Table 1) on the control lines 102B of the bus 102.
  • the source port places on the data lines 102 A one byte of information which indicates the number of bus cycles which will be required to complete the entire transfer. The number of bus cycles depends upon how much of the packet was received in the source port while the source port awaited access to the bus 102.
  • the source port places on the data lines 102A three bytes of information which indicates a starting address within the packet buffers 206 for the memory write cycles.
  • the memory control module 118 receives this information for performing the memory write operation.
  • each destination port configured for cut-through receives the packet directly from the bus 102 into its transmit FIFO 318 and immediately begins transmitting the packet to the appropriate destination node on its associated network segment under control of its transmit finite state machine 314.
  • the destination node for the packet then begins to receive the packet from the network segment.
  • the source port places the packet on the data lines 102 A in four byte portions (corresponding to the width of the data lines 102 A), one portion for each clock cycle, until the memory write operation is completed.
  • destination ports configured for cut-though continue to receive the packet and continue to transmit the packet to their associated network segment.
  • the source port releases the bus via the bus-release command OF H.
  • the source port again requests access to the bus 102 by raising the REQ line 102F and initiates a next memory write operation for loading the packet into the packet buffers 206.
  • the source port first places a continuation packet transfer command 11 H (Table 1) on the control lines 102B and, while the continuation packet command 10 H is active, the source port places the bit-map for the destination ports on the data lines 102A (raises the signal lines corresponding to each destination port for the packet).
  • This process repeats, including requesting access to the bus and placing the continuation packet transfer command 10 H on the bus 102, for each successive 64 byte portion of the packet until the entire packet is loaded into the packet buffers 206. Because writing of the packet in the packet buffers 206 preferably occurs as the remainder of the packet is still being received into the receive buffer 316 of the source port, the receive buffer 316 for each port need not be capable of storing an entire data packet.
  • the packet is preferably loaded into the packet buffers 206 a predetermined offset from an assigned starting address. This provides a location for storing a header for the packet once the packet has been completely loaded into the packet buffers 206.
  • the header includes an identification number assigned to the packet, an indication of the destination ports for the packet, the receive status for the packet, the length of the packet, the source node address for the packet and the destination node address for the packet.
  • the receive status indicates whether or not the entire packet has been successfully received and loaded into the packet buffers 206.
  • the header is eight bytes long, though it will be apparent that another length can be selected for the header.
  • the source port After the last data is transferred such that the entire packet has been stored in the packer buffers 206, the source port retains control of the bus 102 and stores the header for the packet in the packet buffers 206. This is accomplished by the source port placing a packet header command 12 H on the control lines 102B. During a first clock cycle while the packet header command 12 H is active, the source port places one byte of information indicating the number bus clock cycles required to write the entire header into the memory buffers 206 and places three bytes of information indicating the assigned starting address for the packet. During successive bus clock cycles, the header is written into the packet buffers beginning at the assigned starting address.
  • Each port monitors the communication bus 102 for the packet header command 12 H. While the packet header command 12 H is active, each port receives the packet header information. Each port which is identified as a destination port in the packet header checks the receive status for the packet and, if the packet was successfully received and stored in the packet buffers 306, each destination port stores a memory pointer, including at least the assigned starting address for the packet in its memory pointer buffer 306. Preferably, the destination port also stores the identification number assigned to the packet in the memory pointer buffer 306 along with the assigned starting address for the packet. If the receive status indicates an error, however, the starting address in the packet buffers is not stored and no further action is taken by the destination ports relative the packet. Finally, the source port releases control of the bus 102 via the bus release command OF H.
  • the source port for the packet does not store the memory pointer for the packet during the packet header command 12 H when the source port places the packet header information on the communication bus 102. Therefore, when the bit-map for a multi-cast packet includes the source port as a destination port, such a packet will not be retransmitted by the source port.
  • Each port monitors its memory pointer buffer 306 and initiates retrieval of packets from the packet buffers 206. Thus, returning to the example packet, as soon as the destination port becomes available, it removes the identification number for the packet and
  • the destination port requests access to the bus by raising the request line REQ.
  • the bus control module grants access to the bus 102, via the bus-grant- for-REQ command 04 H, the destination port first retrieves the header for the packet from the packet buffers 206.
  • the destination port initiates a read operation by placing a memory read command 01 H
  • Table 1 on the control lines 102B of the bus 102.
  • the destination port places on the data lines 102A of the bus 102 one byte of information indicating the number of bus clock cycles for the read operation (e.g. the number of transfers required to retrieved the header) and three bytes of information indicating the assigned starting address for the packet.
  • the destination port checks the packet identification number that is included in the header retrieved. If the packet identification number retrieved from the packet buffers 206 does not match the packet identification number stored in the memory pointer buffer 306, this indicates that the packet became corrupted in the packet buffers 306 after it was stored. For example, if a portion of the packet was overwritten by a later packet, the identification number will also be overwritten, such that it does not match the identification number stored in the memory pointer buffer 306 of the destination port. In addition, the destination port obtains the length of the packet so that it can determine the appropriate number of memory read cycles that will be required to transfer the entire packet.
  • the transmit FIFO 318 in each port need not be capable of storing more than a single packet of the maximum length.
  • the packet is retrieved from the packet buffers 206 in multiple installments until the entire packet has be retrieved from the packet buffers 206. An installment is initiated each time the transmit FIFO 318 is nearly empty.
  • Each installment is retrieved by the destination port obtaining access to the bus 102; placing a memory read command 01 H on the bus 102 while specifying a number of memory transfers required for the installment; and releasing the bus via the bus release command OF H after performing the specified number of transfers.
  • the transmit FIFO 318 preferably need not be capable of storing a packet of maximum length. Because the bus 102 is released between installments, other ports can access the bus for other purposes simultaneously with the destination port transmitting the packet to its associated network segment.
  • the packet will need to be retransmitted by the destination port.
  • the cut-through or transmit operation may have been unsuccessful if a data collision occurred during transmission of the packet over the segment associated with the destination port.
  • the packet is retrieved from the packet buffers 206 as described above and re-transmitted by the destination port.
  • the destination port While the destination port is receiving the packet into its transmit buffer 318 from the packet buffers 206, the destination port begins transmitting the packet to the LAN segment associated with the destination port. The packet is then received from the network segment by the destination node for the packet.
  • the destination port receives the packet into its transmit buffer 318 directly from the communication bus 102 simultaneously with the write cycles for loading of the packet into the packet buffers 206.
  • the packet is received into the transmit buffer 318 of the destination port for immediate transmission to the LAN segment associated with the destination port. If the packet is a broadcast or multi-cast packet, one or more of the destination ports can receive the packet directly from the source port, while one or more other destination ports for the packet can retrieve the packet from the packet buffers 206 once those destination ports are no longer busy.
  • the memory pointers stored in the memory pointer buffer 306 of each port are preferably of a uniform size. Therefore, the exact number of memory pointers that can be accommodated by a memory pointer buffer 306 of a port can be determined from the amount of space available in the memory pointer buffer 306 of the port. Accordingly, unlike prior arrangements, extra space does need to be provided in the port to accommodate a data packet having an unknown length. According to the present invention, however, the jam request (raising the JAM REQ line) is preferably generated by a destination port for a packet when the memory pointer buffer 306 in the port is nearly full, but has space available to store several memory pointers (e.g. ten).
  • the memory pointer buffer 306 in each port is preferably sized relative to the associated packet buffers 206 in the memory device 200 such that there is only a small possibility that the packet buffers 206 will become full before any memory pointer buffer 306 becomes full.
  • the packet buffers 206 can preferably accommodate 128 data packets of the maximum size for each port. In practice, the packet buffers 206 can be somewhat smaller because not every packet is expected to have the maximum size.
  • such packets are transferred to the packet buffers 206. These packets are not retrieved from the packet buffers 206, however, because the source port does not store a memory pointer for such packets. This embodiment is less preferred, however, because bandwidth of the bus 102 is utilized to store such packets unnecessarily.
  • Fig. 7 illustrates a block schematic diagram of the multi-port bridge 100, the memory device 200 and an external processor 400 according to the present invention.
  • a memory bus 402 interconnects the multi-port bridge 100 and the external processor 400 to the memory device 200.
  • access to the memory device 200 by the multi-port bridge 100 and the external processor 400 is implemented by a multiplexor included as part of the memory bus 402 and which multiplexor is controlled by the multi-port bridge 100.
  • the multi-port bridge 100 including the communication bus 102 (Fig. 3), is preferably implemented as an integrated circuit mounted to a printed circuit board 404.
  • the memory device 200 and the external processor 400 are also mounted to the printed circuit board 404.
  • the bridging and filtering functions of the multi-port bridge are performed primarily by the multi-port bridge 100 and the buffer memory 200. Because the multi-port bridge 100 is preferably implemented as a number of finite state machines interconnected via the communication bus 102, the multi-port bridge 100 provides a high bandwidth capacity for directing data packets through the multi- port bridge.
  • the external processor 400 is provided to perform tasks in support of the functioning of the multi-port bridge 100. These functions include: providing a communication port for enabling the nodes of the
  • the mailbox interface allows the external processor 400 to provide these functions without the need to dedicate a large number of pins of the integrated circuit package to such an interface.
  • the external processor 400 is implemented as a reduced instruction set computer (RISC) to improve speed performance.
  • the external processor 400 can have its own dedicated resources 406, such as memory for storing operating software for the external processor 400 and for use by the external processor 400 as a scratch pad.
  • the resources 406 can include a mass storage device for storing application programs and data files which is accessible by the external processor 400.
  • the resources 406 can include a communication device, such as a telephone modem, an integrated services digital network (ISDN) interface, a Tl media interface or a T3 media interface which is accessible by the external processor 400.
  • ISDN integrated services digital network
  • multiple external processors 400 can be coupled to the memory bus 402. In such case, additional resources can be provided for such multiple external processors, such as one or more mass storage devices and/or one or more communication devices.
  • the destination address and source address for the packet are placed in the memory 200 by the external processor 400.
  • the destination and source addresses are obtained from the memory 200.
  • the memory control module 118 places a look-up gated with MEMRDY command 09 H on the control lines 102B of the bus 102, retrieves the destination address and source address from the memory 200, and places them on the data lines 102 A.
  • transfer of the destination and source addresses is performed over several bus clock cycles.
  • the look-up control module 120 responds to the look-up gated with MEMRDY command 09 H by waiting until the MEMRDY line 102E is raised to a logic high voltage level before beginning to receive the destination and source addresses for performing a look-up cycle. This ensures that the destination and source addresses appearing on the data lines 102A are valid before the look-up control module 120 receives them.
  • the memory pointers stored in the memory pointer buffer 306 of each port are preferably of a uniform size. Therefore, the exact number of memory pointers that can be accommodated by a memory pointer buffer 306 of a port can be determined from the amount of space available in the memory pointer buffer 306 of the port. Accordingly, unlike prior arrangements, extra space does need to be provided in the port to accommodate a data packet having an unknown length. According to the present invention, however, the jam request (raising the JAM REQ line) is preferably generated by a destination port for a packet when the memory pointer buffer 306 in the port is nearly full, but has space available to store several memory pointers (e.g. ten).
  • the memory pointer buffer 306 in each port is preferably sized relative to the associated packet buffers 206 in the memory device 200 such that there is only a small possibility that the packet buffers 206 will become full before any memory pointer buffer 306 becomes full.
  • the packet buffers 206 can preferably accommodate 128 data packets of the maximum size for each port.
  • the packet buffers 206 can be somewhat smaller because not every packet is expected to have the maximum size.

Abstract

A selection technique for filtering packets in a multi-port bridge (20) for a local area network, thus, preventing a source port for a packet from becoming a destination port for the packet. The bridge includes a memory (200) for storing packets and a plurality of ports(104-112). Each port includes a receive buffer (316) , a transmit buffer (318) and a memory pointer buffer (306). A packet is received by the receive buffer of a port. As the packet is still being received, a look-up table (204) is utilized to determine which one or ones of the plurality of ports are the appropriate destination ports for the packets. Each of the ports is assigned a respective one of the signal lines (102A) of the communication bus (102). A product of utilizing the look-up tables is referred to as a bit-map of the destination ports for the packet. The bit-map includes a logic level for each signal line assigned to a port wherein the logic level is indicative of whether the corresponding port is a destination port for the packet. The bit-map is placed on the communication bus which is monitored by each port. If the source port is designated as a destination port in the bit-map, this indicates that the source and destination nodes are on the same segment of the network (intra-segment communication). From the bit map, the source port also determines whether any other port is designated as a destination for the packet. If no other port is designated as a destination, the source port discards the incoming packet, thus filtering the packet. If, however, any other port is also designated as a destination for the packet, the source port continues receiving the packet for transmission by such other port.

Description

SELECTION TECHNIQUE FOR PREVENTING A SOURCE PORT FROM BECOMING A DESTINATION PORT IN A MULTI-PORT BRIDGE FOR A LOCAL AREA NETWORK
This application claims the benefit of U.S. Provisional Application No. 60/059,171, filed September 17, 1997, entitled, "MULTI-PORT BRIDGE FOR A LOCAL AREA NETWORK."
Field of the Invention: The invention relates to a multi-port bridge for a local area network. More particularly, the invention relates to selection technique for filtering packets in a multi-port bridge for a local area network, thus, preventing a source port for a packet from becoming a destination port for the packet.
Background of the Invention:
Nodes of a local area network (LAN) are typically interconnected by a shared transmission medium. The amount of data traffic that the shared transmission medium can accommodate, however, is limited. For example, only one node at a time can successfully transmit data to another node over the shared transmission medium. If two or more nodes simultaneously attempt to transmit data, a data collision occurs, which tends to corrupt the data being transmitted. Thus, nodes that share a transmission medium are considered to be in a same collision domain.
A multi-port bridge allows simultaneous communication between nodes of the LAN by segmenting the LAN into multiple collision domains (also referred to as network segments), each segment having a corresponding transmission medium. Fig. 1 illustrates a conventional local area network (LAN) including a multi-port bridge 20. The multi-port bridge 20 in this example has eight ports A-H, though the number of ports can vary. Each port A-H is connected to a segment 21-28 of the LAN. Each segment 21-28 typically includes one or more nodes 29-44, such as a workstation, a personal computer, a data terminal, a file server, a printer, a scanner, a modem, a facsimile or other conventional digital device. Each of the nodes 29-44 has an associated node address which uniquely identifies the node. The nodes 29-44 are configured to send data, one to another, in the form of discrete data packets.
When the LAN operates according to Ethernet standards, such as the Institute of Electrical and Electronics Engineers (IEEE) 802.3 standard, data is communicated in the form of discrete packets. Fig. 2 illustrates a conventional IEEE 802.3 data packet 50. The data packet 50 includes an eight byte long pre-amble 51 which is generally utilized for synchronizing a receiver to the data packet 50. The pre-amble 51 includes seven bytes of pre-amble and one byte of start-of- frame. Following the pre-amble 51, the data packet 50 includes a six byte long destination address 52, which is the node address of a node which is an intended recipient for the data packet 50. Next, the data packet 50 includes a six byte long source address 53, which is the node address of a node which originated the data packet 50. Following the source address 53 is a two-byte length field 54. Following the length field 54 is a data field 55. The data field 55 can be up to 1500 bytes long. Finally, the data packet 50 includes a four-byte frame check field 55 which allows a recipient of the data packet 50 to determine whether an error has occurred during transmission of the data packet 50.
When a node (source node) sends data to another node (destination node) located on its same segment of the LAN (intra-segment communication), the data is communicated directly between the nodes without intervention by the multi-port bridge 20 and is known as an intra-segment packet. Therefore, when the multi-port bridge 20 receives an intra- segment packet, the multi-port bridge 30 does not bridge the packet (the packet is filtered). When a node (source node) sends a data packet to another node (destination node) located on a different segment (inter-segment communication), the multi-port bridge 20 appropriately forwards the data packet to the destination node. The multi-port bridge 20 (Fig. 1) receives each data packet 50 (Fig. 2) and must determine whether the data packet 50 is for intra-segment communication or inter-segment communication, and if the data packet 50 is for inter- segment communication, the multi- port bridge 20 must determine which port (destination port) the data packet 50 is to be directed based upon the destination address 52 contained in the data packet 50. This can be accomplished utilizing a look-up table. Conventionally, the look-up table is constructed by executing a learning phase for each received data packet 50 to store data in the table and by executing a look-up phase for each received data packet 50 to look-up data stored during the learning phase for a prior packet.
Once the look-up is performed, however, the packets need to be appropriately filtered. Therefore, what is needed is improved technique for filtering packets in a multi- port bridge for a local area network thereby preventing a source port from becoming a destination port for a packet.
Summary of the Invention:
The invention is a method of and apparatus for filtering packets in a multi-port bridge for a local area network thereby preventing a source port from becoming a destination port for a packet. The multi-port bridge includes a switch engine, a memory and a plurality of ports, all of which are interconnected by a high speed communication bus. The switch engine includes a bus controller, a memory controller and a look-up controller, each preferably being a finite state machine. The memory controller provides an interface between the memory and the communication bus. The bus controller controls access to the communication bus by collecting requests and granting the requests according to an appropriate priority. The look-up controller determines to which port (uni-cast packet) or ports (multi-cast packet) each packet is to be directed based upon the destination node address for the packet. The high speed communication bus includes single bit signal lines dedicated to communicating control commands, signal lines dedicated to communicating data, and several signal lines having special purposes. For example, two signal lines are preferably dedicated to initiating access to the bus, each having a respective priority, another signal line is dedicated to jam requests (for applying backpressure), still another signal line is dedicated to the memory controller and yet another signal line is dedicated to providing a bus clock signal. The memory includes look-up tables utilized for appropriately directing data packets among the ports, packet buffers utilized for temporarily storing packets and mailboxes for providing an interface between the switch engine and an external processor. Each port includes a port controller, a MAC transceiver, a receive finite state machine, a transmit finite state machine, a receive buffer, a transmit buffer and a memory pointer buffer. Packets received from a LAN segment by the transceiver are directed to the communication bus through the receive buffer, while packets to be transmitted over the LAN segment are directed to the transceiver through the transmit buffer. The memory pointer buffer stores memory pointers in a queue for transmission by the port, one memory pointer for each data packet being stored in the packet buffers of the memory.
A data packet originating from a node (source node) in a segment of the LAN is received by the receive buffer of a corresponding one of the ports (source port) of the multi-port bridge. As the packet is still being received, the source port requests a look-up cycle. The source port stores indicia of whether it requested the look-up cycle. During the look-up cycle, the look-up tables are utilized to determine which one or ones of the ports are the appropriate destination ports for the packet, based upon the destination address. Each of the plurality of ports is assigned a respective one of the signal lines of the communication bus dedicated to communicating data. A product of utilizing the look-up tables is referred to as a bit-map of the destination ports for the packet. The bit-map is includes a logic level for each signal line assigned to a port wherein the logic level is indicative of whether the corresponding port is a destination port for the packet. The bit-map is placed on the data portion of the communication bus. The communication bus is monitored by each port. The source port compares the bit-map to the indicia of whether it requested the look-up cycle. If the source port is designated as a destination port in the bit-map, this indicates that the source and destination nodes are on the same segment of the LAN (intra-segment communication). From the bit map, the source port also determines whether any other port is designated as a destination for the packet. If no other port is designated as a destination, the source port discards the incoming packet, thus filtering the packet. If, however, any other port is also designated as a destination for the packet, the source port continues receiving the packet.
If a port, other than the source port, identified as a destination port for the packet is not currently busy transmitting or receiving another packet, the port configures itself to receive the packet directly from the source port (cut-through). However, if the memory pointer buffer of a destination port is nearly full, the port controller of such destination port applies a jam request signal to the communication bus. The source port receives the jam request and, in response, discards the incoming packet and also sends a jam signal over its associated segment. The jam signal causes the node (source node) which is the source of the packet to discontinue sending the packet and attempt to resend the packet after a waiting period. Assuming the packet is not discarded, the packet is loaded from the receive buffer of the source port into the packet buffers of the memory starting at the memory address identified in the memory pointer for the packet. Writing of the packet into the packet buffers preferably occurs as the remainder of the packet is still being received into the receive buffer of the source port. In addition, any destination port configured for cut- through receives the packet into its transmit buffer directly from the communication bus simultaneously with the writing of the packet into the packet buffers.
Once the entire packet has been loaded into the packet buffers, the memory pointer is placed on the data lines of the communication bus. Each destination port other than the source port stores the memory pointer in its memory pointer buffer. Thus, the packet is queued for transmission by each destination port. When each destination ports is no longer busy, it retrieves the packet from the packet buffers for transmission to its corresponding network segment.
Brief Description of the Drawings:
Fig. 1 illustrates a conventional local area network (LAN) including a multi-port bridge.
Fig. 2 illustrates a conventional IEEE 802.3 data packet. Fig. 3 illustrates a block schematic diagram of a switch engine for a multi-port bridge according to the present invention.
Fig. 4 illustrates a diagram of signal lines included in a high speed communication bus according to the present invention.
Fig. 5 illustrates a block schematic diagram of a port of the switch engine according to the present invention. Fig. 6 illustrates a bit-map of the destination ports appearing on the high speed communication bus during a look-up ready command according to the present invention.
Fig. 7 illustrates a block schematic diagram of the switch engine, a memory device and an external processor according to the present invention.
_ Detailed Description of a Preferred Embodiment:
In the preferred embodiment, the present invention is utilized for appropriately directing packets through a multi-port bridge for an Ethernet LAN. It will be apparent, however, that other devices in an Ethernet LAN, such as a switch or a router, or devices in a network operating according to another networking standard, can utilize the advantages of the present invention.
The following documents are hereby incorporated by reference: U.S. Patent Application Ser. No. 08/946,866, filed October 8, 1997, and entitled, "PER-PACKET JAMMING IN A MULTI-PORT BRIDGE FOR A LOCAL AREA NETWORK"; U.S. Patent Application Ser. No. 08/947,081, filed October 8, 1997, and entitled, "METHOD
AND APPARATUS FOR PERIODICALLY UPDATING ENTRIES IN A CONTENT
ADDRESSABLE MEMORY"; U.S. Patent Application Ser. No. , filed
February 18, 1998, and entitled, "MEMORY CONTROLLER IN A MULTI-PORT BRIDGE FOR A LOCAL AREA NETWORK"; and U.S. Patent Application Ser. No. , filed February 18, 1998, and entitled, "HIGH SPEED BUS STRUCTURE IN
A MULTI-PORT BRIDGE FOR A LOCAL AREA NETWORK."
Fig. 3 illustrates a block schematic diagram of a multi-port bridge 100 according to the present invention. A high speed communication bus 102 provides an interconnection for each of the functional blocks 104-124 of the multi-port bridge 100. The communication bus preferably includes five command lines and thirty-two data lines, though it will be apparent that other bus configurations can be utilized. According to the preferred embodiment, twenty-four 10 Mbps ports 104-108 and two 100 Mbps ports 110- 112 are each coupled to the communication bus 102 and can be coupled to a respective LAN segment, each LAN segment having one or more nodes. Each of the twenty-four 10 Mbps ports 104-108 transmit and receive data packets at a rate of 10 Mbps, whereas, the two 100 Mbps ports 110-112 transmit and receive data packets at a rate of 100 Mbps. It will be apparent, however, that other numbers of ports, other port configurations and other performance characteristics can be utilized.
A bus control module 114 controls access to the communication bus 102 by collecting requests from the ports 104-112 and from the other modules. Based upon the requests, the bus control module 114 grants access to the communication bus 102 according to an appropriate priority, as explained herein. The bus control module 114 also controls access to a memory device 200 by an external processor 400 (Fig. 7), as explained herein. An MPU port and mailbox module 116 provides an interface between the multi-port bridge 100 and the external processor 400 for performing various functions, as is also explained herein. These functions include loading data into registers of the multi-port bridge 100, reading data from registers of the multi-port bridge 100 and transferring data packets between the external processor 400 and the ports 104-112 of the multi-port bridge 100.
A memory control module 118 provides an interface between the memory device 200 and the communication bus 102 and also provides an interface between the memory device 200 and a look-up control module 120. The memory device 200 includes mailboxes 202 for exchanging information between the external processor and the multi-port bridge
100. In addition, the memory device includes look-up tables 204. The look-up tables 204 include entries which indicate which port of the multi-port bridge 100 is associated with each node of the LAN and also include group addresses for multi-cast packets. The lookup tables 204 are utilized for appropriately directing among the ports 104-112 data packets received by the multi-port bridge 100.
The look-up control module 120 receives addresses of nodes and associated port identifications to be stored in the look-up table 204 from the communication bus 102. The look-up control module 120 also facilitates utilizing the look-up table 204 for directing packets among the ports 104-112 based upon the destination address of each packet. The memory device 200 also includes packet buffers 206 for temporarily storing data packets that are being directed through the multi-port bridge. The memory device 200 is preferably an SDRAM device, though other types of memory devices can be utilized, such as DRAM, SRAM, RAM or EDO. In the case of dynamic memory, the memory control module 118 refreshes the memory device 200 as required. An E-stat module 122 collects data packet routing statistics and provides them to the external processor 400 for performing analysis and network management functions. A timing module 124 provides timing signals to the ports 104-112 and to the other modules 114-122 of the multi-port bridge 100. Preferably, a primary clock signal cycles at 40 MHz. Other clock signals, at 10 MHz and 25 MHz, are derived from the primary clock signal.
Preferably, the modules 114-124 are each implemented as a finite state machine, though the modules 114-124 can alternately be implemented as one or more processors or controllers operating according to stored software programs. Finite state machines are preferred, however, as they can generally perform the necessary operations faster, thus, resulting in a higher packet handling bandwidth for the multi-port bridge 100. Fig. 4 illustrates a diagram of the signal lines included in the high speed communication bus 102 of Fig. 3. The communication bus 102 preferably includes thirty- two data lines 102A, five control lines 102B, a clock CLK line 102C, a jam request JAM REQ line 102D, a memory ready MEMRDY line 102E, a request REQ line 102F and an interrupt IRQ line 102G, though it will be apparent that other bus configurations can be utilized. Table 1 illustrates preferred commands and associated data appearing on the communication bus 102 during operation of the multi-port bridge 100, as explained herein.
Table 1
Figure imgf000011_0001
Referring to Table 1 , the Control Codes (commands) applied to the control lines 102B are given as hexadecimal values, while the associated data applied to the data lines 102A and the function performed by each command are described. Because there are five control lines 102B, there can be up to thirty-two different commands (between 00 H and IF H). As shown in Table 1, however, fewer commands are preferred. Table 1 shows hexadecimal values for the preferred embodiment. It will be apparent, however, that other bit assignments and another set of commands can be implemented and still follow the teachings of the present invention.
Fig. 5 illustrates a block schematic diagram of one of the ports 104-112 of the multi-port bridge 100 of Fig. 3. A port controller 300, including a bus interface 302, a memory pointer finite state machine (FSM) 303 and registers 304, provides control for the port and an interface between the port and the communication bus 102. The port controller 300 monitors the communication bus 102 for commands and data and also provides commands and data to the communication bus 102 at times when the port has control of the communication bus 102. The registers 304 contain data for configuring the port, initializing the port upon start-up, and for collecting status information for the port. An address latch included in the registers 304 latches addresses from the communication bus 102 and provides them to the transceiver 308. The registers 304 also contain a counter for storing a current state of the finite state machine of the port and registers for storing parameters for use by the finite state machines of the port.
Each port also includes a memory pointer FIFO buffer 306 coupled between the communication bus 102 and the port controller 300. The memory pointer buffer 306 stores memory pointers (explained herein) for data packets being queued in the packet buffers 206 (Fig. 3) of the memory device 200. Preferably, the memory pointers each have a predefined length. In addition, the memory pointer buffer 306 preferably holds 128 memory pointers, though it will be apparent that another capacity for the memory pointer buffer 306 can be selected.
The port also includes a medium access control (MAC) transceiver 308 which accesses a LAN segment 310 for transmitting and receiving data packets to and from the LAN segment 310. Associated with and coupled to the transceiver 308 are a receive finite state machine 312, for controlling the transceiver 308 during packet reception, and a transmit finite state machine 314, for controlling the transceiver 308 during packet transmission.
Packets received from the network segment 310 by the transceiver 308 are directed to the communication bus 102 through a receive FIFO buffer 316, while packets to be transmitted over the LAN segment 310 are directed from the communication bus 102 to the transceiver 308 through a transmit FIFO buffer 318. Preferably, the receive buffer 316 holds 128 bytes while the transmit buffer 318 holds 256 bytes, though other capacities can be selected. Note that an IEEE 802.3 data packet can include up to 1500 bytes of data in addition to the source address, the destination address and the frame check field. Thus, in the preferred embodiment, neither the receive buffer 316, nor the transmit buffer 318 is capable of storing a entire IEEE 802.3 data packet of the maximum size. The receive finite state machine 312 and the transmit finite state machine 314 are each coupled to the bus control module 114 (Fig. 3) for initiating access to the communication bus 102 by the port.
Access to the communication bus 102 is obtained in the following manner. The bus control module 114 monitors the interrupt IRQ line 102G and the request REQ line 102F.
A port requiring access to the bus 102 raises the IRQ line 102G or the request REQ line 102F, depending upon the circumstances. The bus control module 114 grants access to the bus 102 according to an appropriate priority. Preferably, an interrupt IRQ is granted access to the bus 102 according to a higher priority than a request REQ. Ports having a higher data rate have a higher priority than ports having a lower data rate. For example, the 100
Mbps ports 110-112 have a higher priority than the 10 Mbps ports 104-108. Further, assuming equal data rates, a port serviced more recently has a lower priority than a port serviced less recently. Co-pending application entitled, "Dual Priority Chain for Data Communication Ports in a Multi-Port Bridge for a Local Area Network," filed on the same day as the present application, describes a technique for prioritizing the interrupts (IRQ) and requests (REQ) and is hereby incorporated by reference.
When the bus is available after receiving an interrupt IRQ, the bus control module 114 responds to the interrupt IRQ by placing a poll-interrupt command 05 H (Table 1) on the control lines 102B of the bus 102. While the poll-interrupt command 05 H is on the control lines 102B, each port having a pending interrupt IRQ raises a corresponding one signal line of the data lines 102A. For this purpose, each of the ports 104-112 and the MPU port and mailbox 116 are assigned a respective one signal line of the data lines 102 A. Accordingly, the bus control module 114 discovers which of the ports has a pending interrupt by monitoring the data lines 102A while the poll-interrupt command 05 H is active. The bus control module 114 then grants access to the bus 102 in according to appropriate priority by placing a bus-grant-for-IRQ command 14 H (Table 1) on the control lines 102B of the bus 102 and also raises the respective one signal line of the data lines 102 A that corresponds to the port being granted access to the bus 102. Upon being granted access to the bus 102, the designated port then has control of the bus 102.
Similarly, when the bus 102 is available after receiving a request REQ, the bus control module 114 places a poll-request command 06 H (Table 1) on the control lines 102B of the bus 102. While the poll-request command 06 H is on the control lines 102B, each port having a pending request REQ raises its corresponding one signal line of the data lines 102 A. The bus control module 114 discovers which of the ports has a pending request by monitoring the data lines 102A while the poll-request command 06 H is active. The bus control module 114 then grants access to the bus 102 according to an appropriate priority by placing a bus-grant- for-REQ command 04 H on the control lines 102B of the bus 102 and also raises the one signal line of the data lines 102A that corresponds to the port being granted access to the bus 102. Upon being granted access to the bus 102, the designated port then has control of the bus 102.
Packet flow through the multi-port bridge 100 occurs in the following manner. A data packet, such as an IEEE 802.3 data packet, originating from a node (source node) in a segment of the local area network is received by a corresponding one of the ports 104-112 (source port) of the multi-port bridge 100 (Fig. 3). The receive buffer 316 in the source port receives the data packet as the packet is being received by the transceiver 308 in the source port from the network segment associated with the source port. After the first twelve bytes, corresponding to the source address and the destination address for the packet, are received by the source port, the receive finite state machine 312 requests a look-up cycle from the bus control module 114 (Fig. 3) by raising the interrupt line IRQ. The bus control module 114 monitors such requests, discovers the requesting port(s) via the poll-interrupt command 05 H and grants each request according to an appropriate priority via the bus-grant-for IRQ command 14 H, as explained above.
The source port stores indicia of whether it was granted access to the bus 102 for performing a look-up cycle. As explained herein, the indicia is utilized by the port later to determine whether the packet is to be filtered. Preferably, the indicia is obtained by storing the logic levels of the data lines 102 A during the bus-grant- for-IRQ command 14 H. As explained above, during the bus-grant-for-IRQ command 14 H, the signal line corresponding to the source port is raised. Upon obtaining access to the bus, the source port places a look-up command 03 H (Table 1) on the control lines 102B. During successive clock cycles while the look-up command 03 H is active, an identification of the source port, the destination node address from the packet and the source node address from the packet are transferred from the source port to the look-up control module 120 (Fig. 3) via the data lines 102A. The source port identification, destination address and source address are transferred over the communication bus 102 in segments that are each four bytes long as this corresponds to the width (32 bits) of the data lines 102A of the communication bus 102. Preferably, this transfer is completed in four clock cycles. It will be apparent, however, that the communication bus 102 can have a different number of data lines, in which case, a different number of bytes can be transferred at a time.
Once the look-up control module 120 has received the source port identification, the destination address and the source address for the packet, the look-up control module 120 so notifies the memory control module 118 (Fig. 3). The memory control module 118 and look-up control module 120 then update the look-up tables 204 (Fig. 3) by ensuring that the source node address for the packet is stored in the look-up tables 204 in association with the source port identification for the packet. This ensures that the look-up tables 204 accurately reflect any changes that may have occurred in the network (this is referred to as a learning cycle). The information stored during the learning cycle is utilized for directing subsequent packets.
Once the learning cycle is complete, the memory control module 118 and the lookup control module 120 utilize the look-up tables 204 to determine which port (destination port) is associated with the destination address for the packet (look-up cycle). If the packet is a multi-cast packet (multiple destination ports) or a broadcast packet (all ports except the source port are destination ports), the look-up control module 120 determines which are the multiple destination ports for the packet. Once the look-up cycle is complete, the look-up control module 120 places a look-up ready command 08 H (Table 1) on the control lines 102B of the bus 102 and, while the look-up ready command 08 H is active, the look-up control module 120 raises the respective signal lines of the data lines 102A of all the ports 104-112 which are determined to be destination ports for the packet. One signal line each corresponds uniquely with one of the ports 104-112. This raising of the respective signal lines is referred to as a bit-map of the destination ports. Fig. 6 illustrates logic levels for each of the thirty-two data lines 102A, of the bus 102 during the look-up ready command 08 H. Each one of the twenty-six ports 104-112 and the external processor 400 are assigned to a respective one of the signal lines b0-b31. Thus, for example, the external processor 400 is assigned to signal line b26, while port #1 is assigned to signal line b0, port #2 is assigned to signal line b„ port #3 is assigned to signal line b2, and so forth, with port #26 assigned to signal line b25. In the preferred embodiment, signal lines b27-b31 are not included in the bit-map. Rather, the signal lines b27-b3I identify the source port. A multi-port bridge, however, could include more or fewer ports, in which case, the bit assignments would be different.
Assume that the look-up cycle for a packet having port #9 as its source port determines that the packet is multi-cast having destination nodes associated with destination ports #1, #7, #12, #19 and #24. Therefore, during the look-up ready command 08 H, the bit-map of the destination ports will include logic one's for signal lines b0, b6, bπ, b18 and b23; signal lines b27-b31 identify port #9 as the source port; and the remaining signal lines b,-b5, b7, b9-b]0, bI2-b17, b19-b22 and b24-b26 are logic zeros.
Each port monitors the communication bus 102 for the look-up ready command 08 H appearing on the control lines 102B and the associated bit-map of the destination ports appearing on the data lines 102A. The bit-map allows each destination port for the packet to be simultaneously notified of its status as a destination port. If the source port for the packet is also designated as the only destination port for the packet during the look-up ready command 08 H, this indicates that the destination node for the packet is in the same network segment as the source node (intra-segment communication). As such, the source port should not retransmit the packet because the destination node would have already received the packet at the same time that the source port received the packet. When this occurs and the packet has a single destination, the packet is filtered. To filter the packet, the source port preferably takes no further action relative to the packet.
From the bit map, the source port also determines whether any other port is designated as a destination for the packet. This is accomplished, for example, by the source port determining whether a signal line assigned to any port other than the source port is raised. If the source port is the only port that is designated as a destination by the bit-map (uni-cast and intra-segment packet), the source port immediately filters the incoming packet. To filter the packet, the source port preferably takes no further action relative to the packet. Thus, the packet is discarded when a next packet overwrites the filtered packet in the receive FIFO 316. If, however, any other port is also designated as a destination for the packet (multi-cast or broadcast packet), the source port continues receiving the packet so that it can be forwarded to such other port.
If any destination port having its signal line raised during the look-up ready command 08 H has a memory pointer buffer 306 that is full or nearly full, such destination port raises the JAM REQ line 102D (Fig. 4) while the look-up ready command 08 H is still active. During the look-up ready command 08 H, the source port monitors the JAM REQ line 102D for such a jam request. In response to a jam request, the source port discards the incoming packet and also sends a jam signal over its associated segment. The jam signal will cause the node (source node) which is the source of the packet to discontinue sending the packet and attempt to resend the packet after a waiting period.
Once the look-up ready command 08 H is no longer active, the source port for the packet places a bus-release command OF H (Table 1) on the control lines 102B of the data bus 102. This releases control of the bus 102 by indicating to the bus control module 114 that the bus is available.
The bus control module 114 then responds to any pending interrupts or requests for access to the bus 102 by granting access to the bus according to an appropriate priority. Thus, while the packet is still being received by the source port, but after the determination is made whether to filter or jam the incoming packet, the bus 102 can be utilized for other purposes.
Meanwhile, returning to the example, the packet continues being received by the source port. Once 64 bytes of the packet have been received, the source port requests access to the bus again, this time by raising the REQ line 102F. The bus control module
114 grants access to the source port according to an appropriate priority by placing a bus- grant-for-REQ command 04 H on the control lines 102B and raises the signal line corresponding to the source port.
The packet buffers 206 include a space allocated to each port for storing packets received by the port. Each port controller 300 keeps track of the space allocated to the port and determines a location in the packet buffers 206 for each packet received by the port. Preferably, the packets are written into the allocated space in a circular fashion; each new packet overwrites portions of the oldest packet in the allocated space.
The source port initiates a series of memory write cycles for loading the packet from the receive buffer 316 of the source port into the allocated space in the packet buffers 206 by first placing a new packet transfer command 10 H (Table 1) on the control lines
102B and by placing the source port identification and the bit-map for the destination ports on the data lines 102 A (raising the signal lines corresponding to each destination port for the packet). If any destination port having its signal line raised during new packet transfer command 10 H is not currently busy transmitting or receiving another packet, such destination port configures itself to receive the packet directly from the source port (cut- through). Destination ports that are currently busy ignore the packet for now and retrieve the packet from the packet buffers 206 later, when they are no longer busy.
Following the new packet transfer command 10 H, the source port places a memory write command 02 H (Table 1) on the control lines 102B of the bus 102. During a first bus clock cycle while the memory write command 02 H is active, the source port places on the data lines 102 A one byte of information which indicates the number of bus cycles which will be required to complete the entire transfer. The number of bus cycles depends upon how much of the packet was received in the source port while the source port awaited access to the bus 102. Also during the first bus clock cycle while the memory write command 02 H is active, the source port places on the data lines 102A three bytes of information which indicates a starting address within the packet buffers 206 for the memory write cycles. The memory control module 118 receives this information for performing the memory write operation.
Simultaneously with the writing of the packet into the memory buffers 206, each destination port configured for cut-through receives the packet directly from the bus 102 into its transmit FIFO 318 and immediately begins transmitting the packet to the appropriate destination node on its associated network segment under control of its transmit finite state machine 314. The destination node for the packet then begins to receive the packet from the network segment. In subsequent bus clock cycles while the memory write command 02 H is active, the source port places the packet on the data lines 102 A in four byte portions (corresponding to the width of the data lines 102 A), one portion for each clock cycle, until the memory write operation is completed. Simultaneously, destination ports configured for cut-though continue to receive the packet and continue to transmit the packet to their associated network segment. When the memory write operation is completed, the source port releases the bus via the bus-release command OF H. Once the next 64 bytes of the packet is received by the source port, the source port again requests access to the bus 102 by raising the REQ line 102F and initiates a next memory write operation for loading the packet into the packet buffers 206. The source port first places a continuation packet transfer command 11 H (Table 1) on the control lines 102B and, while the continuation packet command 10 H is active, the source port places the bit-map for the destination ports on the data lines 102A (raises the signal lines corresponding to each destination port for the packet). Only those destination ports having their signal lines raised and that had already been receiving the packet directly from the source port (those destination ports configured for cut-through) will continue to receive the next installment of the packet directly from the source port. Other destination ports will continue to ignore the packet. This is true even if a destination port that was busy during the new packet transfer command 11 H has become available because such a port would not have obtained the first installment of the packet. Then, the source port places the memory write command 02 H on the data lines 102A and places one byte of information indicating the number of bus cycles required and three bytes indicating the starting address for this write operation. Then, the port releases the bus via the bus-release command OF
H. This process repeats, including requesting access to the bus and placing the continuation packet transfer command 10 H on the bus 102, for each successive 64 byte portion of the packet until the entire packet is loaded into the packet buffers 206. Because writing of the packet in the packet buffers 206 preferably occurs as the remainder of the packet is still being received into the receive buffer 316 of the source port, the receive buffer 316 for each port need not be capable of storing an entire data packet.
The packet is preferably loaded into the packet buffers 206 a predetermined offset from an assigned starting address. This provides a location for storing a header for the packet once the packet has been completely loaded into the packet buffers 206. For example, the header includes an identification number assigned to the packet, an indication of the destination ports for the packet, the receive status for the packet, the length of the packet, the source node address for the packet and the destination node address for the packet. The receive status indicates whether or not the entire packet has been successfully received and loaded into the packet buffers 206. Preferably, the header is eight bytes long, though it will be apparent that another length can be selected for the header.
After the last data is transferred such that the entire packet has been stored in the packer buffers 206, the source port retains control of the bus 102 and stores the header for the packet in the packet buffers 206. This is accomplished by the source port placing a packet header command 12 H on the control lines 102B. During a first clock cycle while the packet header command 12 H is active, the source port places one byte of information indicating the number bus clock cycles required to write the entire header into the memory buffers 206 and places three bytes of information indicating the assigned starting address for the packet. During successive bus clock cycles, the header is written into the packet buffers beginning at the assigned starting address.
Each port monitors the communication bus 102 for the packet header command 12 H. While the packet header command 12 H is active, each port receives the packet header information. Each port which is identified as a destination port in the packet header checks the receive status for the packet and, if the packet was successfully received and stored in the packet buffers 306, each destination port stores a memory pointer, including at least the assigned starting address for the packet in its memory pointer buffer 306. Preferably, the destination port also stores the identification number assigned to the packet in the memory pointer buffer 306 along with the assigned starting address for the packet. If the receive status indicates an error, however, the starting address in the packet buffers is not stored and no further action is taken by the destination ports relative the packet. Finally, the source port releases control of the bus 102 via the bus release command OF H. This completes the actions taken by the source port relative the packet. The source port for the packet, however, does not store the memory pointer for the packet during the packet header command 12 H when the source port places the packet header information on the communication bus 102. Therefore, when the bit-map for a multi-cast packet includes the source port as a destination port, such a packet will not be retransmitted by the source port. Each port monitors its memory pointer buffer 306 and initiates retrieval of packets from the packet buffers 206. Thus, returning to the example packet, as soon as the destination port becomes available, it removes the identification number for the packet and
- II the assigned starting address for the packet from its memory pointer buffer 306. Then, the destination port requests access to the bus by raising the request line REQ. Once the bus control module grants access to the bus 102, via the bus-grant- for-REQ command 04 H, the destination port first retrieves the header for the packet from the packet buffers 206. Thus, the destination port initiates a read operation by placing a memory read command 01 H
(Table 1) on the control lines 102B of the bus 102. During a first clock cycle while the memory read command 01 H is active, the destination port places on the data lines 102A of the bus 102 one byte of information indicating the number of bus clock cycles for the read operation (e.g. the number of transfers required to retrieved the header) and three bytes of information indicating the assigned starting address for the packet.
Once the packet header is retrieved from the packet buffers 206, the destination port checks the packet identification number that is included in the header retrieved. If the packet identification number retrieved from the packet buffers 206 does not match the packet identification number stored in the memory pointer buffer 306, this indicates that the packet became corrupted in the packet buffers 306 after it was stored. For example, if a portion of the packet was overwritten by a later packet, the identification number will also be overwritten, such that it does not match the identification number stored in the memory pointer buffer 306 of the destination port. In addition, the destination port obtains the length of the packet so that it can determine the appropriate number of memory read cycles that will be required to transfer the entire packet.
While the destination port is retrieving the packet from the packet buffers 206, the destination port simultaneously transmits the packet to its associated segment under control of the transmit finite state machine 314. For this reason, the transmit FIFO 318 in each port need not be capable of storing more than a single packet of the maximum length. Preferably, the packet is retrieved from the packet buffers 206 in multiple installments until the entire packet has be retrieved from the packet buffers 206. An installment is initiated each time the transmit FIFO 318 is nearly empty. Each installment is retrieved by the destination port obtaining access to the bus 102; placing a memory read command 01 H on the bus 102 while specifying a number of memory transfers required for the installment; and releasing the bus via the bus release command OF H after performing the specified number of transfers. Accordingly, the transmit FIFO 318 preferably need not be capable of storing a packet of maximum length. Because the bus 102 is released between installments, other ports can access the bus for other purposes simultaneously with the destination port transmitting the packet to its associated network segment.
In the event that a cut-through or transmit operation was initiated, but was unsuccessful, the packet will need to be retransmitted by the destination port. For example, the cut-through or transmit operation may have been unsuccessful if a data collision occurred during transmission of the packet over the segment associated with the destination port. In such case, the packet is retrieved from the packet buffers 206 as described above and re-transmitted by the destination port.
While the destination port is receiving the packet into its transmit buffer 318 from the packet buffers 206, the destination port begins transmitting the packet to the LAN segment associated with the destination port. The packet is then received from the network segment by the destination node for the packet.
Thus, if the destination port is configured for cut-through, the destination port receives the packet into its transmit buffer 318 directly from the communication bus 102 simultaneously with the write cycles for loading of the packet into the packet buffers 206.
During such a cut-through operation, the packet is received into the transmit buffer 318 of the destination port for immediate transmission to the LAN segment associated with the destination port. If the packet is a broadcast or multi-cast packet, one or more of the destination ports can receive the packet directly from the source port, while one or more other destination ports for the packet can retrieve the packet from the packet buffers 206 once those destination ports are no longer busy.
The memory pointers stored in the memory pointer buffer 306 of each port are preferably of a uniform size. Therefore, the exact number of memory pointers that can be accommodated by a memory pointer buffer 306 of a port can be determined from the amount of space available in the memory pointer buffer 306 of the port. Accordingly, unlike prior arrangements, extra space does need to be provided in the port to accommodate a data packet having an unknown length. According to the present invention, however, the jam request (raising the JAM REQ line) is preferably generated by a destination port for a packet when the memory pointer buffer 306 in the port is nearly full, but has space available to store several memory pointers (e.g. ten). This provides the destination port an ability to store memory pointers for packets which are in the process of being loaded into the packet buffers 206. The memory pointer buffer 306 in each port is preferably sized relative to the associated packet buffers 206 in the memory device 200 such that there is only a small possibility that the packet buffers 206 will become full before any memory pointer buffer 306 becomes full. For example, because each port can hold up to 128 memory pointers, the packet buffers 206 can preferably accommodate 128 data packets of the maximum size for each port. In practice, the packet buffers 206 can be somewhat smaller because not every packet is expected to have the maximum size.
In an alternate embodiment of the present invention, rather than discarding packets in the source port when the source port is the only destination port for the packet (uni-cast and intra-segment packet), such packets are transferred to the packet buffers 206. These packets are not retrieved from the packet buffers 206, however, because the source port does not store a memory pointer for such packets. This embodiment is less preferred, however, because bandwidth of the bus 102 is utilized to store such packets unnecessarily.
Fig. 7 illustrates a block schematic diagram of the multi-port bridge 100, the memory device 200 and an external processor 400 according to the present invention. A memory bus 402 interconnects the multi-port bridge 100 and the external processor 400 to the memory device 200. Preferably, access to the memory device 200 by the multi-port bridge 100 and the external processor 400 is implemented by a multiplexor included as part of the memory bus 402 and which multiplexor is controlled by the multi-port bridge 100. The multi-port bridge 100, including the communication bus 102 (Fig. 3), is preferably implemented as an integrated circuit mounted to a printed circuit board 404. The memory device 200 and the external processor 400 are also mounted to the printed circuit board 404.
As described above in reference to Figs. 3-6, the bridging and filtering functions of the multi-port bridge are performed primarily by the multi-port bridge 100 and the buffer memory 200. Because the multi-port bridge 100 is preferably implemented as a number of finite state machines interconnected via the communication bus 102, the multi-port bridge 100 provides a high bandwidth capacity for directing data packets through the multi- port bridge. Thus, according to the present invention, the external processor 400 is provided to perform tasks in support of the functioning of the multi-port bridge 100. These functions include: providing a communication port for enabling the nodes of the
LAN to communicate with nodes of a dissimilar LAN or a WAN and for enabling the nodes of the LAN to communicate with a file server for the LAN; providing parameters for initializing registers of the switch engine via a register load command OC H (Table 1); collecting data from the LAN for performing network management functions via a register read command OD H (Table 1); and providing services to the multi-port bridge 100. The mailbox interface according to the present invention allows the external processor 400 to provide these functions without the need to dedicate a large number of pins of the integrated circuit package to such an interface.
Preferably, the external processor 400 is implemented as a reduced instruction set computer (RISC) to improve speed performance. The external processor 400 can have its own dedicated resources 406, such as memory for storing operating software for the external processor 400 and for use by the external processor 400 as a scratch pad. In addition, when the external processor 400 performs the functions of a file server for the LAN, the resources 406 can include a mass storage device for storing application programs and data files which is accessible by the external processor 400. Also, when the external processor 400 performs the function of providing an interconnection of the LAN to a dissimilar LAN or to a WAN, the resources 406 can include a communication device, such as a telephone modem, an integrated services digital network (ISDN) interface, a Tl media interface or a T3 media interface which is accessible by the external processor 400. In addition, multiple external processors 400 can be coupled to the memory bus 402. In such case, additional resources can be provided for such multiple external processors, such as one or more mass storage devices and/or one or more communication devices.
When a packet is originated by the external processor 400, the destination address and source address for the packet are placed in the memory 200 by the external processor 400. Thus, rather than obtaining the destination and source addresses from the source port, the destination and source addresses are obtained from the memory 200. The memory control module 118 places a look-up gated with MEMRDY command 09 H on the control lines 102B of the bus 102, retrieves the destination address and source address from the memory 200, and places them on the data lines 102 A. As with the look-up command 03 H, transfer of the destination and source addresses is performed over several bus clock cycles. The look-up control module 120 responds to the look-up gated with MEMRDY command 09 H by waiting until the MEMRDY line 102E is raised to a logic high voltage level before beginning to receive the destination and source addresses for performing a look-up cycle. This ensures that the destination and source addresses appearing on the data lines 102A are valid before the look-up control module 120 receives them.
The memory pointers stored in the memory pointer buffer 306 of each port are preferably of a uniform size. Therefore, the exact number of memory pointers that can be accommodated by a memory pointer buffer 306 of a port can be determined from the amount of space available in the memory pointer buffer 306 of the port. Accordingly, unlike prior arrangements, extra space does need to be provided in the port to accommodate a data packet having an unknown length. According to the present invention, however, the jam request (raising the JAM REQ line) is preferably generated by a destination port for a packet when the memory pointer buffer 306 in the port is nearly full, but has space available to store several memory pointers (e.g. ten). This provides the destination port an ability to store memory pointers for packets which are in the process of being loaded into the packet buffers 206. The memory pointer buffer 306 in each port is preferably sized relative to the associated packet buffers 206 in the memory device 200 such that there is only a small possibility that the packet buffers 206 will become full before any memory pointer buffer 306 becomes full. For example, because each port can hold up to 128 memory pointers, the packet buffers 206 can preferably accommodate 128 data packets of the maximum size for each port. In practice, the packet buffers 206 can be somewhat smaller because not every packet is expected to have the maximum size. The present invention has been described in terms of specific embodiments incorporating details to facilitate the understanding of the principles of construction and operation of the invention. Such reference herein to specific embodiments and details thereof is not intended to limit the scope of the claims appended hereto. It will be apparent to those skilled in the art that modifications can be made in the embodiment chosen for illustration without departing from the spirit and scope of the invention.
Specifically, it will be apparent to one of ordinary skill in the art that the device of the present invention could be implemented in several different ways and the apparatus disclosed above is only illustrative of the preferred embodiment of the invention and is in no way a limitation.

Claims

Claims: What is claimed is:
1. A multi-port bridge for interconnecting a plurality of segments of a local area network, the multi-port bridge comprising: a. a communication bus having a plurality of signal lines; b. a plurality of ports coupled to the communication bus, each port for receiving data packets from a corresponding segment of the local area network and for transmitting data packets bridged by the multi-port bridge to the corresponding segment, wherein one signal line of the plurality is assigned to each port of the plurality; and c. a control circuit coupled to the communication bus, wherein the control circuit determines which of the ports are a destination for each packet based upon a destination address contained in the packet and wherein the control circuit notifies a source port for each packet whether the source port is also a destination for the packet by applying a selected logic level to the signal line of the source port and, if the source port is also a destination for the packet, the packet is not transmitted by the source port to its corresponding segment.
2. The multi-port bridge according to claim 1 wherein the control circuit notifies the source port whether it is a destination for the packet while the packet is still being received by the multi-port bridge.
3. The multi-port bridge according to claim 2 wherein if the source port is a destination for the packet, then the packet is discarded while the packet is still being received by the multi-port bridge.
4. The multi-port bridge according to claim 1 wherein the control circuit notifies the source port for the packet whether any port other than the source port is also a destination for the packet by applying a selected logic level to each signal line corresponding to each other port.
5. The multi-port bridge according to claim 4 wherein if the source port is an only destination for the packet, then the packet is discarded and, if the source port is one of a plurality of destinations for the packet or if the source port is not a destination for the packet, then the entire packet is received.
6. The multi-port bridge according to claim 5 wherein the packet is discarded while it is being received.
7. The multi-port bridge according to claim 5 wherein the entire packet is received by the source port transferring the entire packet to a memory device.
8. The multi -port bridge according to claim 7 wherein the entire packet is transferred to the memory device while it is being received.
9. A method of controlling flow of packets in a multi-port bridge having a plurality of ports interconnected to a memory device by a communication bus, the multi- port bridge for interconnecting a plurality of segments of a local area network, the method comprising steps of: a. receiving a destination address for a data packet in a source port; b. determining which one or more of the plurality of ports are a destination port for the packet based upon the destination address; c. notifying the one or more destination ports of their status as a destination port; d. assigning a location in the memory device to the packet; e. forming indicia of the location; f. storing the indicia in the one or more destination ports, other than the source port, thereby preventing the source port from transmitting the packet to its corresponding segment; and g. storing the packet at the location.
10. The method according to claim 9 wherein the control circuit notifies the source port whether it is a destination for the packet while the packet is still being received by the multi-port bridge.
11. The method according to claim 10 wherein if the source port is a destination for the packet, then the packet is discarded while the packet is still being received by the multi-port bridge.
12. The method according to claim 9 wherein the control circuit notifies the source port for the packet whether any port other than the source port is also a destination for the packet.
13. The method according to claim 12 wherein if the source port is an only destination for the packet, then the packet is discarded and, if the source port is one of a plurality of destinations for the packet or if the source port is not a destination for the packet, then the entire packet is received.
14. The method according to claim 13 wherein the packet is discarded while it is being received.
15. The method according to claim 13 wherein the entire packet is received by the source port transferring the entire packet to a memory device.
16. The method according to claim 15 wherein the entire packet is transferred to the memory device while it is being received.
17. The method according to claim 9 wherein the step of determining comprises steps of: a. transferring the destination address to a control circuit; and b. comparing the destination address to entries in a table.
18. The method according to claim 9 wherein the step of notifying comprises steps of: a. forming a bit-map for the packet wherein each of the plurality of ports is assigned a respective one signal line of the communication bus, the bit-map including a logic level for each signal line assigned to a port wherein the logic level is indicative of whether the respective port is a destination port for the packet; and b. placing the bit-map on the communication bus.
19. The method according to claim 9 wherein the indica includes an identification assigned to the packet and an address in the memory device representative of the location.
20. The method according to claim 9 further comprising a step of retrieving the packet from the location into at least one of the destination ports for the packet having the indicia stored.
21. The method according to claim 20 further comprising a step of transmitting the packet while the packet is being retrieved from the location.
22. The method according to claim 9 further comprising a step of receiving the packet from the source port into at least one of the destination ports for the packet while the packet is being stored at the location.
23. The method according to claim 22 further comprising a step of retrieving the packet from the location into at least one of the destination ports for the packet after the packet has been stored at the location.
24. A method of controlling flow of packets in a multi-port bridge having a plurality of ports interconnected to a memory device by a communication bus, the multi- port bridge for interconnecting a plurality of segments of a local area network, the method comprising steps of: a. receiving a packet having a destination address from a segment associated with a source port for the packet into a receive buffer in the source port; b. looking-up the destination address in a table for determining one or more destination ports for the packet; c. forming a bit-map for the packet wherein each of the plurality of ports is assigned a respective one signal line of the communication bus, the bit-map including a logic level for each signal line assigned to a port wherein the logic level is indicative of whether the respective port is a destination port for the packet; d. placing the bit-map on the communication bus; and e. determining whether the source port is a destination for the packet, and if the source port is a destination for the packet, then performing a step of preventing the source port from transmitting the packet to its corresponding segment.
25. The method according to claim 24 wherein the step of determining comprises steps of: a. transferring the destination address to a control circuit; and b. comparing the destination address to entries in a table.
26. The method according to claim 24 wherein the step of preventing comprises a step of discarding the packet is while the packet is still being received by the multi-port bridge.
27. The method according to claim 24 further comprising a step of transferring the packet to an assigned location in the memory device.
28. The method according to claim 27 further comprising a step of storing indicia of the assigned location in the one or more destination ports, other than the source port.
29. The method according to claim 28 further comprising a step of retrieving the packet from the location into at least one of the destination ports for the packet having the indicia stored.
30. The method according to claim 24 wherein if the source port is an only destination for the packet, then the packet is discarded and, if the source port is one of a plurality of destinations for the packet or if the source port is not a destination for the packet, then the entire packet is received.
31. The method according to claim 30 wherein the packet is discarded while it is being received.
32. The method according to claim 30 wherein the entire packet is received by the source port performing a step of transferring the entire packet to an assigned location in the memory device.
33. The method according to claim 32 wherein the step of transferring the entire packet to the assigned location is performed while the packet is being received.
34. The method according to claim 32 further comprising a step of storing indicia of the assigned location in the one or more destination ports, other than the source port.
35. The method according to claim 34 wherein the indica includes an identification assigned to the packet and an address in the memory device representative of the location.
36. The method according to claim 32 further comprising a step of retrieving the packet from the location into at least one of the destination ports for the packet having the indicia stored.
37. The method according to claim 36 further comprising a step of transmitting the packet while the packet is being retrieved from the location.
38. The method according to claim 36 further comprising a step of receiving the packet from the source port into at least one of the destination ports for the packet while the packet is being stored at the location.
39. The method according to claim 38 further comprising a step of retrieving the packet from the location into at least one of the destination ports for the packet after the packet has been stored at the location.
PCT/US1998/018769 1997-09-17 1998-09-09 Preventing a source from becoming a destination port in a multi-port bridge WO1999014892A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU93106/98A AU9310698A (en) 1997-09-17 1998-09-09 Selection technique for preventing a source port from becoming a destination port in a multi-port bridge for local area network

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US5917197P 1997-09-17 1997-09-17
US60/059,171 1997-09-17
US09/064,676 US6301256B1 (en) 1997-09-17 1998-04-22 Selection technique for preventing a source port from becoming a destination port in a multi-port bridge for a local area network
US09/064,676 1998-04-22

Publications (2)

Publication Number Publication Date
WO1999014892A2 true WO1999014892A2 (en) 1999-03-25
WO1999014892A3 WO1999014892A3 (en) 1999-09-02

Family

ID=26738446

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1998/018769 WO1999014892A2 (en) 1997-09-17 1998-09-09 Preventing a source from becoming a destination port in a multi-port bridge

Country Status (4)

Country Link
US (1) US6301256B1 (en)
AU (1) AU9310698A (en)
TW (1) TW439373B (en)
WO (1) WO1999014892A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2568168A (en) * 2016-06-22 2019-05-08 Mitsubishi Electric Corp Relay device

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997029573A1 (en) * 1996-02-09 1997-08-14 Level One Communications, Inc. Automatic speed switching repeater
JPH1127246A (en) * 1997-07-01 1999-01-29 Sony Corp Transmitter and transmission method and information processor
US6617879B1 (en) 1997-09-17 2003-09-09 Sony Corporation Transparently partitioned communication bus for multi-port bridge for a local area network
US6816490B1 (en) 1997-09-17 2004-11-09 Sony Corporation Statistical learning technique in a multi-port bridge for a local area network
US6480927B1 (en) * 1997-12-31 2002-11-12 Unisys Corporation High-performance modular memory system with crossbar connections
JP3765931B2 (en) * 1998-10-15 2006-04-12 富士通株式会社 Buffer control method and buffer control apparatus
US6393028B1 (en) * 1999-02-25 2002-05-21 Advanced Micro Devices, Inc. Method and apparatus for providing EOF for frame modification
US6446131B1 (en) * 1999-06-19 2002-09-03 Hewlett-Packard Company Bridges and other layer-two devices for forwarding MAC frames
US7076576B2 (en) * 2001-06-19 2006-07-11 Fujitsu Limited Data transfer in multi-node computer system
US7529798B2 (en) 2003-03-18 2009-05-05 Intercall, Inc. System and method for record and playback of collaborative web browsing session
US20050138217A1 (en) * 2003-12-10 2005-06-23 Therisod Stefano G. Bus interface for optical transceiver devices
US7724762B2 (en) * 2007-06-25 2010-05-25 Texas Instruments Incorporated Efficient transmission of packets within a network communication device
US8107482B2 (en) * 2009-08-07 2012-01-31 International Business Machines Corporation Multipath discovery in switched ethernet networks
TW201225609A (en) * 2010-12-08 2012-06-16 Hon Hai Prec Ind Co Ltd File transmission system and method
US9880784B2 (en) * 2016-02-05 2018-01-30 Knuedge Incorporated Data routing and buffering in a processing system

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4710769A (en) * 1985-12-30 1987-12-01 Ibm Corporation Transmit-secure non-blocking circuit-switched local area network
EP0397188A2 (en) * 1989-05-12 1990-11-14 Hitachi, Ltd. A bridge apparatus and a communicaton system between networks using the bridge apparatus
US5307345A (en) * 1992-06-25 1994-04-26 Digital Equipment Corporation Method and apparatus for cut-through data packet transfer in a bridge device
EP0609626A2 (en) * 1993-01-26 1994-08-10 International Business Machines Corporation High performance cascadable simplex switch
US5353353A (en) * 1993-04-26 1994-10-04 Advanced Micro Devices, Inc. Repeater security system
US5515376A (en) * 1993-07-19 1996-05-07 Alantec, Inc. Communication apparatus and methods
US5521913A (en) * 1994-09-12 1996-05-28 Amber Wave Systems, Inc. Distributed processing ethernet switch with adaptive cut-through switching
WO1996021302A1 (en) * 1994-12-30 1996-07-11 Advanced Micro Devices, Inc. Programmable address mapping matrix for secure networks
US5598581A (en) * 1993-08-06 1997-01-28 Cisco Sytems, Inc. Variable latency cut through bridge for forwarding packets in response to user's manual adjustment of variable latency threshold point while the bridge is operating

Family Cites Families (117)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3735357A (en) 1970-09-18 1973-05-22 Ibm Priority system for a communication control unit
CA1097782A (en) 1978-06-05 1981-03-17 John J. Den Otter Modular time division switching system
DE3246301A1 (en) 1982-12-14 1984-06-14 Siemens AG, 1000 Berlin und 8000 München METHOD FOR DETECTING DATA COLLISIONS IN AN OPTICAL DATA BUS
US4905219A (en) 1983-09-22 1990-02-27 Aetna Life Insurance Company Three level distributed control for networking I/O devices
US4597078A (en) 1983-10-19 1986-06-24 Digital Equipment Corporation Bridge circuit for interconnecting networks
US4589120A (en) 1983-12-13 1986-05-13 Honeywell Inc. Unique start bit for data transmissions
GB8407102D0 (en) 1984-03-19 1984-04-26 Int Computers Ltd Interconnection of communications networks
US4706081A (en) 1984-12-14 1987-11-10 Vitalink Communications Corporation Method and apparatus for bridging local area networks
JPH0616631B2 (en) 1985-03-04 1994-03-02 日本電信電話株式会社 Station device in network
JPH0618374B2 (en) 1985-03-18 1994-03-09 株式会社日立製作所 Data transmission method for multi-network system
US4744078A (en) 1985-05-13 1988-05-10 Gould Inc. Multiple path multiplexed host to network data communication system
US4727537A (en) 1985-12-24 1988-02-23 American Telephone And Telegraph Company Flow control arrangement for the transmission of data packets to a communication network
GB2187067B (en) 1986-02-21 1989-11-29 Fuji Xerox Co Ltd Stellate store and broadcast network with collision avoidance
US4707827A (en) 1986-03-21 1987-11-17 Zenith Electronics Corporation Bridging techniques for local area networks
US4727538A (en) 1986-05-20 1988-02-23 American Telephone And Telegraph Company, At&T Bell Laboratories Information transfer method and arrangement
CA1262274A (en) 1986-06-20 1989-10-10 Randall D. Kun Isdn d channel handler
US4715030A (en) 1986-08-04 1987-12-22 General Electric Company Local area network bridge
US4737953A (en) 1986-08-04 1988-04-12 General Electric Company Local area network bridge
JPH0793634B2 (en) 1986-11-29 1995-10-09 株式会社東芝 Bus adapter with address conversion function
US4901308A (en) 1986-12-08 1990-02-13 Dsc Communications Corporation Digital bridge for a time slot interchange digital switched matrix
BE905982A (en) 1986-12-19 1987-06-19 Electronique Et Telecomm Bell PACKET SWITCHING NETWORK.
JPS63214043A (en) 1987-03-02 1988-09-06 Fujitsu Ltd Packet communication service system
JPS63215134A (en) 1987-03-04 1988-09-07 Hitachi Ltd Communication control equipment
US4797879A (en) 1987-06-05 1989-01-10 American Telephone And Telegraph Company At&T Bell Laboratories Packet switched interconnection protocols for a star configured optical lan
US4823338B1 (en) 1987-08-03 1998-11-10 At & T Information Systems Inc Virtual local area network
SE462361B (en) 1988-03-30 1990-06-11 Ellemtel Utvecklings Ab PAKETDATAVAELJARE
US5027350A (en) 1988-10-20 1991-06-25 Hewlett-Packard Method and apparatus for providing a local area network bridge
US5119367A (en) 1988-10-28 1992-06-02 Oki Electric Industry Co., Ltd. Method and a node circuit for routing bursty data
US5048014A (en) 1988-12-30 1991-09-10 Datapoint Corporation Dynamic network reconfiguration technique for directed-token expanded-address LAN
US5434861A (en) 1989-02-02 1995-07-18 Pritty; David Deterministic timed bus access method
JP2865706B2 (en) 1989-05-31 1999-03-08 株式会社日立製作所 Switching system
US5107489A (en) 1989-10-30 1992-04-21 Brown Paul J Switch and its protocol for making dynamic connections
US5151994A (en) 1989-11-13 1992-09-29 Hewlett Packard Company Distributed fair arbitration system using separate grant and request lines for providing access to data communication bus
EP0436194A3 (en) 1990-01-02 1992-12-16 National Semiconductor Corporation Media access controller
US5265123A (en) 1990-02-15 1993-11-23 Advanced Micro Devices, Inc. Expandable repeater
JPH03270532A (en) 1990-03-20 1991-12-02 Fujitsu Ltd Filtering control system
US5241550A (en) 1990-04-11 1993-08-31 Nec Corporation System for accurately confirming cross-connection in a cross-connection network
US5140585A (en) 1990-07-19 1992-08-18 Kabushiki Kaisha Toshiba Star local-area network system
US5481540A (en) 1990-08-24 1996-01-02 At&T Corp. FDDI bridge frame learning and filtering apparatus and method
US5353535A (en) 1990-11-05 1994-10-11 Plumly George W Floor type advertising apparatus
JP3106495B2 (en) 1990-11-21 2000-11-06 ソニー株式会社 Home bus controller
US5166926A (en) 1990-12-18 1992-11-24 Bell Communications Research, Inc. Packet address look-ahead technique for use in implementing a high speed packet switch
US5229993A (en) 1991-02-25 1993-07-20 Old Dominion University Control of access through local carrier sensing for high data rate networks and control of access of synchronous messages through circulating reservation packets
US5274631A (en) 1991-03-11 1993-12-28 Kalpana, Inc. Computer network switching system
JPH05114905A (en) * 1991-04-08 1993-05-07 Digital Equip Corp <Dec> Message processing filtering using single address and protocol table bridge
EP0537408B1 (en) 1991-10-14 1997-08-06 International Business Machines Corporation Routing in a network of bridge-connected LAN segments
US5243699A (en) 1991-12-06 1993-09-07 Maspar Computer Corporation Input/output system for parallel processing arrays
US5442578A (en) 1991-12-12 1995-08-15 Sony Corporation Calculating circuit for error correction
US5742760A (en) 1992-05-12 1998-04-21 Compaq Computer Corporation Network packet switch using shared memory for repeating and bridging packets at media rate
GB2267192B (en) 1992-05-21 1995-09-27 Sony Broadcast & Communication Sampling frequency conversion
JP3094654B2 (en) 1992-05-22 2000-10-03 ソニー株式会社 Matrix switcher device
GB2267799B (en) 1992-06-04 1995-11-08 Sony Broadcast & Communication Detection of synchronisation data
US5404459A (en) 1992-07-21 1995-04-04 Advanced Micro Devices Serial interface module and method in which the clock is only activated to send a predetermined number of data bits
US5565929A (en) 1992-10-13 1996-10-15 Sony Corporation Audio-visual control apparatus for determining a connection of appliances and controlling functions of appliances
US5448565A (en) * 1992-11-12 1995-09-05 International Business Machines Corp. Multiport LAN bridge
GB9223890D0 (en) 1992-11-13 1993-01-06 Ncr Int Inc Wireless local area network system
JP3010947B2 (en) 1992-11-26 2000-02-21 日本電気株式会社 Memory access control device
GB2273376B (en) 1992-12-11 1997-03-12 Sony Corp Data processing
US5598161A (en) 1992-12-18 1997-01-28 Sony Corporation Analog-to-digital converter having reduced circuit area
JP3611588B2 (en) 1992-12-21 2005-01-19 ソニー株式会社 Transmission method, reception method, communication method, and bidirectional bus system
US5379296A (en) 1992-12-31 1995-01-03 Unisys Corporation Method and apparatus for interfacing a workstation to a plurality of computer platforms
JP3292323B2 (en) 1993-03-02 2002-06-17 ソニー株式会社 Information playback device
US5386413A (en) 1993-03-19 1995-01-31 Bell Communications Research, Inc. Fast multilevel hierarchical routing table lookup using content addressable memory
GB2276796B (en) 1993-04-01 1997-12-10 Sony Corp Audio data communications
JPH06311119A (en) 1993-04-20 1994-11-04 Sony Corp Data broadcasting system
JP3433471B2 (en) 1993-05-27 2003-08-04 ソニー株式会社 Signal processing method in optical disk device
JP2862160B2 (en) 1993-05-31 1999-02-24 ソニー株式会社 Communication method
US5410754A (en) 1993-07-22 1995-04-25 Minute Makers, Inc. Bi-directional wire-line to local area network interface and method
US5598278A (en) 1993-07-30 1997-01-28 Sony Corporation System configuration method for audio-video apparatus with digital bus interface
US5568643A (en) 1993-10-12 1996-10-22 Sony Corporation Efficient interrupt control apparatus with a common interrupt control program and control method thereof
US5640399A (en) 1993-10-20 1997-06-17 Lsi Logic Corporation Single chip network router
US5446726A (en) 1993-10-20 1995-08-29 Lsi Logic Corporation Error detection and correction apparatus for an asynchronous transfer mode (ATM) network device
JP3579910B2 (en) 1993-10-27 2004-10-20 ソニー株式会社 Recording / playback device
US5457679A (en) 1993-12-08 1995-10-10 At&T Corp. Channel sharing and memory sharing in a packet switching system
JPH07202927A (en) * 1993-12-22 1995-08-04 Internatl Business Mach Corp <Ibm> Multiport bridge
GB9326476D0 (en) 1993-12-24 1994-02-23 Newbridge Networks Corp Network
JPH07219894A (en) 1994-01-31 1995-08-18 Sony Corp Method and device for transferring data
JP3542159B2 (en) 1994-03-17 2004-07-14 株式会社日立製作所 Bridge with multiprocessor structure
JP3277694B2 (en) 1994-05-25 2002-04-22 ソニー株式会社 Communication method
US5617421A (en) 1994-06-17 1997-04-01 Cisco Systems, Inc. Extended domain computer network using standard links
US5680622A (en) 1994-06-30 1997-10-21 Borland International, Inc. System and methods for quickly detecting shareability of symbol and type information in header files
US5655140A (en) 1994-07-22 1997-08-05 Network Peripherals Apparatus for translating frames of data transferred between heterogeneous local area networks
US5517494A (en) 1994-09-30 1996-05-14 Apple Computer, Inc. Method and system of multicast routing for groups with a single transmitter
US5568476A (en) 1994-10-26 1996-10-22 3Com Corporation Method and apparatus for avoiding packet loss on a CSMA/CD-type local area network using receive-sense-based jam signal
US5940597A (en) 1995-01-11 1999-08-17 Sony Corporation Method and apparatus for periodically updating entries in a content addressable memory
US5857075A (en) * 1995-01-11 1999-01-05 Sony Corporation Method and integrated circuit for high-bandwidth network server interfacing to a local area network
US5764895A (en) 1995-01-11 1998-06-09 Sony Corporation Method and apparatus for directing data packets in a local area network device having a plurality of ports interconnected by a high-speed communication bus
US5884040A (en) * 1995-01-11 1999-03-16 Sony Corporation Per-packet jamming in a multi-port bridge for a local area network
US5559796A (en) 1995-02-28 1996-09-24 National Semiconductor Corporation Delay control for frame-based transmission of data
JP2770782B2 (en) 1995-05-31 1998-07-02 日本電気株式会社 LAN connection device
US5859837A (en) 1995-06-07 1999-01-12 Advanced Micro Devices Inc. Flow control method and apparatus for ethernet packet switched hub
DE69532448T2 (en) 1995-10-20 2004-10-21 Ibm Bridge device for filtering traffic in communication networks
US6091725A (en) * 1995-12-29 2000-07-18 Cisco Systems, Inc. Method for traffic management, traffic prioritization, access control, and packet forwarding in a datagram computer network
IL116989A (en) 1996-01-31 1999-10-28 Galileo Technology Ltd Switching ethernet controller
US5940596A (en) 1996-03-25 1999-08-17 I-Cube, Inc. Clustered address caching system for a network switch
US5923654A (en) 1996-04-25 1999-07-13 Compaq Computer Corp. Network switch that includes a plurality of shared packet buffers
US5878028A (en) 1996-06-06 1999-03-02 Advanced Micro Devices, Inc. Data structure to support multiple transmit packets for high performance
US5721927A (en) 1996-08-07 1998-02-24 Intel Corporation Method for verifying contiquity of a binary translated block of instructions by attaching a compare and/or branch instruction to predecessor block of instructions
US6044080A (en) 1996-11-19 2000-03-28 Pluris, Inc. Scalable parallel packet router
US6137797A (en) 1996-11-27 2000-10-24 International Business Machines Corporation Process definition for source route switching
US6098110A (en) 1996-12-30 2000-08-01 Compaq Computer Corporation Network switch with a multiple bus structure and a bridge interface for transferring network data between different buses
US6094434A (en) 1996-12-30 2000-07-25 Compaq Computer Corporation Network switch with separate cut-through buffer
US5808816A (en) 1997-02-03 1998-09-15 Yu; Jackson Slat for a shutter with a lens
US6130891A (en) 1997-02-14 2000-10-10 Advanced Micro Devices, Inc. Integrated multiport switch having management information base (MIB) interface temporary storage
US6052751A (en) 1997-02-14 2000-04-18 Advanced Micro Devices, I Nc. Method and apparatus for changing the number of access slots into a memory
TW448363B (en) 1997-02-17 2001-08-01 Ssd Co Ltd High speed processor system with bus arbitration
US6018526A (en) 1997-02-20 2000-01-25 Macronix America, Inc. Bridge device with self learning between network media and integrated circuit and method based on the same
US5852607A (en) 1997-02-26 1998-12-22 Cisco Technology, Inc. Addressing mechanism for multiple look-up tables
US5949788A (en) 1997-05-06 1999-09-07 3Com Corporation Method and apparatus for multipoint trunking
US6108345A (en) 1997-05-30 2000-08-22 3Com Corporation Configurable Wan/Lan bridge
US6088356A (en) 1997-06-30 2000-07-11 Sun Microsystems, Inc. System and method for a multi-layer network element
US5951651A (en) * 1997-07-23 1999-09-14 Lucent Technologies Inc. Packet filter system using BITMAP vector of filter rules for routing packet through network
US6122277A (en) 1997-08-19 2000-09-19 International Business Machines Corporation Parallel computer network broadcasting and acknowledgement
US5978378A (en) * 1997-09-11 1999-11-02 3Com Corporation Method and apparatus for VLAN support
US6084877A (en) 1997-12-18 2000-07-04 Advanced Micro Devices, Inc. Network switch port configured for generating an index key for a network switch routing table using a programmable hash function
US6075773A (en) 1998-03-17 2000-06-13 3Com Corporation Multi-user LAN packet generator
US6067300A (en) 1998-06-11 2000-05-23 Cabletron Systems, Inc. Method and apparatus for optimizing the transfer of data packets between local area networks

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4710769A (en) * 1985-12-30 1987-12-01 Ibm Corporation Transmit-secure non-blocking circuit-switched local area network
EP0397188A2 (en) * 1989-05-12 1990-11-14 Hitachi, Ltd. A bridge apparatus and a communicaton system between networks using the bridge apparatus
US5307345A (en) * 1992-06-25 1994-04-26 Digital Equipment Corporation Method and apparatus for cut-through data packet transfer in a bridge device
EP0609626A2 (en) * 1993-01-26 1994-08-10 International Business Machines Corporation High performance cascadable simplex switch
US5353353A (en) * 1993-04-26 1994-10-04 Advanced Micro Devices, Inc. Repeater security system
US5515376A (en) * 1993-07-19 1996-05-07 Alantec, Inc. Communication apparatus and methods
US5598581A (en) * 1993-08-06 1997-01-28 Cisco Sytems, Inc. Variable latency cut through bridge for forwarding packets in response to user's manual adjustment of variable latency threshold point while the bridge is operating
US5521913A (en) * 1994-09-12 1996-05-28 Amber Wave Systems, Inc. Distributed processing ethernet switch with adaptive cut-through switching
WO1996021302A1 (en) * 1994-12-30 1996-07-11 Advanced Micro Devices, Inc. Programmable address mapping matrix for secure networks

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2568168A (en) * 2016-06-22 2019-05-08 Mitsubishi Electric Corp Relay device
GB2568168B (en) * 2016-06-22 2020-02-12 Mitsubishi Electric Corp Relay device

Also Published As

Publication number Publication date
US6301256B1 (en) 2001-10-09
AU9310698A (en) 1999-04-05
WO1999014892A3 (en) 1999-09-02
TW439373B (en) 2001-06-07

Similar Documents

Publication Publication Date Title
US5884040A (en) Per-packet jamming in a multi-port bridge for a local area network
US6308218B1 (en) Address look-up mechanism in a multi-port bridge for a local area network
US6067300A (en) Method and apparatus for optimizing the transfer of data packets between local area networks
US6446173B1 (en) Memory controller in a multi-port bridge for a local area network
US6192028B1 (en) Method and apparatus providing programmable thresholds for half-duplex flow control in a network switch
US4715030A (en) Local area network bridge
JP4603102B2 (en) Method and apparatus for selectively discarding packets related to blocked output queues in a network switch
US6363067B1 (en) Staged partitioned communication bus for a multi-port bridge for a local area network
US6301256B1 (en) Selection technique for preventing a source port from becoming a destination port in a multi-port bridge for a local area network
JP3448067B2 (en) Network controller for network adapter
US6816490B1 (en) Statistical learning technique in a multi-port bridge for a local area network
US5940597A (en) Method and apparatus for periodically updating entries in a content addressable memory
US6421348B1 (en) High-speed network switch bus
US6542513B1 (en) Optimistic, eager rendezvous transmission mode and combined rendezvous modes for message processing systems
US6252879B1 (en) Single counter for controlling multiple finite state machines in a multi-port bridge for local area network
US6442168B1 (en) High speed bus structure in a multi-port bridge for a local area network
US6157951A (en) Dual priority chains for data-communication ports in a multi-port bridge for a local area network
WO2003055157A1 (en) Deferred queuing in a buffered switch
JPH07273796A (en) Communication system and frame relay network for transferring data and method for transferring data packet
US7082104B2 (en) Network device switch
KR100708425B1 (en) Apparatus and method for sharing memory using a single ring data bus connection configuration
US6256313B1 (en) Triplet architecture in a multi-port bridge for a local area network
US6035335A (en) Optimistic, eager rendezvous transmission system and combined rendezvous system for message processing, and related data structures
US20040081094A1 (en) Method and system for output flow control in network multiplexers
WO1999014893A2 (en) Multi-port bridge with triplet architecture and periodical update of address look-up table

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE GH GM HR HU ID IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT UA UG US UZ VN YU ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW SD SZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: A3

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE GH GM HR HU ID IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT UA UG US UZ VN YU ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW SD SZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

NENP Non-entry into the national phase

Ref country code: KR

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA