WO2001018864A1 - Dispositif a semi-conducteurs, son procede de fabrication, carte de circuit et dispositif electronique - Google Patents
Dispositif a semi-conducteurs, son procede de fabrication, carte de circuit et dispositif electronique Download PDFInfo
- Publication number
- WO2001018864A1 WO2001018864A1 PCT/JP2000/005954 JP0005954W WO0118864A1 WO 2001018864 A1 WO2001018864 A1 WO 2001018864A1 JP 0005954 W JP0005954 W JP 0005954W WO 0118864 A1 WO0118864 A1 WO 0118864A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor chip
- semiconductor device
- semiconductor
- resin
- substrate
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates to a semiconductor device and a method for manufacturing the same, a circuit board, and an electronic device.
- CSP Chip Scale / Size Package
- a second semiconductor chip smaller than the outer shape of the first semiconductor chip is mounted on the first semiconductor chip. It is one package. According to this, since the first semiconductor chip located on the lower side is not stable, it may be difficult to perform wire bonding to the semiconductor chip located on the upper side.
- An object of the present invention is to solve this problem, and an object of the present invention is to provide a semiconductor device that reliably performs wire bonding to form a plurality of semiconductor chips into one package, a method of manufacturing the same, a circuit board, and electronic equipment. It is in.
- a first semiconductor chip mounted on a substrate on which a wiring pattern is formed, with a surface having a plurality of electrodes facing each other, wherein the electrodes are electrically connected to the wiring pattern;
- a surface having a plurality of electrodes mounted on the first semiconductor chip faces the opposite side to the first semiconductor chip, and the plurality of electrodes are electrically connected to the wiring pattern by wires.
- a second resin which is different from the first resin, on the substrate and seals the first and second semiconductor chips,
- the physical properties of the first resin provided between the first semiconductor chip and the substrate are different from those of the second resin sealing the first and second semiconductor chips. According to this, it is possible to select the first resin and the second resin so as to have physical properties suitable for the member that adheres to the first resin and the member that adheres to the second resin. it can. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip by selecting the first resin. Therefore, wire bonding can be performed reliably, and a semiconductor device with a high yield can be obtained.
- first and second semiconductor chips mean any two semiconductor chips, and the present invention is not limited to two semiconductor chips, but can be applied to a plurality of semiconductor chips.
- the first resin is an anisotropic conductive material containing conductive particles
- the electrode of the first semiconductor chip may be electrically connected to the wiring via the conductive particles.
- the fixing of the first semiconductor chip and the electrical connection between the first semiconductor chip and the wiring pattern can be simultaneously achieved.
- the anisotropic conductive material is disposed between the substrate having the wiring pattern and the first semiconductor chip, it has a function of reducing a difference in thermal stress between the first semiconductor chip and the substrate. Therefore, the reliability of the semiconductor device can be improved.
- a plurality of through holes are formed in the substrate, the wiring pattern is formed on one surface of the substrate, and a part of the wiring pattern passes over the through holes,
- a plurality of external terminals may be provided on the wiring pattern and protrude from the surface of the substrate opposite to the surface of the wiring pattern and the wiring pattern via the through hole.
- a plurality of land portions for providing a plurality of external terminals electrically connected to the wiring pattern may be provided.
- the substrate may be a glass epoxy substrate.
- the second semiconductor chip may be attached to the first semiconductor chip via an adhesive.
- the outer shape of the first semiconductor chip may be larger than the second semiconductor chip.
- the first resin may be provided so as to reach a side surface of the first semiconductor chip. According to this, the bonding area between the first semiconductor chip and the first resin is increased, so that the first semiconductor chip is more securely fixed on the substrate. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip.
- the outer shapes of the first and second semiconductor chips may be equal.
- the first resin among the side surface of the first semiconductor chip side surface and the second semiconductor chip, according to at least the first semiconductor chip may be provided to extend to the side surface of the c
- the bonding area between the first semiconductor chip and the first resin increases, so that the first semiconductor chip is more securely fixed on the substrate.
- the first resin may be provided on the side surface of the second semiconductor chip, and in this case, the second resin chip can be fixed. Therefore, for example, it is possible to sufficiently cope with vibrations caused by ultrasonic waves when wire bonding the second semiconductor chip. Therefore, even if the first and second semiconductor chips are equal in size, wire bonding can be performed reliably, and a semiconductor device with a high yield can be obtained. (11) In this semiconductor device,
- the outer shape of the first semiconductor chip may be smaller than that of the second semiconductor chip.
- the first resin includes a side surface of the first semiconductor chip, and a region facing the substrate in the second semiconductor chip and avoiding a region facing the first semiconductor chip. , May be provided.
- the bonding area between the first semiconductor chip and the first resin is increased, so that the first semiconductor chip is more securely fixed on the substrate.
- the first resin may be provided on a surface of the second semiconductor chip on the side of the substrate and protruding from the first semiconductor chip, and in this case, the second resin is also fixed to the second semiconductor chip. can do. Therefore, for example, it is possible to sufficiently cope with ultrasonic vibration when wire bonding the second semiconductor chip. Therefore, even if the outer shape of the first semiconductor chip is smaller than that of the second semiconductor chip, wire bonding can be performed reliably, and a semiconductor device with a high yield can be obtained.
- a circuit board according to the present invention has the semiconductor device mounted thereon.
- An electronic apparatus includes the above-described semiconductor device.
- the method for manufacturing a semiconductor device according to the present invention comprises:
- the physical properties of the first resin provided between the first semiconductor chip and the substrate are different from those of the second resin sealing the first and second semiconductor chips.
- the first tree The first resin and the second resin can be selected so as to have physical properties suitable for those of the member that adheres to the fat and the member that adheres to the second resin. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip by selecting the first resin. Therefore, wire bonding can be performed reliably, and a semiconductor device with a high yield can be manufactured.
- the first resin is an anisotropic conductive material containing conductive particles
- an electrode of the first semiconductor chip may be electrically connected to the wiring pattern via the conductive particles.
- the fixing of the first semiconductor chip and the electrical connection between the first semiconductor chip and the wiring pattern can be simultaneously achieved, and the number of manufacturing steps can be reduced.
- the second semiconductor chip may be attached to the first semiconductor chip via an adhesive.
- the outer shape of the first semiconductor chip is larger than the second semiconductor chip
- the first resin may be provided so as to reach the side surface of the first semiconductor chip.
- the first resin is provided on the outer periphery of the first semiconductor chip and on the side surface thereof so as to protrude. This increases the bonding area between the first semiconductor chip and the first resin, so that the first semiconductor chip is more securely fixed on the substrate. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip.
- the first resin may be provided on at least the side surface of the first semiconductor chip, of the side surface of the first semiconductor chip and the side surface of the second semiconductor chip. According to this, in addition to the mounting area of the first semiconductor chip on the substrate, the first resin is provided on the outer periphery of the first semiconductor chip and on the side surface thereof so as to protrude. This increases the bonding area between the first semiconductor chip and the first resin, so that the first semiconductor chip is more securely fixed on the substrate. Further, the first resin may be provided on the side surface of the second semiconductor chip, and in this case, the second semiconductor chip can be fixed. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip. Therefore, even if the first and second semiconductor chips are equal in size, wire bonding can be reliably performed, and a semiconductor device with a high yield can be manufactured.
- the outer shape of the first semiconductor chip is smaller than the second semiconductor chip
- the first resin is provided on the outer periphery of the first semiconductor chip and on the side surface thereof so as to protrude. This increases the bonding area between the first semiconductor chip and the first resin, so that the first semiconductor The body chip is more securely fixed on the substrate.
- the first resin may be provided on a surface of the second semiconductor chip on the side of the substrate and protruding from the first semiconductor chip.
- the second semiconductor chip is also fixed. be able to. Therefore, for example, it is possible to sufficiently cope with vibrations caused by ultrasonic waves when wire bonding the second semiconductor chip. Therefore, even if the outer shape of the first semiconductor chip is smaller than that of the second semiconductor chip, wire bonding can be reliably performed, and a semiconductor device with a high yield can be obtained.
- the wires may be bonded using ultrasonic waves.
- the wire and the wiring pattern may be bonded. According to this, wire bonding can be performed on the electrode of the second semiconductor chip without forming a bump in a separate step.
- FIG. 1 is a diagram illustrating a semiconductor device according to a first embodiment of the present invention.
- FIG. 2 is a diagram illustrating a semiconductor device according to a second embodiment of the present invention.
- FIG. 3 is a diagram illustrating a semiconductor device according to a third embodiment of the present invention.
- FIG. 4 is a diagram showing a circuit board to which the present invention is applied.
- FIG. 5 is a diagram showing an electronic apparatus having the semiconductor device according to the present invention.
- FIG. 6 is a diagram showing an electronic apparatus having the semiconductor device according to the present invention.
- FIG. 1 is a diagram illustrating a semiconductor device according to a first embodiment of the present invention.
- the semiconductor device 1 includes a first semiconductor chip 10, a second semiconductor chip 20, and a substrate 70.
- a plurality of electrodes 12 are formed on one surface (active surface) of the first semiconductor chip 10.
- the plurality of electrodes 12 are formed along at least one side (including two opposing sides or all sides). Alternatively, they may be formed two-dimensionally in a matrix (area).
- the electrode 12 may be provided with a bump by solder ball, gold wire ball, gold plating, or the like, and the electrode 12 itself may have a bump shape. Nickel, chromium, titanium, or the like may be added between the electrode 12 and the bump as a layer for preventing the diffusion of the bump metal.
- the passivation film is an electrically insulating film.
- the passivation film is not an essential requirement of the present invention, but is preferably formed.
- the electrodes 22 are preferably formed on at least one side (two or all opposite sides) in order to suitably form the wire 26. (Including the side of). In the present embodiment, the outer shape of the second semiconductor chip 20 is smaller than the first semiconductor chip 10.
- the substrate 70 may be formed of any of an organic or inorganic material, and may be formed of a composite structure thereof.
- the substrate 70 may be used individually or in a strip shape in which a plurality of regions for mounting semiconductor chips are formed in a matrix. In the case of a strip, it is punched into individual pieces in a separate process.
- a flexible substrate made of polyimide resin can be mentioned.
- a tape used in TAB technology may be used.
- the substrate 70 formed of an inorganic material for example, a ceramic substrate or a glass substrate can be given.
- a composite structure of organic and inorganic materials for example, a glass epoxy substrate can be given.
- the planar shape of the substrate 70 does not matter, but the first and second semiconductor chips 10 And 20 are preferred. Further, as the substrate 70, a substrate having a build-up multilayer structure formed by laminating an insulating resin and a wiring pattern, or a multilayer substrate in which a plurality of substrates are laminated may be used.
- a wiring pattern 72 is formed on the substrate 70.
- the wiring pattern 72 is formed on one surface of the substrate, but may be formed on both surfaces.
- the wiring pattern 72 is often composed of multiple layers.
- a wiring pattern 72 is formed by stacking any one of copper (Cu), chrome (Cr), titanium (Ti), nickel (Ni), and titanium tungsten (Ti-W). be able to.
- the wiring pattern ⁇ 2 may be formed by applying photolithography, the wiring pattern 72 may be formed directly on the substrate 70 by sputtering, and the wiring pattern 72 may be formed by plating. Is also good.
- a part of the wiring pattern 72 may be a land part (not shown) having a larger area than a part to be a wiring. This land has a function of ensuring a sufficient electrical connection. Therefore, the land portion may be formed at the connection portion with electrode 12 or may be formed at the connection portion with wire 26.
- the plurality of external terminals 80 are electrically connected to the wiring pattern 72.
- an external terminal 80 is provided on the wiring pattern 72 via a through hole 82 formed in the substrate 70.
- a land portion may be formed on through hole 82.
- the external terminals 80 are provided on the lands exposed from the through holes 82, and protrude from the side of the substrate 70 opposite to the surface on which the wiring patterns 72 are formed.
- the external terminals 80 may be formed of solder, and solder, which is a material of the solder balls, may be filled in the through holes 82, and a conductive member integrated with the solder balls may be formed in the through holes 82. Good.
- the external terminal 80 may be formed of a metal or conductive resin other than the above-described solder.
- a part of the wiring pattern 72 may be bent inside the through hole 82 to form the external terminal 80.
- a part of the wiring pattern 72 is inserted into the through hole 82 using a mold or the like, and is protruded from the surface of the substrate 70 opposite to the surface on which the wiring pattern 72 is formed, The protruding portion may be used as an external terminal.
- This semiconductor device is a so-called land grid array type semiconductor device having lands for forming external terminals.
- a part of the wiring pattern 72 may be a land part, or a land part may be formed on the surface of the substrate 70 opposite to the surface on which the wiring pattern 72 is formed, and the through hole 82 may be formed.
- the land portion and the wiring pattern 72 may be electrically connected via the connection.
- the through holes 82 may be filled with a conductive material, and the surface thereof may be used as a land portion.
- the first semiconductor chip 10 is mounted (face-down bonding) with the surface of the electrode 12 facing the substrate 70.
- Face-down bonding includes forms using conductive resin paste, metal bonding using Au_Au, Au_Sn, solder, etc., and methods using shrinkage of insulating resin. May be used, but it is essential that the first resin is provided between the first semiconductor chip 10 and the substrate 70.
- the first resin is not the anisotropic conductive material 74
- the first resin is mounted between the first semiconductor chip 10 and the substrate 70 after the first semiconductor chip 10 is mounted.
- the first resin may be filled.
- the first resin is an anisotropic conductive material 74.
- the anisotropic conductive material 74 may be provided from the outer periphery of the first semiconductor chip 10 on the substrate 70 to the side surface of the first semiconductor chip 10, but this is not essential. That is, in the present invention, the first resin may be provided only in the mounting area of the first semiconductor chip 10 on the substrate 70.
- the anisotropic conductive material 74 is provided between the first semiconductor chip 10 and the substrate 70, and the anisotropic conductive material 74 is 0 is also provided on the outer circumference. According to this, since the bonding area between the first semiconductor chip 10 and the anisotropic conductive material 74 increases, the first semiconductor chip 10 is securely fixed on the substrate regardless of its size. . Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when the second semiconductor chip 20 is wire-bonded. Therefore, the semiconductor device 1 having a high yield can be obtained without being restricted by the outer shapes of the first and second semiconductor chips 10 and 20.
- the anisotropic conductive material 74 is obtained by dispersing conductive particles (filament) in an adhesive (binder), and a dispersant may be added in some cases.
- Thermosetting as an adhesive for anisotropic conductive material 74 A curable adhesive is often used.
- an anisotropic conductive film formed in a sheet shape in advance is often used, but a liquid material may be used. The anisotropic conductive material 74 is crushed between the electrode 12 and the wiring pattern 72 so that the conductive particles allow electrical conduction between the two.
- the second semiconductor chip 20 is mounted on the first semiconductor chip 10 with the surface of the electrode 22 facing the side opposite to the first semiconductor chip 10. In other words, the second semiconductor chip 20 is face-up bonded to the first semiconductor chip 10, and the electrode 22 and the wiring pattern 72 are connected by wire bonding.
- the wire 26 is often made of gold, copper, aluminum, or the like, but is not particularly limited as long as it is a conductive material.
- the second semiconductor chip 20 may be mounted via an adhesive 76.
- the adhesive 76 is preferably an insulating resin.
- FIG. 1 in a plan view of the substrate, the wire 26 is drawn out of the electrode 22 of the second semiconductor chip 20 and further outside the anisotropic conductive material 74 outside the first semiconductor chip 10. Is connected to the wiring pattern 72.
- the wire 26 is connected to the wiring pattern 72 while avoiding the region of the anisotropic conductive material 74.
- the shape of the wire 74 is not limited, but a shape that does not come into contact particularly with the end of the first and second semiconductor chips 10 and 20 is preferable.
- a wire can be formed in a three-dimensional loop shape.
- a bump may be provided on the electrode 22 of the second semiconductor chip 20. In some cases, the bump may not be required.
- the mounting portions of the first and second semiconductor chips 10 and 20 are sealed with a second resin 90 such as a potted epoxy resin.
- FIG. 1 shows a FAN-IN type semiconductor device 1 in which external terminals 80 are provided only in the mounting area of the first semiconductor chip 10, but the present invention is not limited to this. is not.
- the present invention can be applied to an apparatus.
- the first semiconductor chip 10 is mounted on the substrate 70 via the anisotropic conductive material 74. Details In other words, the surface of the first semiconductor chip 10 on which the electrode 12 is formed is mounted on the substrate 70 in a region where the anisotropic conductive material 74 is provided. According to this embodiment, at the same time that the electrode 12 and the wiring pattern 72 are electrically connected by the anisotropic conductive material 74, the underfill of the first semiconductor chip 10 and the substrate 70 is simultaneously performed. Therefore, a semiconductor device can be manufactured by a method excellent in reliability and productivity. If the anisotropic conductive material 74 is thermosetting, the substrate 70 and the first semiconductor chip 10 are bonded together by being cured by heat after mounting the first semiconductor chip 10.
- the first semiconductor chip is mounted.
- the present invention is not limited to this.
- the first resin may be provided between the two.
- the second semiconductor chip 20 may be mounted on the first semiconductor chip 10 in advance, and both may be mounted on the substrate 70 at the same time. This is a common matter in all embodiments.
- the first resin When the first resin is provided between the first semiconductor chip 10 and the substrate 70 in advance, either one may be pressed to the other side to bond them together. At this time, the first resin may be provided in advance so that the anisotropic conductive material 74 can protrude from the periphery of the first semiconductor chip 10 on the substrate 70. Even in the case where the first resin is provided after the first semiconductor chip 10 is mounted, the first resin can be provided up to the outer periphery of the first semiconductor chip 10. When the first semiconductor chip 10 has a similar shape to the substrate 70, it is preferable to mount the first semiconductor chip 10 at the center of the plane of the substrate 70.
- the second semiconductor chip 20 is mounted on the first semiconductor chip 10. More specifically, the surface of the second semiconductor chip 20 opposite to the surface on which the electrodes 22 are formed is mounted facing the first semiconductor chip 10.
- the second semiconductor chip 20 and the first semiconductor chip 10 may be bonded with an adhesive 76.
- the first semiconductor chip 10 is larger than the second semiconductor chip 20. Therefore, if the second semiconductor chip 20 can be made similar to the first semiconductor chip 10, the second semiconductor chip 20 is mounted at the center of the first semiconductor chip 10. Is preferred.
- adhesive 7 6 may be provided so as to protrude from the mounting surface of the first semiconductor chip 10 and reach the outer periphery of the second semiconductor chip 20 on the first semiconductor chip 10. By doing so, the second semiconductor chip 20 can be more firmly bonded onto the first semiconductor chip 10.
- the adhesive 76 may be provided on at least one of the first semiconductor chip 10 and the second semiconductor chip 20.
- the electrode 22 of the second semiconductor chip 20 is wire-bonded to the wiring pattern 72.
- bonding can be performed using heat and ultrasonic waves.
- Either the electrode 22 or the wiring pattern 72 may be performed first for wire bonding, but the step of forming a bump on the electrode 22 by performing the bonding from the electrode 22 can be omitted.
- the physical properties of the first resin provided between the first semiconductor chip 10 and the substrate 70 are the second resin sealing the first and second semiconductor chips 10 and 20. Different from resin 90. According to this, the first resin and the second resin 90 are selected so as to have physical properties suitable for those of the member that adheres to the first resin and the member that adheres to the second resin 90. be able to. Therefore, for example, it is possible to sufficiently cope with the vibration caused by the ultrasonic wave when the second semiconductor chip 20 is wire-bonded by selecting the first resin. Therefore, wire bonding can be reliably performed, and a semiconductor device with a high yield can be manufactured.
- the mounting portions of the first and second semiconductor chips 10 and 20 are sealed with a second resin 90.
- a second resin 90 may be used.
- the second resin 90 may be referred to as a mold resin.
- the first and second semiconductor chips 10 and 20 can be protected from the external environment.
- a plurality of external terminals 80 may be provided on the wiring pattern 72.
- the external terminals 80 pass inside the through holes 82. More specifically, from the portion exposed from the through hole 82 of the wiring pattern 72, the external terminals 80 are passed through the through hole 82 and protruded from the substrate 70 toward the opposite side to the wiring pattern 82. Provide.
- the external terminals 80 are solder balls.
- Solder balls are formed by providing solder balls and flux, or cream solder, and then heating them. A reflow step of melting is performed. Therefore, the heating of the above-described anisotropic conductive material 74 (if it is thermosetting) is omitted, and in this one riff opening step, the anisotropic conductive material 4 is heated simultaneously with the formation of the solder ball. You may.
- FIG. 2 is a diagram illustrating a semiconductor device according to a second embodiment of the present invention.
- the semiconductor device 2 includes a first semiconductor chip 30, a second semiconductor chip 40, and a substrate 70.
- the first and second semiconductor chips 30 and 40 may be the same as the above-described first and second semiconductor chips 10 and 20 except that the outer dimensions of the first and second semiconductor chips 30 and 40 are the same.
- the anisotropic conductive material 74 is provided on the mounting region of the first semiconductor chip 30 on the substrate 70 and the outer periphery thereof, and the side surface of the first semiconductor chip 30 and the second Of the semiconductor chip 40.
- the first semiconductor chip in addition to the mounting region of the first semiconductor chip on the substrate, on its side a periphery of the first semiconductor chip, thereby c providing the first resin as in protruding, Since the bonding area between the first semiconductor chip and the first resin increases, the first semiconductor chip is more securely fixed on the substrate. Further, the first resin may be provided on the side surface of the second semiconductor chip, and in this case, the second semiconductor chip can be fixed. Therefore, for example, it is possible to sufficiently cope with ultrasonic vibration when wire bonding the second semiconductor chip. Therefore, even if the first and second semiconductor chips are equal in size, wire bonding can be reliably performed, and a semiconductor device with a high yield can be manufactured.
- the manufacturing process includes the first step. After the connection between the second semiconductor chip 30 and the second semiconductor chip 40 is made, the first semiconductor chip 30 is often connected to the substrate 70. On the other hand, to provide the height of the first resin so as not to exceed the height of the lower first semiconductor chip 30, first connect the lower first semiconductor chip 30 to the substrate 70. Thereafter, the second semiconductor chip 40 may be mounted.
- FIG. 3 is a diagram illustrating a semiconductor device according to a third embodiment of the present invention.
- This semiconductor The device 3 includes a first semiconductor chip 50, a second semiconductor chip 60, and a substrate 70.
- the outer shape of the first semiconductor chip 50 is smaller than the second semiconductor chip 60.
- the anisotropic conductive material 74 is provided to support the second semiconductor chip 60 in the mounting area of the first semiconductor chip 30 on the substrate 70 and the outer periphery thereof. Have been.
- the first resin is provided on the outer periphery of the first semiconductor chip and on the side thereof so as to protrude. Since the bonding area between the first semiconductor chip and the first resin increases, the first semiconductor chip is more securely fixed on the substrate.
- the first resin may be provided on a surface of the second semiconductor chip on the side of the substrate and protruding from the first semiconductor chip, and in this case, the second resin is also fixed. can do. Therefore, for example, it is possible to sufficiently cope with vibration caused by ultrasonic waves when wire bonding the second semiconductor chip. Therefore, even if the outer shape of the first semiconductor chip is smaller than that of the second semiconductor chip, wire bonding can be performed reliably, and a semiconductor device with a high yield can be obtained.
- the second semiconductor chip 60 can be effectively fixed without unnecessarily expanding the area of the anisotropic conductive material 74.
- the adhesive 76 may be basically any material having a function of bonding between semiconductor chips, but the size of the upper second semiconductor chip 60 is smaller than that of the lower first semiconductor chip 50. When it is larger than that, a film-like so-called solid adhesive is easier to control in production than a paste-like adhesive.
- FIG. 4 shows a circuit board 100 on which the semiconductor device 1 according to the present embodiment is mounted.
- an organic substrate such as a glass epoxy substrate is used for the circuit board 100, for example.
- a wiring pattern made of, for example, copper or the like is formed on the circuit board 100 so as to form a desired circuit, and these wiring patterns are mechanically connected to the external terminals 80 of the semiconductor device 1. The electrical conduction between them is achieved.
- FIG. 5 shows a notebook personal computer
- FIG. 6 shows a mobile phone.
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/842,825 US6621172B2 (en) | 1999-09-03 | 2001-04-27 | Semiconductor device and method of fabricating the same, circuit board, and electronic equipment |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24970299 | 1999-09-03 | ||
JP11/249702 | 1999-09-03 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/842,825 Continuation US6621172B2 (en) | 1999-09-03 | 2001-04-27 | Semiconductor device and method of fabricating the same, circuit board, and electronic equipment |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001018864A1 true WO2001018864A1 (fr) | 2001-03-15 |
Family
ID=17196942
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2000/005954 WO2001018864A1 (fr) | 1999-09-03 | 2000-09-01 | Dispositif a semi-conducteurs, son procede de fabrication, carte de circuit et dispositif electronique |
Country Status (4)
Country | Link |
---|---|
US (1) | US6621172B2 (ja) |
KR (1) | KR100533673B1 (ja) |
TW (1) | TW494511B (ja) |
WO (1) | WO2001018864A1 (ja) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005191229A (ja) * | 2003-12-25 | 2005-07-14 | Shinko Electric Ind Co Ltd | 半導体装置の製造方法 |
US6992396B2 (en) | 2002-12-27 | 2006-01-31 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
JP2007088453A (ja) * | 2005-09-23 | 2007-04-05 | Freescale Semiconductor Inc | スタックダイパッケージを製造する方法 |
JP2013016850A (ja) * | 2012-09-21 | 2013-01-24 | Renesas Electronics Corp | 半導体装置およびその製造方法 |
Families Citing this family (134)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3565319B2 (ja) * | 1999-04-14 | 2004-09-15 | シャープ株式会社 | 半導体装置及びその製造方法 |
US20100038121A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
US20100044080A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
WO2001017320A1 (en) | 1999-08-27 | 2001-03-08 | Lex Kosowsky | Current carrying structure using voltage switchable dielectric material |
US20080035370A1 (en) * | 1999-08-27 | 2008-02-14 | Lex Kosowsky | Device applications for voltage switchable dielectric material having conductive or semi-conductive organic material |
US7825491B2 (en) * | 2005-11-22 | 2010-11-02 | Shocking Technologies, Inc. | Light-emitting device using voltage switchable dielectric material |
US20100044079A1 (en) * | 1999-08-27 | 2010-02-25 | Lex Kosowsky | Metal Deposition |
US20100038119A1 (en) * | 1999-08-27 | 2010-02-18 | Lex Kosowsky | Metal Deposition |
ATE327779T1 (de) * | 1999-12-30 | 2006-06-15 | Acrymed | Methode und zusammensetzungen für verbesserte abgabevorrichtungen |
US7298031B1 (en) * | 2000-08-09 | 2007-11-20 | Micron Technology, Inc. | Multiple substrate microelectronic devices and methods of manufacture |
US6607937B1 (en) | 2000-08-23 | 2003-08-19 | Micron Technology, Inc. | Stacked microelectronic dies and methods for stacking microelectronic dies |
JP3581086B2 (ja) * | 2000-09-07 | 2004-10-27 | 松下電器産業株式会社 | 半導体装置 |
JP4659262B2 (ja) * | 2001-05-01 | 2011-03-30 | 富士通セミコンダクター株式会社 | 電子部品の実装方法及びペースト材料 |
JP2002353369A (ja) * | 2001-05-28 | 2002-12-06 | Sharp Corp | 半導体パッケージおよびその製造方法 |
JP2003007902A (ja) * | 2001-06-21 | 2003-01-10 | Shinko Electric Ind Co Ltd | 電子部品の実装基板及び実装構造 |
JP4633971B2 (ja) * | 2001-07-11 | 2011-02-16 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US20030038356A1 (en) * | 2001-08-24 | 2003-02-27 | Derderian James M | Semiconductor devices including stacking spacers thereon, assemblies including the semiconductor devices, and methods |
TW523887B (en) * | 2001-11-15 | 2003-03-11 | Siliconware Precision Industries Co Ltd | Semiconductor packaged device and its manufacturing method |
JP3727587B2 (ja) * | 2001-12-28 | 2005-12-14 | シャープ株式会社 | 半導体装置の実装方法 |
JP2003197856A (ja) * | 2001-12-28 | 2003-07-11 | Oki Electric Ind Co Ltd | 半導体装置 |
TW548810B (en) * | 2002-05-31 | 2003-08-21 | Gigno Technology Co Ltd | Multi-chip package |
JP3910493B2 (ja) * | 2002-06-14 | 2007-04-25 | 新光電気工業株式会社 | 半導体装置及びその製造方法 |
US6737738B2 (en) * | 2002-07-16 | 2004-05-18 | Kingston Technology Corporation | Multi-level package for a memory module |
DE10240460A1 (de) | 2002-08-29 | 2004-03-11 | Infineon Technologies Ag | Universelles Halbleitergehäuse mit vorvernetzten Kunststoffeinbettmassen und Verfahren zur Herstellung desselben |
US7205647B2 (en) * | 2002-09-17 | 2007-04-17 | Chippac, Inc. | Semiconductor multi-package module having package stacked over ball grid array package and having wire bond interconnect between stacked packages |
US6972481B2 (en) * | 2002-09-17 | 2005-12-06 | Chippac, Inc. | Semiconductor multi-package module including stacked-die package and having wire bond interconnect between stacked packages |
US7053476B2 (en) * | 2002-09-17 | 2006-05-30 | Chippac, Inc. | Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages |
US6838761B2 (en) * | 2002-09-17 | 2005-01-04 | Chippac, Inc. | Semiconductor multi-package module having wire bond interconnect between stacked packages and having electrical shield |
US20040061213A1 (en) * | 2002-09-17 | 2004-04-01 | Chippac, Inc. | Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages |
US7064426B2 (en) * | 2002-09-17 | 2006-06-20 | Chippac, Inc. | Semiconductor multi-package module having wire bond interconnect between stacked packages |
DE10244664A1 (de) * | 2002-09-24 | 2004-04-01 | Infineon Technologies Ag | Elektronisches Bauteil mit Halbleiterchips in einem Stapel und Verfahren zur Herstellung desselben |
US7061088B2 (en) | 2002-10-08 | 2006-06-13 | Chippac, Inc. | Semiconductor stacked multi-package module having inverted second package |
US7034387B2 (en) | 2003-04-04 | 2006-04-25 | Chippac, Inc. | Semiconductor multipackage module including processor and memory package assemblies |
KR100618812B1 (ko) * | 2002-11-18 | 2006-09-05 | 삼성전자주식회사 | 향상된 신뢰성을 가지는 적층형 멀티 칩 패키지 |
CA2455024A1 (en) * | 2003-01-30 | 2004-07-30 | Endicott Interconnect Technologies, Inc. | Stacked chip electronic package having laminate carrier and method of making same |
KR100524948B1 (ko) * | 2003-02-22 | 2005-11-01 | 삼성전자주식회사 | 칩 크랙이 개선된 멀티 칩 패키지 및 그 제조방법 |
JP3772984B2 (ja) * | 2003-03-13 | 2006-05-10 | セイコーエプソン株式会社 | 電子装置及びその製造方法、回路基板並びに電子機器 |
JP2004281538A (ja) * | 2003-03-13 | 2004-10-07 | Seiko Epson Corp | 電子装置及びその製造方法、回路基板並びに電子機器 |
JP3918936B2 (ja) * | 2003-03-13 | 2007-05-23 | セイコーエプソン株式会社 | 電子装置及びその製造方法、回路基板並びに電子機器 |
JP3772983B2 (ja) * | 2003-03-13 | 2006-05-10 | セイコーエプソン株式会社 | 電子装置の製造方法 |
US7123332B2 (en) * | 2003-05-12 | 2006-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device, electronic device having the same, and semiconductor device |
US6853064B2 (en) * | 2003-05-12 | 2005-02-08 | Micron Technology, Inc. | Semiconductor component having stacked, encapsulated dice |
JP3718205B2 (ja) * | 2003-07-04 | 2005-11-24 | 松下電器産業株式会社 | チップ積層型半導体装置およびその製造方法 |
JP5197961B2 (ja) * | 2003-12-17 | 2013-05-15 | スタッツ・チップパック・インコーポレイテッド | マルチチップパッケージモジュールおよびその製造方法 |
DE102004005586B3 (de) * | 2004-02-04 | 2005-09-29 | Infineon Technologies Ag | Halbleiterbauteil mit einem Halbleiterchipstapel auf einer Umverdrahtungsplatte und Herstellung desselben |
US20050230821A1 (en) * | 2004-04-15 | 2005-10-20 | Kheng Lee T | Semiconductor packages, and methods of forming semiconductor packages |
US7116002B2 (en) * | 2004-05-10 | 2006-10-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Overhang support for a stacked semiconductor device, and method of forming thereof |
US20050269692A1 (en) | 2004-05-24 | 2005-12-08 | Chippac, Inc | Stacked semiconductor package having adhesive/spacer structure and insulation |
US20050258527A1 (en) | 2004-05-24 | 2005-11-24 | Chippac, Inc. | Adhesive/spacer island structure for multiple die package |
US8552551B2 (en) | 2004-05-24 | 2013-10-08 | Chippac, Inc. | Adhesive/spacer island structure for stacking over wire bonded die |
US7588963B2 (en) * | 2004-06-30 | 2009-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming overhang support for a stacked semiconductor device |
US7253511B2 (en) * | 2004-07-13 | 2007-08-07 | Chippac, Inc. | Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package |
WO2006075197A1 (en) * | 2005-01-12 | 2006-07-20 | Infineon Technologies Ag | Flip-chip semiconductor packages and methods for their production |
KR101172527B1 (ko) * | 2005-03-31 | 2012-08-10 | 스태츠 칩팩, 엘티디. | 상부면 및 하부면에서 노출된 기판 표면들을 갖는 반도체적층 패키지 어셈블리 |
US7364945B2 (en) | 2005-03-31 | 2008-04-29 | Stats Chippac Ltd. | Method of mounting an integrated circuit package in an encapsulant cavity |
US7429787B2 (en) * | 2005-03-31 | 2008-09-30 | Stats Chippac Ltd. | Semiconductor assembly including chip scale package and second substrate with exposed surfaces on upper and lower sides |
US7429786B2 (en) * | 2005-04-29 | 2008-09-30 | Stats Chippac Ltd. | Semiconductor package including second substrate and having exposed substrate surfaces on upper and lower sides |
US7354800B2 (en) | 2005-04-29 | 2008-04-08 | Stats Chippac Ltd. | Method of fabricating a stacked integrated circuit package system |
US7582960B2 (en) * | 2005-05-05 | 2009-09-01 | Stats Chippac Ltd. | Multiple chip package module including die stacked over encapsulated package |
US7394148B2 (en) * | 2005-06-20 | 2008-07-01 | Stats Chippac Ltd. | Module having stacked chip scale semiconductor packages |
JP2007048958A (ja) * | 2005-08-10 | 2007-02-22 | Renesas Technology Corp | 半導体装置の製造方法および半導体装置 |
JP4654865B2 (ja) * | 2005-09-30 | 2011-03-23 | パナソニック株式会社 | 電子部品実装方法 |
CN100592513C (zh) * | 2005-11-11 | 2010-02-24 | 皇家飞利浦电子股份有限公司 | 芯片组件和制造芯片组件的方法 |
WO2007062122A2 (en) | 2005-11-22 | 2007-05-31 | Shocking Technologies, Inc. | Semiconductor devices including voltage switchable materials for over-voltage protection |
US20100264225A1 (en) * | 2005-11-22 | 2010-10-21 | Lex Kosowsky | Wireless communication device using voltage switchable dielectric material |
US7456088B2 (en) | 2006-01-04 | 2008-11-25 | Stats Chippac Ltd. | Integrated circuit package system including stacked die |
US7768125B2 (en) | 2006-01-04 | 2010-08-03 | Stats Chippac Ltd. | Multi-chip package system |
US7750482B2 (en) | 2006-02-09 | 2010-07-06 | Stats Chippac Ltd. | Integrated circuit package system including zero fillet resin |
US8704349B2 (en) | 2006-02-14 | 2014-04-22 | Stats Chippac Ltd. | Integrated circuit package system with exposed interconnects |
US20080029405A1 (en) * | 2006-07-29 | 2008-02-07 | Lex Kosowsky | Voltage switchable dielectric material having conductive or semi-conductive organic material |
US7968014B2 (en) * | 2006-07-29 | 2011-06-28 | Shocking Technologies, Inc. | Device applications for voltage switchable dielectric material having high aspect ratio particles |
US20080032049A1 (en) * | 2006-07-29 | 2008-02-07 | Lex Kosowsky | Voltage switchable dielectric material having high aspect ratio particles |
US20080073114A1 (en) * | 2006-09-24 | 2008-03-27 | Lex Kosowsky | Technique for plating substrate devices using voltage switchable dielectric material and light assistance |
US7872251B2 (en) | 2006-09-24 | 2011-01-18 | Shocking Technologies, Inc. | Formulations for voltage switchable dielectric material having a stepped voltage response and methods for making the same |
KR100912427B1 (ko) * | 2006-10-23 | 2009-08-14 | 삼성전자주식회사 | 적층 칩 패키지 및 그 제조 방법 |
US20120119168A9 (en) * | 2006-11-21 | 2012-05-17 | Robert Fleming | Voltage switchable dielectric materials with low band gap polymer binder or composite |
US8723332B2 (en) | 2007-06-11 | 2014-05-13 | Invensas Corporation | Electrically interconnected stacked die assemblies |
US7793236B2 (en) * | 2007-06-13 | 2010-09-07 | Shocking Technologies, Inc. | System and method for including protective voltage switchable dielectric material in the design or simulation of substrate devices |
WO2008157779A2 (en) * | 2007-06-20 | 2008-12-24 | Vertical Circuits, Inc. | Three-dimensional circuitry formed on integrated circuit device using two- dimensional fabrication |
US20090050856A1 (en) * | 2007-08-20 | 2009-02-26 | Lex Kosowsky | Voltage switchable dielectric material incorporating modified high aspect ratio particles |
US8704379B2 (en) | 2007-09-10 | 2014-04-22 | Invensas Corporation | Semiconductor die mount by conformal die coating |
US7906860B2 (en) * | 2007-10-26 | 2011-03-15 | Infineon Technologies Ag | Semiconductor device |
US8206614B2 (en) * | 2008-01-18 | 2012-06-26 | Shocking Technologies, Inc. | Voltage switchable dielectric material having bonded particle constituents |
US20090220771A1 (en) * | 2008-02-12 | 2009-09-03 | Robert Fleming | Voltage switchable dielectric material with superior physical properties for structural applications |
TWI515863B (zh) | 2008-03-12 | 2016-01-01 | 英維瑟斯公司 | 載體安裝式電氣互連晶粒組成件 |
US9059074B2 (en) * | 2008-03-26 | 2015-06-16 | Stats Chippac Ltd. | Integrated circuit package system with planar interconnect |
US20090278262A1 (en) * | 2008-05-09 | 2009-11-12 | Boon Keat Tan | Multi-chip package including component supporting die overhang and system including same |
US9153517B2 (en) | 2008-05-20 | 2015-10-06 | Invensas Corporation | Electrical connector between die pad and z-interconnect for stacked die assemblies |
US7863159B2 (en) * | 2008-06-19 | 2011-01-04 | Vertical Circuits, Inc. | Semiconductor die separation method |
US7956449B2 (en) * | 2008-06-25 | 2011-06-07 | Stats Chippac Ltd. | Stacked integrated circuit package system |
US8923004B2 (en) * | 2008-07-31 | 2014-12-30 | Micron Technology, Inc. | Microelectronic packages with small footprints and associated methods of manufacturing |
US20100047535A1 (en) * | 2008-08-22 | 2010-02-25 | Lex Kosowsky | Core layer structure having voltage switchable dielectric material |
US8043894B2 (en) * | 2008-08-26 | 2011-10-25 | Stats Chippac Ltd. | Integrated circuit package system with redistribution layer |
US20100065785A1 (en) * | 2008-09-17 | 2010-03-18 | Lex Kosowsky | Voltage switchable dielectric material containing boron compound |
US9208931B2 (en) * | 2008-09-30 | 2015-12-08 | Littelfuse, Inc. | Voltage switchable dielectric material containing conductor-on-conductor core shelled particles |
US9208930B2 (en) * | 2008-09-30 | 2015-12-08 | Littelfuse, Inc. | Voltage switchable dielectric material containing conductive core shelled particles |
US8022539B2 (en) * | 2008-11-17 | 2011-09-20 | Stats Chippac Ltd. | Integrated circuit packaging system with increased connectivity and method of manufacture thereof |
US8123815B2 (en) | 2008-11-24 | 2012-02-28 | Biomet Manufacturing Corp. | Multiple bearing acetabular prosthesis |
TWI514543B (zh) * | 2008-12-09 | 2015-12-21 | Invensas Corp | 由導電材料的氣溶膠施加所形成的半導體晶粒互連線 |
WO2010068699A2 (en) * | 2008-12-09 | 2010-06-17 | Vertical Circuits, Inc. | Semiconductor die interconnect formed by aerosol application of electrically conductive material |
US9226391B2 (en) | 2009-01-27 | 2015-12-29 | Littelfuse, Inc. | Substrates having voltage switchable dielectric materials |
US8399773B2 (en) | 2009-01-27 | 2013-03-19 | Shocking Technologies, Inc. | Substrates having voltage switchable dielectric materials |
US8272123B2 (en) | 2009-01-27 | 2012-09-25 | Shocking Technologies, Inc. | Substrates having voltage switchable dielectric materials |
US8968606B2 (en) | 2009-03-26 | 2015-03-03 | Littelfuse, Inc. | Components having voltage switchable dielectric materials |
WO2010151578A2 (en) * | 2009-06-26 | 2010-12-29 | Vertical Circuits, Inc. | Electrical interconnect for die stacked in zig-zag configuration |
US20100327419A1 (en) * | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
US8308810B2 (en) | 2009-07-14 | 2012-11-13 | Biomet Manufacturing Corp. | Multiple bearing acetabular prosthesis |
US9053844B2 (en) * | 2009-09-09 | 2015-06-09 | Littelfuse, Inc. | Geometric configuration or alignment of protective material in a gap structure for electrical devices |
US9147583B2 (en) | 2009-10-27 | 2015-09-29 | Invensas Corporation | Selective die electrical insulation by additive process |
TWI544604B (zh) | 2009-11-04 | 2016-08-01 | 英維瑟斯公司 | 具有降低應力電互連的堆疊晶粒總成 |
US20110198544A1 (en) * | 2010-02-18 | 2011-08-18 | Lex Kosowsky | EMI Voltage Switchable Dielectric Materials Having Nanophase Materials |
US9320135B2 (en) * | 2010-02-26 | 2016-04-19 | Littelfuse, Inc. | Electric discharge protection for surface mounted and embedded components |
US9082622B2 (en) | 2010-02-26 | 2015-07-14 | Littelfuse, Inc. | Circuit elements comprising ferroic materials |
US9224728B2 (en) * | 2010-02-26 | 2015-12-29 | Littelfuse, Inc. | Embedded protection against spurious electrical events |
TW201228505A (en) * | 2010-12-24 | 2012-07-01 | Hon Hai Prec Ind Co Ltd | Electronic device |
JP5864180B2 (ja) | 2011-09-21 | 2016-02-17 | 新光電気工業株式会社 | 半導体パッケージ及びその製造方法 |
KR20130105175A (ko) * | 2012-03-16 | 2013-09-25 | 삼성전자주식회사 | 보호 층을 갖는 반도체 패키지 및 그 형성 방법 |
US9385006B2 (en) * | 2012-06-21 | 2016-07-05 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming an embedded SOP fan-out package |
JP2014013836A (ja) * | 2012-07-04 | 2014-01-23 | Ps4 Luxco S A R L | 半導体装置 |
KR102147354B1 (ko) * | 2013-11-14 | 2020-08-24 | 삼성전자 주식회사 | 반도체 패키지 및 그 제조 방법 |
FR3021524A1 (fr) | 2014-06-02 | 2015-12-04 | Small Bone Innovations Internat | Tige d'ancrage metacarpien, notamment pour une prothese trapezo-metacarpienne |
US9825002B2 (en) | 2015-07-17 | 2017-11-21 | Invensas Corporation | Flipped die stack |
US9490195B1 (en) | 2015-07-17 | 2016-11-08 | Invensas Corporation | Wafer-level flipped die stacks with leadframes or metal foil interconnects |
US9871019B2 (en) | 2015-07-17 | 2018-01-16 | Invensas Corporation | Flipped die stack assemblies with leadframe interconnects |
US9508691B1 (en) | 2015-12-16 | 2016-11-29 | Invensas Corporation | Flipped die stacks with multiple rows of leadframe interconnects |
KR102518991B1 (ko) * | 2016-02-18 | 2023-04-10 | 삼성전자주식회사 | 반도체 패키지 |
DE112016006704T5 (de) * | 2016-04-02 | 2018-12-13 | Intel Corporation | Halbleiterbaugruppe mit abgestütztem gestapeltem Halbleiterplättchen |
US10566310B2 (en) | 2016-04-11 | 2020-02-18 | Invensas Corporation | Microelectronic packages having stacked die and wire bond interconnects |
US9595511B1 (en) | 2016-05-12 | 2017-03-14 | Invensas Corporation | Microelectronic packages and assemblies with improved flyby signaling operation |
US9728524B1 (en) | 2016-06-30 | 2017-08-08 | Invensas Corporation | Enhanced density assembly having microelectronic packages mounted at substantial angle to board |
CN110088884A (zh) * | 2016-11-30 | 2019-08-02 | 深圳修远电子科技有限公司 | 集成电路多芯片层叠封装结构以及方法 |
JP6906228B2 (ja) * | 2017-08-18 | 2021-07-21 | ナミックス株式会社 | 半導体装置 |
CN110233113A (zh) * | 2019-06-17 | 2019-09-13 | 青岛歌尔微电子研究院有限公司 | 一种芯片的封装方法 |
US11456291B2 (en) | 2020-06-24 | 2022-09-27 | Qualcomm Incorporated | Integrated circuit (IC) packages employing split, double-sided metallization structures to facilitate a semiconductor die (“die”) module employing stacked dice, and related fabrication methods |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0547998A (ja) * | 1991-08-21 | 1993-02-26 | Sony Corp | 高密度実装化半導体装置 |
JPH06177323A (ja) * | 1992-12-02 | 1994-06-24 | Nippon Chemicon Corp | 半導体回路装置 |
EP0915505A1 (en) * | 1997-11-06 | 1999-05-12 | Sharp Kabushiki Kaisha | Semiconductor device package, manufacturing method thereof and circuit board therefor |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0181615B1 (ko) * | 1995-01-30 | 1999-04-15 | 모리시다 요이치 | 반도체 장치의 실장체, 그 실장방법 및 실장용 밀봉재 |
JPH09260441A (ja) | 1996-03-26 | 1997-10-03 | Mitsubishi Electric Corp | 半導体装置 |
EP0890989A4 (en) * | 1997-01-24 | 2006-11-02 | Rohm Co Ltd | SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE DEVICE |
JP3481444B2 (ja) * | 1998-01-14 | 2003-12-22 | シャープ株式会社 | 半導体装置及びその製造方法 |
JP3565319B2 (ja) * | 1999-04-14 | 2004-09-15 | シャープ株式会社 | 半導体装置及びその製造方法 |
JP3765952B2 (ja) * | 1999-10-19 | 2006-04-12 | 富士通株式会社 | 半導体装置 |
US6340846B1 (en) * | 2000-12-06 | 2002-01-22 | Amkor Technology, Inc. | Making semiconductor packages with stacked dies and reinforced wire bonds |
-
2000
- 2000-09-01 KR KR10-2001-7005511A patent/KR100533673B1/ko not_active IP Right Cessation
- 2000-09-01 WO PCT/JP2000/005954 patent/WO2001018864A1/ja not_active Application Discontinuation
- 2000-09-02 TW TW089118012A patent/TW494511B/zh not_active IP Right Cessation
-
2001
- 2001-04-27 US US09/842,825 patent/US6621172B2/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0547998A (ja) * | 1991-08-21 | 1993-02-26 | Sony Corp | 高密度実装化半導体装置 |
JPH06177323A (ja) * | 1992-12-02 | 1994-06-24 | Nippon Chemicon Corp | 半導体回路装置 |
EP0915505A1 (en) * | 1997-11-06 | 1999-05-12 | Sharp Kabushiki Kaisha | Semiconductor device package, manufacturing method thereof and circuit board therefor |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6992396B2 (en) | 2002-12-27 | 2006-01-31 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
JP2005191229A (ja) * | 2003-12-25 | 2005-07-14 | Shinko Electric Ind Co Ltd | 半導体装置の製造方法 |
JP2007088453A (ja) * | 2005-09-23 | 2007-04-05 | Freescale Semiconductor Inc | スタックダイパッケージを製造する方法 |
JP2013016850A (ja) * | 2012-09-21 | 2013-01-24 | Renesas Electronics Corp | 半導体装置およびその製造方法 |
Also Published As
Publication number | Publication date |
---|---|
TW494511B (en) | 2002-07-11 |
KR20010104217A (ko) | 2001-11-24 |
KR100533673B1 (ko) | 2005-12-05 |
US20020004258A1 (en) | 2002-01-10 |
US6621172B2 (en) | 2003-09-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100533673B1 (ko) | 반도체 장치 및 그 제조 방법, 회로 기판 및 전자 기기 | |
US6372549B2 (en) | Semiconductor package and semiconductor package fabrication method | |
KR100459971B1 (ko) | 반도체 장치 및 그 제조 방법, 제조 장치, 회로 기판 및전자기기 | |
US6960827B2 (en) | Semiconductor device and manufacturing method thereof | |
JP3481444B2 (ja) | 半導体装置及びその製造方法 | |
JP3838331B2 (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP2003273317A (ja) | 半導体装置及びその製造方法 | |
WO2001026147A1 (fr) | Dispositif a semi-conducteur, son procede de fabrication, carte de circuit imprime et dispositif electronique | |
JP2002343899A (ja) | 半導体パッケージ用基板、半導体パッケージ | |
JP2001298115A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP3565090B2 (ja) | 半導体装置の製造方法 | |
JP3654116B2 (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP3972182B2 (ja) | 半導体装置の製造方法 | |
JP3569585B2 (ja) | 半導体装置 | |
JP2000150560A (ja) | バンプ形成方法及びバンプ形成用ボンディングツール、半導体ウエーハ、半導体チップ及び半導体装置並びにこれらの製造方法、回路基板並びに電子機器 | |
JP2002158307A (ja) | 半導体装置及びその製造方法 | |
JP2007150346A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP4030220B2 (ja) | 半導体チップの実装構造 | |
JP2004079923A (ja) | 半導体装置及びその製造方法 | |
JP2001127245A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP3879803B2 (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP4342577B2 (ja) | 半導体チップの実装構造 | |
JP3457547B2 (ja) | 半導体装置およびその製造方法ならびにフィルムキャリア | |
JP2003037244A (ja) | 半導体装置用テープキャリア及びそれを用いた半導体装置 | |
JP4593951B2 (ja) | マルチチップパッケージの製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP KR US |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2001 522588 Kind code of ref document: A Format of ref document f/p: F |
|
WWE | Wipo information: entry into national phase |
Ref document number: 09842825 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020017005511 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1020017005511 Country of ref document: KR |
|
WWR | Wipo information: refused in national office |
Ref document number: 1020017005511 Country of ref document: KR |