WO2001050514A1 - Thin film transistor - Google Patents

Thin film transistor Download PDF

Info

Publication number
WO2001050514A1
WO2001050514A1 PCT/GB2001/000003 GB0100003W WO0150514A1 WO 2001050514 A1 WO2001050514 A1 WO 2001050514A1 GB 0100003 W GB0100003 W GB 0100003W WO 0150514 A1 WO0150514 A1 WO 0150514A1
Authority
WO
WIPO (PCT)
Prior art keywords
drain
source
gate electrode
split
gate
Prior art date
Application number
PCT/GB2001/000003
Other languages
French (fr)
Inventor
Basil Lui
Piero Migliorato
Ichio Yudasaka
Mitsutoshi Miyasaka
Original Assignee
Seiko Epson Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corporation filed Critical Seiko Epson Corporation
Priority to AU23833/01A priority Critical patent/AU2383301A/en
Priority to US09/914,915 priority patent/US6548356B2/en
Priority to JP2001550794A priority patent/JP2003519917A/en
Publication of WO2001050514A1 publication Critical patent/WO2001050514A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66757Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78612Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device for preventing the kink- or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect

Definitions

  • the present invention relates to semiconductor transistors and has particular application to thin film polycrystaline transistors.
  • V D is used to refer to the transistor drain current
  • V G is used to refer to the transistor gate voltage generally
  • V DS is used to refer to the transistor drain to source voltage
  • V GS is used to refer to the transistor gate to source voltage.
  • the kink effect is also affected by the so-called parasitic bipolar effect, which is well known in silicon-on-insulator (SOI) devices. This occurs when electron-hole pairs are generated with impact ionisation at high electric fields near the drain, resulting in the holes drifting towards the source and causing a potential barrier lowering at the source junction.
  • SOI silicon-on-insulator
  • This effect also occurs in polysilicon thin film transistors and is due to the fact that the thin film active layer acts as the base of a bipolar transistor.
  • the present invention provides a method of manufacturing a semiconductor transistor having a gate, a source and a drain, comprising the steps of: providing a semiconductor layer in which the source and drain are to be formed; forming a gate insulating layer on the semiconductor layer; forming a split gate electrode on the gate insulating layer; and using the split gate electrode as a mask in the doping of a portion of the semiconductor layer between the source and the drain of the final transistor.
  • a semiconductor transistor comprising a substrate having an active layer formed thereon, a source and a drain formed in the active layer, a gate insulating layer formed on the active layer and a gate electrode formed on the insulating layer, wherein the gate electrode is split, the active layer has a doped region located between the source and the drain and aligned with the split in the gate electrode, and the gate electrode is aligned with the drain so as not to overlap the drain.
  • Figure 1 illustrates the I D -V DS output characteristic of a conventional polycrystaline silicon thin film transistor
  • Figure 2 illustrates the processing steps for forming a gate overlapped lightly doped drain device
  • Figure 3 illustrates the process steps for forming a split gate device according to one embodiment of the present invention
  • Figure 4 illustrates the process steps for forming a split gate device according to another embodiment of the present invention.
  • FIG. 2(a) a basic layered arrangement of: a substrate 10, a buffer oxide layer 12, an active layer of silicon 14, a gate oxide layer 16, and a mask 18 are built up in that order using known techniques.
  • the mask layer 18 is then patterned as shown in figure 2(b). That is, two openings are formed in the mask such that ion implantation can be effected to form two lightly doped regions, 20 and 22, in the active layer 14; as shown in figure 2(c).
  • the mask layer 18 is removed, as shown in figure 2(d).
  • a metal is then deposited and patterned so as to form the gate electrode 24, as shown in figure 2(e).
  • the rightmost end of the gate electrode 24 is approximately aligned with the rightmost end of the lightly doped region 22.
  • a further stage of ion implantation is then performed, as shown in figure 2(f), so as to form the heavily doped drain 26 and source 28 of the transistor using the gate electrode as a mask.
  • the gate 24 overlaps the lightly doped region 22 which forms part of the drain.
  • the structure shown in figure 2(f) has a two part drain, regions 22 and 26, and a recombination region 20.
  • the lightly doped part of the drain, region 22, reduces the kink effect by reducing the electric field, and hence impact ionisation, near the drain.
  • the recombination region 20 suppresses the parasitic bipolar effect by reducing the number of holes which reach the source.
  • FIG 3(a) the starting position is the same as with the device described with reference to figure 2(a). Thus, the same reference numerals are used and the description thereof will not be repeated.
  • the mask layer 18 is patterned in a different formation; as shown in figure 3(b).
  • the next step is ion implantation to produce the heavily doped regions 30 and 32 in the active layer 14; as shown in figure3(c). These heavily doped regions 30 and 32 form the drain (part of) and source, respectively, of the final transistor.
  • the mask layer 18 is removed, as shown in figure 3(d) and then a metal layer is deposited and patterned so as to form the gate electrode 34; as shown in figure 3(e).
  • the gate electrode is split and the leftmost end of the gate electrode is aligned with the rightmost end of the source. The rightmost end of the gate electrode is not aligned with the leftmost end of the heavily doped region 30 but stops short thereof.
  • the gate electrode is used as a mask for ion implantation to form two lightly doped regions 36 and 38; as shown in figure 3(f).
  • the lightly doped region 36 is, of course, thus aligned with the split in the gate electrode and the lightly doped region 38 abuts the heavily doped region 30, so that regions 30 and 38 constitute the drain of the transistor.
  • the gate does not overlap the drain. In operation, the split parts of the gate would normally have the same voltage applied to them.
  • the embodiment of the present invention shown in figure 3(f) retains the advantages of the recombination centre and lightly doped drain of the structure shown in figure 2(f).
  • the embodiment of the present invention does not have the gate overlapping the drain. In fact, they are self aligned so that they do not overlap. The result is significantly to reduce the gate-drain capacitance which degrades the performance of the structure illustrated in figure 2(f).
  • FIG 4 Another embodiment of the invention is illustrated in figure 4. Unlike the starting arrangements shown in figures 2(a) and 3(a), in this embodiment the mask layer 18 is not provided but instead the metal layer 34 to form the gate electrode is first formed on the gate oxide layer 16. This is shown in figure 4(a). Next the metal layer is patterned to form a multiple split gate electrode 34, as shown in figure 4(b). It is to be noted that in the figure 3 embodiment a single split is formed in the gate whereas in this embodiment multiple splits are formed, with two such splits being shown. As illustrated in figure 4(c), the multiple split gate electrode is used as a mask for ion implantation to form heavily doped regions 30, 32, 40 and 42 in the active layer 14. The heavily doped regions 30 and 32 do, of course, form the drain and source respectively and the heavily doped regions 40 and 42 are two recombination centres, which act in a similar manner to the recombination centres 20 and 36 shown in figures 2 and 3.
  • between the source and the drain may typically be between 0.2 ⁇ m and
  • the length of the recombination centres may typically be between 0.02 ⁇ m
  • drain itself may typically be between 0.02 ⁇ m and 2 ⁇ m inclusive and the distance between the
  • recombination centres in the figure 4 structure may typically be between 0.02 ⁇ m and 2 ⁇ m.
  • split gate structures of the figure 3 and 4 devices differs from known split gate devices since the known split gate devices have the splits evenly spaced in large dimensions across the length of the device.
  • the gate electrode and the known split gate devices referred to have otherwise conventional structures in contrast to the recombination centres and lightly doped drains described herein.
  • the lightly and heavily doped regions may be of either p or n type material and these may be provided by ion implementation.
  • the active thin film material may be an amorphous, polycrystaline or single crystal semiconductor material.
  • the devices described with reference to figures 3 and 4 provide suppression of the kink effect by reducing the electric field and the impact ionisation near the drain. They suppress the parasitic bipolar effect by reducing the number of generated holes reaching the source as a result of provision of the recombination centres spaced from the drain.
  • the lightly doped region 36 constitutes a series resistance in the active layer between the source and the drain.
  • the structure illustrated in figure 4 does not suffer a series resistance in the active layer and the field induced leakage current is suppressed by distributing the potential drop across multiple depletion regions when the device is operating in the 'off regime (V G ⁇ ⁇ 0).
  • the benefits of the figure 4 structure will also be readily apparent in terms of its ease of fabrication, particularly the reduced number of process steps required.

Abstract

A semiconductor transistor comprising a substrate (10) having an active layer (14) formed thereon, a source (32) and a drain (30, 38) formed in the active layer, a gate insulating layer (16) formed on the active layer and a gate electrode (34) formed on the insulating layer, wherein the gate electrode is split, the active layer has a doped region (36) located between the source and the drain and aligned with the split in the gate electrode, and the gate electrode is aligned with the drain so as not to overlap the drain. The transistor may be formed using a method comprising the steps of: providing a semiconductor layer (14) in which the source (32) and drain (30, 38) are to be formed; forming a gate insulating layer (16) on the semiconductor layer; forming a split gate electrode (34) on the gate insulating layer; and using the split gate electrode as a mask in the doping of a portion (36) of the semiconductor layer between the source and the drain of the final transistor.

Description

THIN FILM TRANSISTOR
The present invention relates to semiconductor transistors and has particular application to thin film polycrystaline transistors.
Herein the abbreviation ID is used to refer to the transistor drain current, VG is used to refer to the transistor gate voltage generally, VDS is used to refer to the transistor drain to source voltage, and VGS is used to refer to the transistor gate to source voltage. Furthermore, herein the word "on", such as in the description of one film or layer being "formed on another" is not intended to require direct contact between the two layers. That is, for example, it should not be interpreted as excluding arrangements in which another layer or film is interposed between the one layer which is formed "on" the other.
Unlike the output characteristics (ID-VDS) of single crystal MOSFETs, a saturation regime is not observed, for example, in a polycrystaline silicon thin film transistor. Instead, as shown in figure 1, when the device is operating above the so-called pinch-off level, generally when VDS > VGS, high electric fields are formed near the drain and this results in so-called impact ionisation. The result is an increase in drain current ID which is often referred to as the kink effect. This effect increases power dissipation and degrades the switching characteristics in digital circuits, whilst reducing the maximum obtainable gain as well as the common mode rejection ratio in analogue circuits.
The kink effect is also affected by the so-called parasitic bipolar effect, which is well known in silicon-on-insulator (SOI) devices. This occurs when electron-hole pairs are generated with impact ionisation at high electric fields near the drain, resulting in the holes drifting towards the source and causing a potential barrier lowering at the source junction.
This effect also occurs in polysilicon thin film transistors and is due to the fact that the thin film active layer acts as the base of a bipolar transistor.
Against this background and with a view to providing an improved semiconductor transistor, in a first aspect the present invention provides a method of manufacturing a semiconductor transistor having a gate, a source and a drain, comprising the steps of: providing a semiconductor layer in which the source and drain are to be formed; forming a gate insulating layer on the semiconductor layer; forming a split gate electrode on the gate insulating layer; and using the split gate electrode as a mask in the doping of a portion of the semiconductor layer between the source and the drain of the final transistor.
According to a second aspect of the present invention there is provided a semiconductor transistor comprising a substrate having an active layer formed thereon, a source and a drain formed in the active layer, a gate insulating layer formed on the active layer and a gate electrode formed on the insulating layer, wherein the gate electrode is split, the active layer has a doped region located between the source and the drain and aligned with the split in the gate electrode, and the gate electrode is aligned with the drain so as not to overlap the drain.
Embodiments of the present invention will now be described in more detail and by way of further example only with reference to the accompanying drawings, in which :-
Figure 1 illustrates the ID-VDS output characteristic of a conventional polycrystaline silicon thin film transistor,
Figure 2 illustrates the processing steps for forming a gate overlapped lightly doped drain device, Figure 3 illustrates the process steps for forming a split gate device according to one embodiment of the present invention, and
Figure 4 illustrates the process steps for forming a split gate device according to another embodiment of the present invention.
The formation of a gate overlapped lightly doped drain transistor will now be described with reference to figure 2. First, as shown in figure 2(a), a basic layered arrangement of: a substrate 10, a buffer oxide layer 12, an active layer of silicon 14, a gate oxide layer 16, and a mask 18 are built up in that order using known techniques. The mask layer 18 is then patterned as shown in figure 2(b). That is, two openings are formed in the mask such that ion implantation can be effected to form two lightly doped regions, 20 and 22, in the active layer 14; as shown in figure 2(c). Next the mask layer 18 is removed, as shown in figure 2(d). A metal is then deposited and patterned so as to form the gate electrode 24, as shown in figure 2(e). As shown in figure 2(e), the rightmost end of the gate electrode 24 is approximately aligned with the rightmost end of the lightly doped region 22. A further stage of ion implantation is then performed, as shown in figure 2(f), so as to form the heavily doped drain 26 and source 28 of the transistor using the gate electrode as a mask. Thus, in the final device, the gate 24 overlaps the lightly doped region 22 which forms part of the drain.
The structure shown in figure 2(f) has a two part drain, regions 22 and 26, and a recombination region 20. The lightly doped part of the drain, region 22, reduces the kink effect by reducing the electric field, and hence impact ionisation, near the drain. In addition, the recombination region 20 suppresses the parasitic bipolar effect by reducing the number of holes which reach the source. These advantages are significant. However, it has been found that the structure illustrated in figure 2(f) has a significant disadvantage in that a large gate-to- drain capacitance is established by virtue of the topography used to achieve the stated advantages.
The main processing steps for the formation of a transistor in accordance with a first embodiment of the present invention will now be described with reference to figure 3. As shown in figure 3(a), the starting position is the same as with the device described with reference to figure 2(a). Thus, the same reference numerals are used and the description thereof will not be repeated. In this embodiment of the invention, however, the mask layer 18 is patterned in a different formation; as shown in figure 3(b). Also, the next step is ion implantation to produce the heavily doped regions 30 and 32 in the active layer 14; as shown in figure3(c). These heavily doped regions 30 and 32 form the drain (part of) and source, respectively, of the final transistor. The mask layer 18 is removed, as shown in figure 3(d) and then a metal layer is deposited and patterned so as to form the gate electrode 34; as shown in figure 3(e). As shown in figure 3(e), the gate electrode is split and the leftmost end of the gate electrode is aligned with the rightmost end of the source. The rightmost end of the gate electrode is not aligned with the leftmost end of the heavily doped region 30 but stops short thereof. Thus, the gate electrode is used as a mask for ion implantation to form two lightly doped regions 36 and 38; as shown in figure 3(f). The lightly doped region 36 is, of course, thus aligned with the split in the gate electrode and the lightly doped region 38 abuts the heavily doped region 30, so that regions 30 and 38 constitute the drain of the transistor. As will be readily apparent from this description and from figure 3(f), in this structure the gate does not overlap the drain. In operation, the split parts of the gate would normally have the same voltage applied to them. The embodiment of the present invention shown in figure 3(f) retains the advantages of the recombination centre and lightly doped drain of the structure shown in figure 2(f).
However, as already noted, the embodiment of the present invention does not have the gate overlapping the drain. In fact, they are self aligned so that they do not overlap. The result is significantly to reduce the gate-drain capacitance which degrades the performance of the structure illustrated in figure 2(f).
Another embodiment of the invention is illustrated in figure 4. Unlike the starting arrangements shown in figures 2(a) and 3(a), in this embodiment the mask layer 18 is not provided but instead the metal layer 34 to form the gate electrode is first formed on the gate oxide layer 16. This is shown in figure 4(a). Next the metal layer is patterned to form a multiple split gate electrode 34, as shown in figure 4(b). It is to be noted that in the figure 3 embodiment a single split is formed in the gate whereas in this embodiment multiple splits are formed, with two such splits being shown. As illustrated in figure 4(c), the multiple split gate electrode is used as a mask for ion implantation to form heavily doped regions 30, 32, 40 and 42 in the active layer 14. The heavily doped regions 30 and 32 do, of course, form the drain and source respectively and the heavily doped regions 40 and 42 are two recombination centres, which act in a similar manner to the recombination centres 20 and 36 shown in figures 2 and 3.
It will be immediately apparent that the number of processing steps in the embodiment of figure 4 is significantly reduced compared with the fabrication processes illustrated in figures 2 and 3. Moreover, the whole structure is self aligned and the advantages of the figure 2(f) and 3(f) structures are retained. Indeed, the suppression of the kink effect and the parasitic bipolar effect are enhanced due to the presence of multiple recombination centres, ie regions 40 and 42.
In the structures illustrated in figures 3(f) and 4(c), the length of the active layer
between the source and the drain (ie the channel length) may typically be between 0.2μm and
lOOμm, inclusive. The length of the recombination centres may typically be between 0.02μm
and 2μm, inclusive. The distance between the recombination centre near the drain and the
drain itself may typically be between 0.02μm and 2μm inclusive and the distance between the
recombination centres in the figure 4 structure may typically be between 0.02μm and 2μm. From this discussion of typical dimensions it will be appreciated, inter alia, that the split gate structures of the figure 3 and 4 devices differs from known split gate devices since the known split gate devices have the splits evenly spaced in large dimensions across the length of the device. In this comparison reference is only being made to the gate electrode and the known split gate devices referred to have otherwise conventional structures in contrast to the recombination centres and lightly doped drains described herein.
In the embodiments of figures 3 and 4, the lightly and heavily doped regions may be of either p or n type material and these may be provided by ion implementation. As will be appreciated by persons skilled in the art, other possibilities exist. Similarly, the active thin film material may be an amorphous, polycrystaline or single crystal semiconductor material.
The devices described with reference to figures 3 and 4 provide suppression of the kink effect by reducing the electric field and the impact ionisation near the drain. They suppress the parasitic bipolar effect by reducing the number of generated holes reaching the source as a result of provision of the recombination centres spaced from the drain. In the structure illustrated in figure 3(f), the lightly doped region 36 constitutes a series resistance in the active layer between the source and the drain. The structure illustrated in figure 4 does not suffer a series resistance in the active layer and the field induced leakage current is suppressed by distributing the potential drop across multiple depletion regions when the device is operating in the 'off regime (VG< <0). The benefits of the figure 4 structure will also be readily apparent in terms of its ease of fabrication, particularly the reduced number of process steps required.
The arrangements of figures 3 and 4 provide for a large operating window for the ion implantation process, which can be as much as two orders of magnitude different from that of the figure 2 arrangement.

Claims

Claims
1. A method of manufacturing a semiconductor transistor having a gate, a source and a drain, comprising the steps of: providing a semiconductor layer in which the source and drain are to be formed; forming a gate insulating layer on the semiconductor layer; forming a split gate electrode on the gate insulating layer; and using the split gate electrode as a mask in the doping of a portion of the semiconductor layer between the source and the drain of the final transistor.
2. A method as claimed in claim 1, wherein the step of using the gate electrode as a mask includes using the gate electrode as a mask in doping of the drain.
3. A method as claimed in claim 1 or claim 2, including the use of doping for formation of the source and wherein the step of using the gate electrode as a mask in doping involves relatively light doping as compared with the doping used for formation of the source.
4. A method as claimed in any preceding claim, wherein between the steps of forming the gate insulating layer and forming the split gate electrode, the method includes the steps of: forming a mask, and using the mask in doping of portions of the semiconductor layer which are to form the source and drain.
5. A method as claimed in claim 1 or claim 2, wherein the step of forming the split gate electrode involves the formation of a multiple-split gate.
6. A method as claimed in claim 5, wherein the step of using the gate electrode as a mask in doping includes using the gate electrode as a mask in doping of the source and drain as well as portions of the semiconductor layer between the source and the drain.
7. A semiconductor transistor comprising a substrate having an active layer formed thereon, a source and a drain formed in the active layer, a gate insulating layer formed on the active layer and a gate electrode formed on the insulating layer, wherein the gate electrode is split, the active layer has a doped region located between the source and the drain and aligned with the split in the gate electrode, and the gate electrode is aligned with the drain so as not to overlap the drain.
8. A semiconductor transistor as claimed in claim 7, wherein the drain comprises two regions one nearer to the source than the other with the region nearer the source being relatively lightly doped compared with the other region.
9. A semiconductor transistor as claimed in claim 7, wherein the gate is a multiply-split gate and the active layer has a plurality of doped regions located between the source and the drain and each aligned with a respective split in the gate electrode.
10. A semiconductor transistor as claimed in any of claims 7, 8 or 9, wherein the doped region or regions in the active layer between the source and the drain are located nearer the drain than the source.
PCT/GB2001/000003 2000-01-07 2001-01-02 Thin film transistor WO2001050514A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU23833/01A AU2383301A (en) 2000-01-07 2001-01-02 Thin film transistor
US09/914,915 US6548356B2 (en) 2000-01-07 2001-01-02 Thin film transistor
JP2001550794A JP2003519917A (en) 2000-01-07 2001-01-02 Semiconductor transistor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB0000378.0 2000-01-07
GB0000378A GB2358082B (en) 2000-01-07 2000-01-07 Semiconductor transistor

Publications (1)

Publication Number Publication Date
WO2001050514A1 true WO2001050514A1 (en) 2001-07-12

Family

ID=9883369

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB2001/000003 WO2001050514A1 (en) 2000-01-07 2001-01-02 Thin film transistor

Country Status (6)

Country Link
US (1) US6548356B2 (en)
JP (1) JP2003519917A (en)
AU (1) AU2383301A (en)
GB (1) GB2358082B (en)
TW (1) TW495985B (en)
WO (1) WO2001050514A1 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7280290B2 (en) * 2004-09-16 2007-10-09 Sony Corporation Movable lens mechanism
US7352631B2 (en) * 2005-02-18 2008-04-01 Freescale Semiconductor, Inc. Methods for programming a floating body nonvolatile memory
US20060186456A1 (en) * 2005-02-18 2006-08-24 Burnett James D NVM cell on SOI and method of manufacture
JP2007287945A (en) 2006-04-18 2007-11-01 Mitsubishi Electric Corp Thin film transistor
JP4548408B2 (en) * 2006-11-29 2010-09-22 セイコーエプソン株式会社 Manufacturing method of semiconductor device
CN109037240B (en) * 2018-07-27 2020-11-10 京东方科技集团股份有限公司 Array substrate, manufacturing method thereof, display panel and display device

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0348209A2 (en) * 1988-06-24 1989-12-27 Matsushita Electronics Corporation Image display device
EP0359528A2 (en) * 1988-09-16 1990-03-21 Xerox Corporation High-voltage thin-film transistors
US5198379A (en) * 1990-04-27 1993-03-30 Sharp Kabushiki Kaisha Method of making a MOS thin film transistor with self-aligned asymmetrical structure
US5250835A (en) * 1991-01-16 1993-10-05 Casio Computer Co., Ltd. Field effect type thin film transistor having a plurality of gate electrodes
EP0589478A2 (en) * 1992-09-25 1994-03-30 Sony Corporation Liquid crystal display device
WO1996017385A1 (en) * 1994-11-30 1996-06-06 Orion Electric Co. Ltd. Thin film transistor for liquid crystal display and method for fabricating the same
US5739549A (en) * 1994-06-14 1998-04-14 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor having offset region
US5929464A (en) * 1995-01-20 1999-07-27 Semiconductor Energy Laboratory Co., Ltd. Active matrix electro-optical device

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3436622A (en) * 1966-12-20 1969-04-01 Texas Instruments Inc Compound channel insulated gate triode
JPS58105574A (en) * 1981-12-17 1983-06-23 Seiko Epson Corp Thin film transistor
NL9000736A (en) * 1990-03-28 1991-10-16 Imec Inter Uni Micro Electr CIRCUIT ELEMENT WITH ELIMINATION OF KINK EFFECT.
JPH04196328A (en) * 1990-11-28 1992-07-16 Casio Comput Co Ltd Field-effect transistor
DE69128876T2 (en) * 1990-11-30 1998-08-06 Sharp Kk Thin film semiconductor device
JPH05121439A (en) * 1991-10-25 1993-05-18 Sharp Corp Manufacture of thin film transistor
JP3343160B2 (en) * 1992-09-25 2002-11-11 ソニー株式会社 Liquid crystal display
JPH07211912A (en) * 1994-01-21 1995-08-11 Fuji Xerox Co Ltd Thin film transistor and its manufacture
KR0136531B1 (en) * 1994-07-08 1998-09-15 문정환 Fabrication method of semiconductor device
JPH08255907A (en) 1995-01-18 1996-10-01 Canon Inc Insulated gate transistor and fabrication thereof
JP3292657B2 (en) * 1995-04-10 2002-06-17 キヤノン株式会社 Thin film transistor and method for manufacturing liquid crystal display device using the same
JP3184771B2 (en) * 1995-09-14 2001-07-09 キヤノン株式会社 Active matrix liquid crystal display
GB9606083D0 (en) 1996-03-22 1996-05-22 Philips Electronics Nv Electronic device manufacture
JP3593212B2 (en) * 1996-04-27 2004-11-24 株式会社半導体エネルギー研究所 Display device
US5658808A (en) 1996-08-14 1997-08-19 Industrial Technology Research Institute Method of fabricating polycrystalline silicon thin-film transistor having symmetrical lateral resistors
JPH10154816A (en) * 1996-11-21 1998-06-09 Semiconductor Energy Lab Co Ltd Semiconductor device
JP3274081B2 (en) * 1997-04-08 2002-04-15 松下電器産業株式会社 Method for manufacturing thin film transistor and method for manufacturing liquid crystal display device
US5874745A (en) * 1997-08-05 1999-02-23 International Business Machines Corporation Thin film transistor with carbonaceous gate dielectric

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0348209A2 (en) * 1988-06-24 1989-12-27 Matsushita Electronics Corporation Image display device
EP0359528A2 (en) * 1988-09-16 1990-03-21 Xerox Corporation High-voltage thin-film transistors
US5198379A (en) * 1990-04-27 1993-03-30 Sharp Kabushiki Kaisha Method of making a MOS thin film transistor with self-aligned asymmetrical structure
US5250835A (en) * 1991-01-16 1993-10-05 Casio Computer Co., Ltd. Field effect type thin film transistor having a plurality of gate electrodes
EP0589478A2 (en) * 1992-09-25 1994-03-30 Sony Corporation Liquid crystal display device
US5739549A (en) * 1994-06-14 1998-04-14 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor having offset region
WO1996017385A1 (en) * 1994-11-30 1996-06-06 Orion Electric Co. Ltd. Thin film transistor for liquid crystal display and method for fabricating the same
US5929464A (en) * 1995-01-20 1999-07-27 Semiconductor Energy Laboratory Co., Ltd. Active matrix electro-optical device

Also Published As

Publication number Publication date
GB2358082A (en) 2001-07-11
US6548356B2 (en) 2003-04-15
AU2383301A (en) 2001-07-16
GB0000378D0 (en) 2000-03-01
US20020158269A1 (en) 2002-10-31
TW495985B (en) 2002-07-21
JP2003519917A (en) 2003-06-24
GB2358082B (en) 2003-11-12

Similar Documents

Publication Publication Date Title
US5593909A (en) Method for fabricating a MOS transistor having an offset resistance
US5510279A (en) Method of fabricating an asymmetric lightly doped drain transistor device
KR100350575B1 (en) Silicon on insulator having source-body-substrate contact and method for fabricating the same
JPH08250728A (en) Field-effect semiconductor device and manufacturing method thereof
JPH08264562A (en) Semiconductor device and fabrication thereof
US5529941A (en) Method for making an integrated circuit structure
US6054357A (en) Semiconductor device and method for fabricating the same
US6548356B2 (en) Thin film transistor
JP3075831B2 (en) Field effect transistor and method for manufacturing the same
US5672890A (en) Field effect transistor with lightly doped drain regions
KR20080003556A (en) Semiconductor device and method for fabricating the same
US6200838B1 (en) Compound semiconductor device and method of manufacturing the same
JPH11307651A (en) Semiconductor integrated circuit
US6709936B1 (en) Narrow high performance MOSFET device design
US6528830B1 (en) Thin film transistor
JPH07263693A (en) Preparation of fet and integration structure
US5465001A (en) Electronic component capable of negative dynamic resistance
JPH04280474A (en) Soi structure mosfet
JPH0548109A (en) Vertical type mos transistor and its manufacture
JPH04115538A (en) Semiconductor device
KR100252754B1 (en) Thin film transistor and the manufacturing method thereof
JP2915507B2 (en) Field effect transistor
KR890004979B1 (en) High voltage semiconductor device
US7547606B2 (en) Semiconductor device and method of manufacturing the same
KR20020019139A (en) Semiconductor devices and manufacturing method thereof

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
ENP Entry into the national phase

Ref country code: JP

Ref document number: 2001 550794

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 09914915

Country of ref document: US

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase