WO2001069607A2 - Memory cell, method of formation, and operation - Google Patents

Memory cell, method of formation, and operation Download PDF

Info

Publication number
WO2001069607A2
WO2001069607A2 PCT/US2001/006842 US0106842W WO0169607A2 WO 2001069607 A2 WO2001069607 A2 WO 2001069607A2 US 0106842 W US0106842 W US 0106842W WO 0169607 A2 WO0169607 A2 WO 0169607A2
Authority
WO
WIPO (PCT)
Prior art keywords
memory cell
storage elements
charge
discontinuous storage
nanocrystals
Prior art date
Application number
PCT/US2001/006842
Other languages
French (fr)
Other versions
WO2001069607A3 (en
Inventor
Ramachandran Muralidhar
Sucharita Madhukar
Bo Jiang
Bruce E. White
Srikanth B. Samavedam
David L. O'meara
Michael Alan Sadd
Original Assignee
Motorola, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola, Inc. filed Critical Motorola, Inc.
Priority to DE60117132T priority Critical patent/DE60117132T2/en
Priority to JP2001567595A priority patent/JP2003527747A/en
Priority to AU2001247263A priority patent/AU2001247263A1/en
Priority to EP01920186A priority patent/EP1269477B1/en
Publication of WO2001069607A2 publication Critical patent/WO2001069607A2/en
Publication of WO2001069607A3 publication Critical patent/WO2001069607A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5671Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge trapping in an insulator
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0416Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7887Programmable transistors with more than two possible different levels of programmation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7888Transistors programmable by two single electrons
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2216/00Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
    • G11C2216/02Structural aspects of erasable programmable read-only memories
    • G11C2216/08Nonvolatile memory wherein data storage is accomplished by storing relatively few electrons in the storage layer, i.e. single electron memory

Definitions

  • the present invention relates generally to semiconductor devices and more particularly to semiconductor device memory cells.
  • NVM non-volatile memory
  • E PROMs electrically erasable programmable random access memories
  • Quantum dot (nanocrystal) technology is an area currently under investigation as a replacement for conventional floating gates in scaled NVM devices.
  • One specific application uses singularly isolated silicon nanocrystals as discrete storage elements to store the charge in the floating gate. The isolated nature of each of the nanocrystals reduces the floating gate's vulnerability to charge leakage that results from defects in the underlying tunnel oxide. Instead of providing a leakage path for the entire floating gate, the defect(s) provide a leakage path only for individually charged nanocrystals. Typically, the charge leakage from a single nanocrystal will not affect the overall charge associated with the floating gate.
  • the charge on the floating gate nanocrystals can be used to regulate the conductivity of the underlying channel in the NVM semiconductor device.
  • the two states of the nanocrystal floating gate which include nanocrystals uncharged and nanocrystals charged to an average uniform density (in electrons per nanocrystal) can be distinguished by the observed conductivity change in the memory's channel which manifests itself as a threshold voltage (V T ) shift.
  • V T threshold voltage
  • Two important device parameters for NVM nanocrystal floating gates include the V ⁇ shift magnitude and the charge retention time.
  • the V shift magnitude between the uncharged state and the charged state depends on the average number of electrons injected per nanocrystal during the write operation. The greater the average number of electrons stored, the greater the V ⁇ shift. Moreover, a corresponding ability to detect the V ⁇ shift also increases with the number of electrons stored in the nanocrystal.
  • FIG. 1 includes a cross sectional view of a non-volatile memory device that includes doped floating gate nanocrystals
  • FIG. 2 includes an illustration of a band model energy diagram of prior art intrinsic (undoped) nanocrystals
  • FIG. 3 includes an illustration of the band model energy diagram shown in FIG. 2 after injecting an electron into a nanocrystal.
  • FIG. 4 includes an illustration of an energy band diagram showing excitation of an electron from the doner energy band to the conduction band of a doped nanocrystal
  • FIG. 5 includes an illustration showing an energy band diagram of the doped nanocrystal shown in FIG. 4 after an erase operation
  • FIG. 6 includes an illustration showing an energy band diagram of the doped nanocrystal shown in FIG. 5 after a write operation.
  • FIG. 1 illustrates a cross-sectional view of an embodiment of the present invention that includes a NVM E 2 PROM semiconductor device 101.
  • the semiconductor device 101 is between isolation regions 14 and portions of it formed within a semiconductor substrate 10.
  • the semiconductor device 101 includes source and drain regions 12, a tunnel dielectric 16, a floating gate comprised of doped nanocrystals 17, a control dielectric 18, a control electrode 19, and spacers 15.
  • the semiconductor substrate 10 is a monocrystalline silicon substrate.
  • the semiconductor substrate can include a silicon-on-insulator substrate, or any other substrate used in the manufacture of semiconductor devices.
  • the isolation regions 14 provide electrical isolation to active regions of the semiconductor substrate and are formed using conventional methods, which can include shallow trench isolation (STI), local oxidation of silicon (LOCOS), buffered poly LOCOS, or the like.
  • STI shallow trench isolation
  • LOCOS local oxidation of silicon
  • buffered poly LOCOS buffered poly LOCOS
  • the tunnel dielectric 16 is initially formed as a tunnel dielectric layer overlying the semiconductor substrate 10.
  • the tunnel dielectric layer typically includes a dielectric material, such as silicon dioxide (Si ⁇ 2 ).
  • Alternative dielectric materials can include silicon nitride, hafnium oxide (Hf0 2 ), zirconium oxide (Zr0 2 ), tantalum pentoxide (Ta Os), or the like.
  • a Si0 2 tunnel dielectric layer is formed using a conventional thermal oxidation process. Alternative deposition methods can be used depending on the dielectric material being deposited.
  • the thickness of the Si0 2 tunnel dielectric layer is approximately 3.0 nanometers (nm).
  • the tunnel dielectric layer has a silicon dioxide or an electrical equivalent oxide thickness (EOT) in a range of approximately 1.0-7.0 nm.
  • EOT electrical equivalent oxide thickness
  • the electrical equivalent oxide thickness refers to the thickness of a dielectric scaled by the ratio of its dielectric constant to the dielectric constant of silicon dioxide (silicon dioxide having a dielectric constant of approximately 3.9).
  • the doped nanocrystals 17 can be formed by first depositing an amorphous layer of a semiconductor material, such as amorphous silicon, over the tunnel dielectric layer.
  • the amorphous silicon layer can be deposited using a conventional CVD process.
  • the thickness of the deposited amorphous silicon layer is approximately 1.0 nm.
  • the thickness of the deposited amorphous silicon layer is in range of approximately 0.5-1.5 nm.
  • the amorphous layer can be formed using other materials, such a germanium, gallium arsenide, aluminum gallium arsenide, silicon carbide, silicon nitride, or the like.
  • the amorphous silicon layer can be doped with impurities by a variety of methods, such as in-situ CVD doping during deposition of the amorphous silicon layer or using ion-implantation after depositing the amorphous silicon layer.
  • Dopant species i.e. impurities
  • the amorphous silicon layer is doped with dopant species at a concentration that produces an average of at least one dopant atom for every subsequently formed nanocrystal.
  • the amorphous silicon layer is doped with phosphorus at a concentration of approximately 10 cm ' or, alternatively, a dose of approximately 10 phosphorus atoms/cm .
  • the substrate is annealed to form the doped nanocrystals 17.
  • the anneal includes a two step annealing process.
  • the substrate is first annealed using a rapid thermal annealing (RTA) process at a temperature in a range of 700-900 degrees Celsius for approximately 5-15 seconds to promote formation of silicon crystal nuclei in the amorphous silicon layer.
  • RTA rapid thermal annealing
  • the substrate is then annealed again using a furnace annealing process at a temperature in a range of approximately 600-800 degrees Celsius for approximately one hour.
  • the furnace anneal promotes separation of the amorphous silicon layer and subsequent growth of individual isolated nanocrystals 17.
  • the isolated nanocrystals have diameters that typically range from approximately 4.0-6.0 nm and average approximately 5.0 nm.
  • the space separating the isolated nanocrystals typically ranges from approximately 4.0-6.0 nm and averages approximately 5.0 nm.
  • the resulting doped nanocrystals have a density that is approximately 1E12 nanocrystals/cm 2 overlying the tunnel oxide.
  • the density of nanocrystals (1E12 nanocrystals/cm ) approximates the dose (1E12) of the phosphorus species in the amorphous silicon layer prior to anneal. Therefore, after performing the furnace annealing process, there is on average, approximately one phosphorus dopant atom per nanocrystal 17.
  • control dielectric layer that will subsequently form the control dielectric 18 is formed over the nanocrystals 17.
  • the control dielectric layer is an undoped CVD deposited oxide layer.
  • the control dielectric layer can be formed using other deposition processes, and can include other dielectric materials or combinations of dielectric materials, such as an oxide-nitride-oxide (ONO) film stack, or the like.
  • the formation of the control dielectric is considered conventional to one of ordinary skill in the art.
  • the thickness of the control dielectric is in a range of approximately 5.0-20.0 nm. More typically the thickness of the control dielectric is in a range of approximately 5.0-10.0 nm.
  • the thickness of the control dielectric is approximately 10.0 nm.
  • Formed overlying the control dielectric layer is a control gate layer that is subsequently used to form the control gate 19.
  • the control gate layer is a CVD deposited polysilicon layer.
  • the polysilicon layer can be doped in-situ with a p-type dopant (or an n-type dopant depending of the type of semiconductor device formed) or, if desired, during subsequent processing using ion implantation.
  • subsequent processing can optionally include salicidation of the polysilicon.
  • the control gate layer thickness is typically in a range of approximately 150- 700 nm.
  • the substrate is patterned with resist and etched to form the film stack shown in FIG. 1.
  • the patterned film stack is etched using a conventional silicon reactive ion etch (RLE) process to remove the unpattemed portions of control gate layer 19 and expose the control oxide layer 18.
  • RLE silicon reactive ion etch
  • a portion of the control gate dielectric layer overlying the nanocrystals may also removed during this process.
  • the resist layer is then removed and the substrate 10 is processed through a polysilicon reoxidation process. This process involves heating the substrate to a temperature between approximately 800 C and 900 C in an oxygen ambient and results in the growth of approximately 10.0 nm of silicon dioxide on the polysilicon control gate.
  • the polysilicon reoxidation process converts the silicon nanocrystals that are exposed to the ambient environment (i.e. not positioned between the control gate and the tunnel oxide to silicon dioxide). Then, the remaining control oxide layer 18, the oxidized nanocrystals, and the tunnel oxide 16 are removed using a conventional oxide etch process.
  • the extent of polysilicon reoxidation may be reduced such that the amount of silicon dioxide formed on the polysilicon control gate is approximately 4.0 nm.
  • This thickness is consistent with values typically found in a conventional complimentary metal oxide semiconductor (CMOS) process
  • CMOS complimentary metal oxide semiconductor
  • the control dielectric and the tunnel dielectric are removed using a conventional dielectric etch process.
  • the etch selectivity of the nanocrystals to the dielectric materials may be sufficient to remove the nanocrystals.
  • the presence of residual nanocrystals may be acceptable in terms of the reliability and performance of the semiconductor device.
  • the control dielectric 18, the nanocrystals 17, and the tunnel dielectric 16 spacers 15 and source/drain regions are formed to produce the semiconductor device 101 shown in FIG. 1.
  • the spacer formation and the source/drain region formation are considered conventional to one of ordinary skill in the art.
  • the substrate can subsequently be processed using conventional method to form interlevel dielectric (ILD) layers, interconnects, and additional device circuitry that can be used in conjunction with the semiconductor device 101.
  • ILD interlevel dielectric
  • interconnects interconnects
  • additional device circuitry that can be used in conjunction with the semiconductor device 101.
  • FIG. 2 includes an illustration of a band model energy diagram for silicon nanocrystals used by a prior art floating gate.
  • Each valance band (VB) 24 dash and its associated conduction band (CB) 25 dash are representative of an individual nanocrystal in the floating gate.
  • the Fermi energy band (E f ) 26 is positioned between the conduction band 25 and valance band 24 of the nanocrystals.
  • the hatched regions 22 associated with each of the nanocrystal valance bands 24 indicate that the valance bands are completely full of electrons.
  • the outlined element 28 corresponds a single nanocrystal in the floating gate.
  • FIG. 2-6 illustrates that a single nanocrystal is being used for illustrative purposes; and that other nanocrystals in the floating gate will behave similarly when appropriate biasing conditions are applied.
  • FIG. 2 no electrons have been added to the conduction band for any of the nanocrystals. Therefore a neutral electrical charge is associated with each nanocrystal (and the floating gate).
  • the band model energy state illustrated in FIG. 2 is uncharged and could correspond to an erase programmed state in a prior art floating gate.
  • FIG. 3 illustrates the band model energy diagram shown FIG. 2 and additionally shows that nanocrystal 28 has been programmed and now includes an electron 30 in the conduction band 25 of the nanocrystal 28.
  • the electron 30 can be added to the floating gate's nanocrystals by forward biasing the memory cells control gate thereby injecting electrons from the inverted channel region of a memory cell, through the tunnel dielectric, and into the conduction band of each of the nanocrystals
  • the presence of the charge associated with the additional electron produces a stored charge that reduces conduction in the inverted channel (i.e. increases the V ⁇ of the memory cell).
  • the floating gate's nanocrystals can similarly be deprogrammed by removing the charge stored from the nanocrystal by reverse biasing the control gate such that the energy at the channel surface is lowered with respect to the control gate allowing the electron to tunnel back into the substrate.
  • An average of one stored electron per nanocrystal equates to a threshold voltage shift of approximately 0.3-0.7 volts for a floating gate having a nanocrystal density of approximately 1E12 cm " and a control dielectric thickness of approximately 5.0-10.0 nm.
  • the charge associated with the stored electrons produces coulombic repulsion effects. These effects make the injection of additional electrons into each of the nanocrystals problematic and can limit the magnitude of the threshold voltage shift of the semiconductor device.
  • FIGs. 4-6 include band model energy diagrams illustrating an embodiment of the present invention. Specifically FIGs. 4-6 illustrate the behavior of electrons in nanocrystals doped with approximately one dopant atom per nanocrystal during erase and write operations of the floating gate that includes the nanocrystals 17 shown in FIG. 1. Although, the specific programming and movement of electrons shown in FIGs. 4-6 are with respect to a single doped nanocrystal 171, one of ordinary skill in the art recognizes that approximately each of the doped nanocrystals in the floating gate 17 will respond similarly to doped nanocrystal 171 under the appropriate biasing conditions.
  • FIG. 4 illustrates a band model energy diagram in which an electron contributed by n-type dopant changes from an initial donor energy state E into the conduction band CB of a nanocrystal 171. Included in FIG. 4 are valence bands 44 and their associated conduction bands 45 for other individual nanocrystals in the floating gate. Associated with each nanocrystal is an energy level E d , which is allowed for by the presence of the n-type dopant atom in the silicon nanocrystals. Initially, the electron 47 associated with the n-type dopant is loosely bound to the dopant atom in the energy level E d .
  • FIG. 5 illustrates that the electron 47 shown with respect to FIG. 4 has been removed from the conduction band CB of the nanocrystal 171. In accordance with one embodiment of the present invention, this corresponds to an erase operation of the nanocrystal in the floating gate.
  • the removal of the electron is accomplished by biasing one or both of the control gate 19 and the source/drain regions (current carrying electrodes) 12 shown in FIG. 1, such that the energy at the channel surface is lowered with respect to the control gate, for example, by applying a potential difference of approximately negative 3 to negative 5 volts between the control gate and the substrate.
  • the conduction band 45 and the dopant energy level 46 are void of electrons and the valance band 44 is full, as shown in FIG. 5.
  • the net charge of the nanocrystal 171 is positive due to the positively charged donor state.
  • a write operation to the memory cell's floating gate can be performed by injecting a first electron 62 and, optionally, a second electron 64 into the nanocrystal 171 by appropriately biasing the control gate relative to the channel.
  • the threshold voltage shift increase associated with the addition of the electron is in a range 0.3 - 0.7 volts.
  • the first injected electron can replace the electron originally supplied by the dopant atom in the nanocrystal in FIG. 4.
  • the electron can reside either in either the dopant energy level position 661 or the conduction band position 651. After the first electron is injected into the nanocrystal, the charge associated with the nanocrystal is substantially neutral.
  • the second electron 64 can then be introduced into the nanocrystal by appropriately biasing the control gate.
  • the first electron 62 and the second electron 64 can be injected as part of a single programming operation or as discrete programming operations. This can be accomplished by either controlling the program time at a fixed programming voltage or by varying the progra ⁇ uriing voltage at a fixed programming time or a combination of the two methods.
  • the second electron is being injected into a neutrally charged nanocrystal and is therefore not subjected to the coulombic blockade effects associated with prior art nanocrystals.
  • the second electron 64 can be injected into the nanocrystal without experiencing the leakage problems experienced by prior art floating gates.
  • the second injected electron 64 can reside in either the dopant energy level 46 (if unoccupied) or in the conduction band 45.
  • the additional threshold voltage shift increase associated with the second injected electron to will be in a range 0.3 - 0.7 volts.
  • the combined total threshold voltage shift in the floating gate is, therefore, the result of the contribution of two electrons per nanocrystal and is in a range of approximately 0.6-1.4 volts.
  • the net charge associated with the nanocrystals after the electron is added is negative.
  • the control gate/substrate can be biased to remove one or both of the stored electrons or to replace the removed electrons in the nanocrystal.
  • the present invention can be readily extended to include the use of p-type dopants (holes) to create the charge in the memory cell's floating gate.
  • the floating gate is doped with a p-type dopant, for example, boron, and the resulting hole contributes to a charge in the nanocrystals valence band.
  • a p-type dopant for example, boron
  • these embodiments can also be extended to include doubly ionized dopant species, such as doubly ionized phosphorus or other dopants having multiple electrons or holes that could occupy energy states between the valence band and conduction band of the silicon nanocrystal (i.e. Group VIA, VILA or Group LIB, IB dopants).
  • the removal or addition of the charges associated with the dopants can be used discretely to program a multi-state memory or to increase the overall threshold voltage shift of the device.

Abstract

A memory cell (101), its method of formation, and operation are disclosed. In accordance with one embodiment, the memory cell (101) comprises a first and second current carrying electrode (12), a control electrode (19), and doped discontinuous storage elements (17). In accordance with an alternative embodiment, memory cell programming is accomplished by removing or adding an average of approximately at least a first charge (30, 62, 64), which can be electron(s) or hole(s) from each of the doped discontinuous storage elements (17).

Description

MEMORY CELL, METHOD OF FORMATION, AND OPERATION
Field of the Invention The present invention relates generally to semiconductor devices and more particularly to semiconductor device memory cells.
Related Art As semiconductor scaling continues, integration problems are encountered which can affect the performance and reliability of semiconductor devices. For non-volatile memory (NVM) devices, such as electrically erasable programmable random access memories (E PROMs) these can include leakage or loss of the charge stored in the memory cell's floating gate from thinning of the device's tunnel oxide. Quantum dot (nanocrystal) technology is an area currently under investigation as a replacement for conventional floating gates in scaled NVM devices. One specific application uses singularly isolated silicon nanocrystals as discrete storage elements to store the charge in the floating gate. The isolated nature of each of the nanocrystals reduces the floating gate's vulnerability to charge leakage that results from defects in the underlying tunnel oxide. Instead of providing a leakage path for the entire floating gate, the defect(s) provide a leakage path only for individually charged nanocrystals. Typically, the charge leakage from a single nanocrystal will not affect the overall charge associated with the floating gate.
The charge on the floating gate nanocrystals can be used to regulate the conductivity of the underlying channel in the NVM semiconductor device. The two states of the nanocrystal floating gate, which include nanocrystals uncharged and nanocrystals charged to an average uniform density (in electrons per nanocrystal) can be distinguished by the observed conductivity change in the memory's channel which manifests itself as a threshold voltage (VT) shift. Two important device parameters for NVM nanocrystal floating gates include the Vτ shift magnitude and the charge retention time. The V shift magnitude between the uncharged state and the charged state depends on the average number of electrons injected per nanocrystal during the write operation. The greater the average number of electrons stored, the greater the Vτ shift. Moreover, a corresponding ability to detect the Vτ shift also increases with the number of electrons stored in the nanocrystal.
However, coulomb repulsion effects can be significant in nanocrystals, and coulomb charging energy can limit injection of electrons into the nanocrystal. For a given write operation pulse, there is a saturation of the number of electrons that are accommodated in the nanocrystal. As soon as a first electron is injected into the nanocrystal, subsequently injected electrons encounter coulombic repulsion from the negatively charged nanocrystal and tend to leak out. Thus, the retention time of the subsequently injected electron(s) is reduced. Therefore, at a given tunnel oxide thickness, the prior art is incapable of increasing a nanocrystal' s Vτ shift without adversely affecting the charge retention time associated with the nanocrystal.
Brief Description of the Drawings The present invention is illustrated by way of example and not limitation in the accompanying figures, in which like references indicate similar elements, and in which: FIG. 1 includes a cross sectional view of a non-volatile memory device that includes doped floating gate nanocrystals;
FIG. 2 includes an illustration of a band model energy diagram of prior art intrinsic (undoped) nanocrystals;
FIG. 3 includes an illustration of the band model energy diagram shown in FIG. 2 after injecting an electron into a nanocrystal.
FIG. 4 includes an illustration of an energy band diagram showing excitation of an electron from the doner energy band to the conduction band of a doped nanocrystal;
FIG. 5 includes an illustration showing an energy band diagram of the doped nanocrystal shown in FIG. 4 after an erase operation;
FIG. 6 includes an illustration showing an energy band diagram of the doped nanocrystal shown in FIG. 5 after a write operation.
Skilled artisans appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve the understanding of the embodiments of the present invention.
Detailed Description A memory cell, its method of formation and operation are disclosed. In accordance with one embodiment, the memory cell comprises a first current carrying electrode, a second current carrying electrode, a control electrode, and doped discontinuous storage elements. In accordance with an alternative embodiment, memory cell programming is accomplished by removing or adding an average of approximately at least a first charge (electron(s) or hole(s)) from each of the doped discontinuous storage elements. Embodiments of the present invention will now be discussed with reference to the accompanying figures. FIG. 1 illustrates a cross-sectional view of an embodiment of the present invention that includes a NVM E2PROM semiconductor device 101. The semiconductor device 101 is between isolation regions 14 and portions of it formed within a semiconductor substrate 10. The semiconductor device 101 includes source and drain regions 12, a tunnel dielectric 16, a floating gate comprised of doped nanocrystals 17, a control dielectric 18, a control electrode 19, and spacers 15.
In accordance with one embodiment, the semiconductor substrate 10 is a monocrystalline silicon substrate. Alternatively, the semiconductor substrate can include a silicon-on-insulator substrate, or any other substrate used in the manufacture of semiconductor devices. The isolation regions 14 provide electrical isolation to active regions of the semiconductor substrate and are formed using conventional methods, which can include shallow trench isolation (STI), local oxidation of silicon (LOCOS), buffered poly LOCOS, or the like.
A sequence of processing steps will now be discussed that describe in detail the formation of the semiconductor device 101, shown in FIG. 1. The tunnel dielectric 16 is initially formed as a tunnel dielectric layer overlying the semiconductor substrate 10. The tunnel dielectric layer typically includes a dielectric material, such as silicon dioxide (Siθ2). Alternative dielectric materials can include silicon nitride, hafnium oxide (Hf02), zirconium oxide (Zr02), tantalum pentoxide (Ta Os), or the like. In accordance with one embodiment, a Si02 tunnel dielectric layer is formed using a conventional thermal oxidation process. Alternative deposition methods can be used depending on the dielectric material being deposited. These deposition methods can include chemical vapor deposition (CVD), atomic layer deposition (ALD), or the like. Chemical vapor deposition processes as used herein can refer to low pressure CVD (LPCVD), atmospheric pressure CVD (APCVD), plasma enhanced CVD (PECVD) or the like. In one specific embodiment, the thickness of the Si02 tunnel dielectric layer is approximately 3.0 nanometers (nm). Typically, the tunnel dielectric layer has a silicon dioxide or an electrical equivalent oxide thickness (EOT) in a range of approximately 1.0-7.0 nm. For the purposes of this specification, the electrical equivalent oxide thickness refers to the thickness of a dielectric scaled by the ratio of its dielectric constant to the dielectric constant of silicon dioxide (silicon dioxide having a dielectric constant of approximately 3.9).
Overlying the tunnel dielectric 16 are doped nanocrystals 17. In accordance with one embodiment, the doped nanocrystals 17 can be formed by first depositing an amorphous layer of a semiconductor material, such as amorphous silicon, over the tunnel dielectric layer. The amorphous silicon layer can be deposited using a conventional CVD process. In one specific embodiment, the thickness of the deposited amorphous silicon layer is approximately 1.0 nm. Typically, the thickness of the deposited amorphous silicon layer is in range of approximately 0.5-1.5 nm. In alternative embodiments the amorphous layer can be formed using other materials, such a germanium, gallium arsenide, aluminum gallium arsenide, silicon carbide, silicon nitride, or the like.
The amorphous silicon layer can be doped with impurities by a variety of methods, such as in-situ CVD doping during deposition of the amorphous silicon layer or using ion-implantation after depositing the amorphous silicon layer. Dopant species (i.e. impurities) can include Group V (n-type) dopants, such as phosphorus, arsenic, antimony or the like, or Group III (p- type) dopants such as boron, indium, gallium, or the like depending on the type of charge (i.e. electron or hole) used to program the floating gate. In accordance with one embodiment, the amorphous silicon layer is doped with dopant species at a concentration that produces an average of at least one dopant atom for every subsequently formed nanocrystal. In one specific embodiment, the amorphous silicon layer is doped with phosphorus at a concentration of approximately 10 cm' or, alternatively, a dose of approximately 10 phosphorus atoms/cm .
After depositing the doped amorphous silicon layer, the substrate is annealed to form the doped nanocrystals 17. In accordance with one embodiment, the anneal includes a two step annealing process. The substrate is first annealed using a rapid thermal annealing (RTA) process at a temperature in a range of 700-900 degrees Celsius for approximately 5-15 seconds to promote formation of silicon crystal nuclei in the amorphous silicon layer. The substrate is then annealed again using a furnace annealing process at a temperature in a range of approximately 600-800 degrees Celsius for approximately one hour. The furnace anneal promotes separation of the amorphous silicon layer and subsequent growth of individual isolated nanocrystals 17. The isolated nanocrystals have diameters that typically range from approximately 4.0-6.0 nm and average approximately 5.0 nm. In addition, the space separating the isolated nanocrystals typically ranges from approximately 4.0-6.0 nm and averages approximately 5.0 nm. The resulting doped nanocrystals have a density that is approximately 1E12 nanocrystals/cm2 overlying the tunnel oxide. Thus, the density of nanocrystals (1E12 nanocrystals/cm ) approximates the dose (1E12) of the phosphorus species in the amorphous silicon layer prior to anneal. Therefore, after performing the furnace annealing process, there is on average, approximately one phosphorus dopant atom per nanocrystal 17.
After forming the doped nanocrystals 17, a control dielectric layer that will subsequently form the control dielectric 18 is formed over the nanocrystals 17. In accordance with one embodiment, the control dielectric layer is an undoped CVD deposited oxide layer. Alternatively, the control dielectric layer can be formed using other deposition processes, and can include other dielectric materials or combinations of dielectric materials, such as an oxide-nitride-oxide (ONO) film stack, or the like. The formation of the control dielectric is considered conventional to one of ordinary skill in the art. Typically, the thickness of the control dielectric is in a range of approximately 5.0-20.0 nm. More typically the thickness of the control dielectric is in a range of approximately 5.0-10.0 nm. In one specific embodiment the thickness of the control dielectric is approximately 10.0 nm. Formed overlying the control dielectric layer is a control gate layer that is subsequently used to form the control gate 19. In accordance with one embodiment, the control gate layer is a CVD deposited polysilicon layer. The polysilicon layer can be doped in-situ with a p-type dopant (or an n-type dopant depending of the type of semiconductor device formed) or, if desired, during subsequent processing using ion implantation. In addition, subsequent processing can optionally include salicidation of the polysilicon. The control gate layer thickness is typically in a range of approximately 150- 700 nm.
After depositing the control gate layer, the substrate is patterned with resist and etched to form the film stack shown in FIG. 1. In accordance with one embodiment, the patterned film stack is etched using a conventional silicon reactive ion etch (RLE) process to remove the unpattemed portions of control gate layer 19 and expose the control oxide layer 18. A portion of the control gate dielectric layer overlying the nanocrystals may also removed during this process. The resist layer is then removed and the substrate 10 is processed through a polysilicon reoxidation process. This process involves heating the substrate to a temperature between approximately 800 C and 900 C in an oxygen ambient and results in the growth of approximately 10.0 nm of silicon dioxide on the polysilicon control gate. The polysilicon reoxidation process converts the silicon nanocrystals that are exposed to the ambient environment (i.e. not positioned between the control gate and the tunnel oxide to silicon dioxide). Then, the remaining control oxide layer 18, the oxidized nanocrystals, and the tunnel oxide 16 are removed using a conventional oxide etch process.
In an alternative embodiment, it may not be necessary to oxidize (or remove) the nanocrystals from the unpattemed areas, in which case the extent of polysilicon reoxidation may be reduced such that the amount of silicon dioxide formed on the polysilicon control gate is approximately 4.0 nm. This thickness is consistent with values typically found in a conventional complimentary metal oxide semiconductor (CMOS) process After etching the unpattemed control gate portions, the control dielectric and the tunnel dielectric are removed using a conventional dielectric etch process. In this embodiment, the etch selectivity of the nanocrystals to the dielectric materials may be sufficient to remove the nanocrystals. On the other hand, the presence of residual nanocrystals may be acceptable in terms of the reliability and performance of the semiconductor device.
After forming the patterned film stack that includes remaining portions of control gate 19, the control dielectric 18, the nanocrystals 17, and the tunnel dielectric 16, spacers 15 and source/drain regions are formed to produce the semiconductor device 101 shown in FIG. 1. The spacer formation and the source/drain region formation are considered conventional to one of ordinary skill in the art. Although not specifically illustrated in FIG. 1, the substrate can subsequently be processed using conventional method to form interlevel dielectric (ILD) layers, interconnects, and additional device circuitry that can be used in conjunction with the semiconductor device 101. The doped silicon nanocrystals 17, shown in FIG. 1 can be used advantageously to increase the overall charge and V shift associated with the nanocrystal without encountering the coulombic repulsion problems that negatively impact the charge retention time of prior art memory cells having undoped nanocrystals. This and other advantages will become apparent during the following discussion with reference to FIGs. 2-6.
FIG. 2 includes an illustration of a band model energy diagram for silicon nanocrystals used by a prior art floating gate. Each valance band (VB) 24 dash and its associated conduction band (CB) 25 dash are representative of an individual nanocrystal in the floating gate. The Fermi energy band (Ef) 26 is positioned between the conduction band 25 and valance band 24 of the nanocrystals. The hatched regions 22 associated with each of the nanocrystal valance bands 24 indicate that the valance bands are completely full of electrons. The outlined element 28 corresponds a single nanocrystal in the floating gate. Although the injection and removal of electrons (or holes) in FIGs. 2-6 will be discussed with respect to a single nanocrystal, one of ordinary skill in the art recognizes that a single nanocrystal is being used for illustrative purposes; and that other nanocrystals in the floating gate will behave similarly when appropriate biasing conditions are applied. As illustrated in FIG. 2, no electrons have been added to the conduction band for any of the nanocrystals. Therefore a neutral electrical charge is associated with each nanocrystal (and the floating gate). The band model energy state illustrated in FIG. 2 is uncharged and could correspond to an erase programmed state in a prior art floating gate. FIG. 3 illustrates the band model energy diagram shown FIG. 2 and additionally shows that nanocrystal 28 has been programmed and now includes an electron 30 in the conduction band 25 of the nanocrystal 28. The electron 30 can be added to the floating gate's nanocrystals by forward biasing the memory cells control gate thereby injecting electrons from the inverted channel region of a memory cell, through the tunnel dielectric, and into the conduction band of each of the nanocrystals The presence of the charge associated with the additional electron produces a stored charge that reduces conduction in the inverted channel (i.e. increases the Vτ of the memory cell). The floating gate's nanocrystals can similarly be deprogrammed by removing the charge stored from the nanocrystal by reverse biasing the control gate such that the energy at the channel surface is lowered with respect to the control gate allowing the electron to tunnel back into the substrate.
An average of one stored electron per nanocrystal equates to a threshold voltage shift of approximately 0.3-0.7 volts for a floating gate having a nanocrystal density of approximately 1E12 cm" and a control dielectric thickness of approximately 5.0-10.0 nm. However, the charge associated with the stored electrons produces coulombic repulsion effects. These effects make the injection of additional electrons into each of the nanocrystals problematic and can limit the magnitude of the threshold voltage shift of the semiconductor device.
The present invention, which uses doped nanocrystals overcomes the limitations of the prior art nanocrystals. The present inventors have found that doped nanocrystals can advantageously be used to increase the threshold voltage shift of the floating gate without encountering coulombic repulsion affects associated with the prior art nanocrystals. FIGs. 4-6 include band model energy diagrams illustrating an embodiment of the present invention. Specifically FIGs. 4-6 illustrate the behavior of electrons in nanocrystals doped with approximately one dopant atom per nanocrystal during erase and write operations of the floating gate that includes the nanocrystals 17 shown in FIG. 1. Although, the specific programming and movement of electrons shown in FIGs. 4-6 are with respect to a single doped nanocrystal 171, one of ordinary skill in the art recognizes that approximately each of the doped nanocrystals in the floating gate 17 will respond similarly to doped nanocrystal 171 under the appropriate biasing conditions.
FIG. 4 illustrates a band model energy diagram in which an electron contributed by n-type dopant changes from an initial donor energy state E into the conduction band CB of a nanocrystal 171. Included in FIG. 4 are valence bands 44 and their associated conduction bands 45 for other individual nanocrystals in the floating gate. Associated with each nanocrystal is an energy level Ed, which is allowed for by the presence of the n-type dopant atom in the silicon nanocrystals. Initially, the electron 47 associated with the n-type dopant is loosely bound to the dopant atom in the energy level Ed. However, it is easily and quickly excited into the conduction band CB, as illustrated by the transition of electron 47 from position 461 to position 451 in FIG. 4. After reaching the conduction band, the electron is free to move between individual silicon atoms in the nanocrystal (not shown). However, despite the presence of the electron, unlike the prior art, the nanocrystal remains in a state of electrical neutrality. FIG. 5 illustrates that the electron 47 shown with respect to FIG. 4 has been removed from the conduction band CB of the nanocrystal 171. In accordance with one embodiment of the present invention, this corresponds to an erase operation of the nanocrystal in the floating gate. The removal of the electron is accomplished by biasing one or both of the control gate 19 and the source/drain regions (current carrying electrodes) 12 shown in FIG. 1, such that the energy at the channel surface is lowered with respect to the control gate, for example, by applying a potential difference of approximately negative 3 to negative 5 volts between the control gate and the substrate. After erasing, the conduction band 45 and the dopant energy level 46 are void of electrons and the valance band 44 is full, as shown in FIG. 5. The net charge of the nanocrystal 171 is positive due to the positively charged donor state.
In accordance with one embodiment, a write operation to the memory cell's floating gate can be performed by injecting a first electron 62 and, optionally, a second electron 64 into the nanocrystal 171 by appropriately biasing the control gate relative to the channel. At the given tunnel dielectric thickness range, the threshold voltage shift increase associated with the addition of the electron is in a range 0.3 - 0.7 volts. The first injected electron can replace the electron originally supplied by the dopant atom in the nanocrystal in FIG. 4. The electron can reside either in either the dopant energy level position 661 or the conduction band position 651. After the first electron is injected into the nanocrystal, the charge associated with the nanocrystal is substantially neutral. The second electron 64 can then be introduced into the nanocrystal by appropriately biasing the control gate. The first electron 62 and the second electron 64 can be injected as part of a single programming operation or as discrete programming operations. This can be accomplished by either controlling the program time at a fixed programming voltage or by varying the prograπuriing voltage at a fixed programming time or a combination of the two methods. Unlike the prior art memory cell, however, the second electron is being injected into a neutrally charged nanocrystal and is therefore not subjected to the coulombic blockade effects associated with prior art nanocrystals. Thus, the second electron 64 can be injected into the nanocrystal without experiencing the leakage problems experienced by prior art floating gates. The second injected electron 64 can reside in either the dopant energy level 46 (if unoccupied) or in the conduction band 45. The additional threshold voltage shift increase associated with the second injected electron to will be in a range 0.3 - 0.7 volts. The combined total threshold voltage shift in the floating gate is, therefore, the result of the contribution of two electrons per nanocrystal and is in a range of approximately 0.6-1.4 volts. The net charge associated with the nanocrystals after the electron is added is negative. During subsequent operations, the control gate/substrate can be biased to remove one or both of the stored electrons or to replace the removed electrons in the nanocrystal. The present invention can be readily extended to include the use of p-type dopants (holes) to create the charge in the memory cell's floating gate. In such embodiments the floating gate is doped with a p-type dopant, for example, boron, and the resulting hole contributes to a charge in the nanocrystals valence band. In addition, these embodiments can also be extended to include doubly ionized dopant species, such as doubly ionized phosphorus or other dopants having multiple electrons or holes that could occupy energy states between the valence band and conduction band of the silicon nanocrystal (i.e. Group VIA, VILA or Group LIB, IB dopants). The removal or addition of the charges associated with the dopants can be used discretely to program a multi-state memory or to increase the overall threshold voltage shift of the device.
Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed in accordance with alternative embodiments of the present invention. In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms "comprises," "comprising," or any other variation thereof, are intended to cover a nonexclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.

Claims

1. A memory cell (101) comprising: a first current carrying electrode (12), a second current carrying electrode (12), a control electrode (19), and discontinuous storage elements (17), wherein the discontinuous storage elements contain dopant atoms.
2. The memory cell of claim 1, wherein the discontinuous storage elements include a material selected from a group consisting of silicon, germanium, gallium arsenide, aluminum gallium arsenide, silicon carbide, and silicon nitride.
3. The memory cell (101) of claim 1, wherein the dopant atoms are selected from a group consisting of phosphorus, boron, indium, and arsenic.
4. A method for programming a memory cell comprising: providing a memory cell (101) that includes: a first current carrying electrode (12); a second current carrying electrode (12); a control electrode (19); a plurality of discontinuous storage elements (17), wherein the discontinuous storage elements contain dopant atoms; and removing at least a first charge (30, 62, 64) from the discontinuous storage elements (17) wherein the at least the first charge (30, 62, 64) contains a first polarity.
5. The method of claim 4, wherein removing at least the first charge is further characterized as an erase operation for a non-volatile memory cell.
6. The method of claim 4, further comprising injecting at least a second charge with the first polarity into the discontinuous storage elements.
7. A method for programming a memory cell comprising: providing a memory cell (101) that includes: a first current carrying electrode (12); a second current carrying electrode (12); a control electrode (19); a plurality of discontinuous storage elements (17), wherein each of the discontinuous storage elements (17) contain at least one dopant atom; and adding at least a first charge (30, 62, 64) to each of the plurality of discontinuous storage elements (17).
8. The method of claim 7 wherein the first charge is further characterized as an electron
9. The method of claim 7 wherein the first charge is further characterized as a hole.
0. A method for forming a memory cell, comprising: forming a first dielectric layer (16) over a semiconductor substrate
(10); forming doped discontinuous storage elements (17) over the first dielectric layer (16); forming a second dielectric layer (18) over the doped discontinuous storage elements (17); forming a conductive layer (19) over the second dielectric layer (18); patterning the semiconductor substrate (10) to expose portions of the conductive layer (19); removing exposed portions of the conductive layer (19) to expose portions of the second dielectric layer (18); removing exposed portions of the second dielectric layer (18) to expose portions of the first dielectric layer (16); and removing exposed portions of the first dielectric layer (16).
PCT/US2001/006842 2000-03-14 2001-03-02 Memory cell, method of formation, and operation WO2001069607A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE60117132T DE60117132T2 (en) 2000-03-14 2001-03-02 STORAGE CELL WITH DOTED NANOCRYSTALLES, MANUFACTURING METHOD AND METHOD OF OPERATION
JP2001567595A JP2003527747A (en) 2000-03-14 2001-03-02 Memory cell, method of manufacturing and operating method
AU2001247263A AU2001247263A1 (en) 2000-03-14 2001-03-02 Memory cell, method of formation, and operation
EP01920186A EP1269477B1 (en) 2000-03-14 2001-03-02 Memory cell with doped nanocrystals, method of formation, and operation

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/524,916 2000-03-14
US09/524,916 US6320784B1 (en) 2000-03-14 2000-03-14 Memory cell and method for programming thereof

Publications (2)

Publication Number Publication Date
WO2001069607A2 true WO2001069607A2 (en) 2001-09-20
WO2001069607A3 WO2001069607A3 (en) 2002-03-21

Family

ID=24091168

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/006842 WO2001069607A2 (en) 2000-03-14 2001-03-02 Memory cell, method of formation, and operation

Country Status (8)

Country Link
US (1) US6320784B1 (en)
EP (1) EP1269477B1 (en)
JP (1) JP2003527747A (en)
KR (1) KR100705301B1 (en)
AU (1) AU2001247263A1 (en)
DE (1) DE60117132T2 (en)
TW (1) TW493268B (en)
WO (1) WO2001069607A2 (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6559470B2 (en) 2000-06-22 2003-05-06 Progressed Technologies, Inc. Negative differential resistance field effect transistor (NDR-FET) and circuits using the same
US6594193B2 (en) 2000-06-22 2003-07-15 Progressent Technologies, Inc. Charge pump for negative differential resistance transistor
US6724655B2 (en) 2000-06-22 2004-04-20 Progressant Technologies, Inc. Memory cell using negative differential resistance field effect transistors
US6727548B1 (en) 2002-06-28 2004-04-27 Progressant Technologies, Inc. Negative differential resistance (NDR) element and memory with reduced soft error rate
US6795337B2 (en) 2002-06-28 2004-09-21 Progressant Technologies, Inc. Negative differential resistance (NDR) elements and memory device using the same
US6806117B2 (en) 2002-12-09 2004-10-19 Progressant Technologies, Inc. Methods of testing/stressing a charge trapping device
US6812084B2 (en) 2002-12-09 2004-11-02 Progressant Technologies, Inc. Adaptive negative differential resistance device
JP2004336059A (en) * 2003-05-07 2004-11-25 Hynix Semiconductor Inc Method for manufacturing semiconductor device
EP1571702A2 (en) * 2004-03-04 2005-09-07 Samsung Electronics Co., Ltd. Method of manufacturing memory device comprising gate having uniformly distributed silicon nano dots
US7005711B2 (en) 2002-12-20 2006-02-28 Progressant Technologies, Inc. N-channel pull-up element and logic circuit
US7995380B2 (en) 2001-12-21 2011-08-09 Synopsys, Inc. Negative differential resistance pull up element for DRAM
CN103515206A (en) * 2012-06-19 2014-01-15 中芯国际集成电路制造(上海)有限公司 Preparation method for nanometer quantum dot floating gate

Families Citing this family (83)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100545706B1 (en) * 2000-06-28 2006-01-24 주식회사 하이닉스반도체 Semiconductor device manufacturing method
US6400610B1 (en) * 2000-07-05 2002-06-04 Motorola, Inc. Memory device including isolated storage elements that utilize hole conduction and method therefor
US6602805B2 (en) * 2000-12-14 2003-08-05 Macronix International Co., Ltd. Method for forming gate dielectric layer in NROM
KR100455282B1 (en) * 2001-01-11 2004-11-08 삼성전자주식회사 Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US20020102797A1 (en) * 2001-02-01 2002-08-01 Muller David A. Composite gate dielectric layer
US6531731B2 (en) * 2001-06-15 2003-03-11 Motorola, Inc. Integration of two memory types on the same integrated circuit
US6455890B1 (en) * 2001-09-05 2002-09-24 Macronix International Co., Ltd. Structure of fabricating high gate performance for NROM technology
US6656792B2 (en) * 2001-10-19 2003-12-02 Chartered Semiconductor Manufacturing Ltd Nanocrystal flash memory device and manufacturing method therefor
US6750066B1 (en) * 2002-04-08 2004-06-15 Advanced Micro Devices, Inc. Precision high-K intergate dielectric layer
US7105425B1 (en) * 2002-05-16 2006-09-12 Advanced Micro Devices, Inc. Single electron devices formed by laser thermal annealing
US7193893B2 (en) * 2002-06-21 2007-03-20 Micron Technology, Inc. Write once read only memory employing floating gates
US7154140B2 (en) * 2002-06-21 2006-12-26 Micron Technology, Inc. Write once read only memory with large work function floating gates
US6804136B2 (en) 2002-06-21 2004-10-12 Micron Technology, Inc. Write once read only memory employing charge trapping in insulators
US7221017B2 (en) 2002-07-08 2007-05-22 Micron Technology, Inc. Memory utilizing oxide-conductor nanolaminates
US7221586B2 (en) 2002-07-08 2007-05-22 Micron Technology, Inc. Memory utilizing oxide nanolaminates
US7847344B2 (en) 2002-07-08 2010-12-07 Micron Technology, Inc. Memory utilizing oxide-nitride nanolaminates
US6690059B1 (en) 2002-08-22 2004-02-10 Atmel Corporation Nanocrystal electron device
US6808986B2 (en) * 2002-08-30 2004-10-26 Freescale Semiconductor, Inc. Method of forming nanocrystals in a memory device
US7259984B2 (en) * 2002-11-26 2007-08-21 Cornell Research Foundation, Inc. Multibit metal nanocrystal memories and fabrication
US7045851B2 (en) * 2003-06-20 2006-05-16 International Business Machines Corporation Nonvolatile memory device using semiconductor nanocrystals and method of forming same
DE10336876B4 (en) * 2003-08-11 2006-08-24 Infineon Technologies Ag Memory cell with nanocrystals or nanodots and process for their preparation
US6958265B2 (en) * 2003-09-16 2005-10-25 Freescale Semiconductor, Inc. Semiconductor device with nanoclusters
JP4072621B2 (en) * 2003-10-23 2008-04-09 国立大学法人名古屋大学 Silicon nanocrystal fabrication method and floating gate type memory capacitor structure fabrication method
TWI276206B (en) * 2003-11-25 2007-03-11 Promos Technologies Inc Method for fabricating flash memory device and structure thereof
US7776758B2 (en) 2004-06-08 2010-08-17 Nanosys, Inc. Methods and devices for forming nanostructure monolayers and devices including such monolayers
CN102064102B (en) * 2004-06-08 2013-10-30 桑迪士克公司 Methods and devices for forming nanostructure monolayers and devices including such monolayers
US7968273B2 (en) * 2004-06-08 2011-06-28 Nanosys, Inc. Methods and devices for forming nanostructure monolayers and devices including such monolayers
US8563133B2 (en) * 2004-06-08 2013-10-22 Sandisk Corporation Compositions and methods for modulation of nanostructure energy levels
US7091130B1 (en) 2004-06-25 2006-08-15 Freescale Semiconductor, Inc. Method of forming a nanocluster charge storage device
US7091089B2 (en) * 2004-06-25 2006-08-15 Freescale Semiconductor, Inc. Method of forming a nanocluster charge storage device
US7160775B2 (en) * 2004-08-06 2007-01-09 Freescale Semiconductor, Inc. Method of discharging a semiconductor device
KR100615093B1 (en) * 2004-08-24 2006-08-22 삼성전자주식회사 Method of manufacturing a non-volatile memory device with nanocrystal storage
US7430137B2 (en) * 2004-09-09 2008-09-30 Actel Corporation Non-volatile memory cells in a field programmable gate array
US7098505B1 (en) 2004-09-09 2006-08-29 Actel Corporation Memory device with multiple memory layers of local charge storage
US7301197B2 (en) * 2004-09-21 2007-11-27 Atmel Corporation Non-volatile nanocrystal memory transistors using low voltage impact ionization
US7518179B2 (en) 2004-10-08 2009-04-14 Freescale Semiconductor, Inc. Virtual ground memory array and method therefor
US7361543B2 (en) * 2004-11-12 2008-04-22 Freescale Semiconductor, Inc. Method of forming a nanocluster charge storage device
US20060140009A1 (en) * 2004-12-23 2006-06-29 Bohumil Lojek Programming method for nanocrystal memory device
US7183159B2 (en) * 2005-01-14 2007-02-27 Freescale Semiconductor, Inc. Method of forming an integrated circuit having nanocluster devices and non-nanocluster devices
US7361567B2 (en) * 2005-01-26 2008-04-22 Freescale Semiconductor, Inc. Non-volatile nanocrystal memory and method therefor
US7338894B2 (en) * 2005-01-26 2008-03-04 Freescale Semiconductor, Inc. Semiconductor device having nitridated oxide layer and method therefor
KR100682932B1 (en) 2005-02-16 2007-02-15 삼성전자주식회사 Nonvolatile memory device and fabrication method of the same
US20060199335A1 (en) * 2005-03-04 2006-09-07 Freescale Semiconductor, Inc. Electronic devices including non-volatile memory structures and processes for forming the same
US20060231889A1 (en) * 2005-04-13 2006-10-19 Tupei Chen Two-terminal solid-state memory device and two-terminal flexible memory device based on nanocrystals or nanoparticles
US7161831B2 (en) * 2005-06-10 2007-01-09 Macronix International Co., Ltd. Leaf plot analysis technique for multiple-side operated devices
US7112490B1 (en) * 2005-07-25 2006-09-26 Freescale Semiconductor, Inc. Hot carrier injection programmable structure including discontinuous storage elements and spacer control gates in a trench
US7285819B2 (en) * 2005-07-25 2007-10-23 Freescale Semiconductor, Inc. Nonvolatile storage array with continuous control gate employing hot carrier injection programming
US7226840B2 (en) * 2005-07-25 2007-06-05 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7619270B2 (en) * 2005-07-25 2009-11-17 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US7205608B2 (en) * 2005-07-25 2007-04-17 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US7211487B2 (en) * 2005-07-25 2007-05-01 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7394686B2 (en) * 2005-07-25 2008-07-01 Freescale Semiconductor, Inc. Programmable structure including discontinuous storage elements and spacer control gates in a trench
US7256454B2 (en) * 2005-07-25 2007-08-14 Freescale Semiconductor, Inc Electronic device including discontinuous storage elements and a process for forming the same
US7642594B2 (en) * 2005-07-25 2010-01-05 Freescale Semiconductor, Inc Electronic device including gate lines, bit lines, or a combination thereof
US7619275B2 (en) * 2005-07-25 2009-11-17 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7314798B2 (en) * 2005-07-25 2008-01-01 Freescale Semiconductor, Inc. Method of fabricating a nonvolatile storage array with continuous control gate employing hot carrier injection programming
US20070020840A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Programmable structure including nanocrystal storage elements in a trench
US7582929B2 (en) * 2005-07-25 2009-09-01 Freescale Semiconductor, Inc Electronic device including discontinuous storage elements
US7250340B2 (en) * 2005-07-25 2007-07-31 Freescale Semiconductor, Inc. Method of fabricating programmable structure including discontinuous storage elements and spacer control gates in a trench
US7262997B2 (en) * 2005-07-25 2007-08-28 Freescale Semiconductor, Inc. Process for operating an electronic device including a memory array and conductive lines
KR100690925B1 (en) * 2005-12-01 2007-03-09 삼성전자주식회사 Nano crystal nonvolatile semiconductor integrated circuit device and fabrication method thereof
US20070158734A1 (en) * 2006-01-09 2007-07-12 Freescale Semiconductor, Inc. Electronic device with a multi-gated electrode structure and a process for forming the electronic device
US7709402B2 (en) 2006-02-16 2010-05-04 Micron Technology, Inc. Conductive layers for hafnium silicon oxynitride films
US7767588B2 (en) * 2006-02-28 2010-08-03 Freescale Semiconductor, Inc. Method for forming a deposited oxide layer
US7592224B2 (en) 2006-03-30 2009-09-22 Freescale Semiconductor, Inc Method of fabricating a storage device including decontinuous storage elements within and between trenches
KR100735534B1 (en) * 2006-04-04 2007-07-04 삼성전자주식회사 Nano crystal nonvolatile semiconductor integrated circuit device and fabrication method thereof
KR100785015B1 (en) * 2006-05-18 2007-12-12 삼성전자주식회사 Nonvolatile memory device comprising Si nanocrystal as floating gate and method of manufacturing the same
US7432158B1 (en) 2006-07-25 2008-10-07 Freescale Semiconductor, Inc. Method for retaining nanocluster size and electrical characteristics during processing
US7445984B2 (en) 2006-07-25 2008-11-04 Freescale Semiconductor, Inc. Method for removing nanoclusters from selected regions
US7667260B2 (en) * 2006-08-09 2010-02-23 Micron Technology, Inc. Nanoscale floating gate and methods of formation
KR100779566B1 (en) * 2006-12-08 2007-11-28 한양대학교 산학협력단 Nano floating gate non-volatile memory device and a fabrication method thereof
US7651916B2 (en) 2007-01-24 2010-01-26 Freescale Semiconductor, Inc Electronic device including trenches and discontinuous storage elements and processes of forming and using the same
US7572699B2 (en) * 2007-01-24 2009-08-11 Freescale Semiconductor, Inc Process of forming an electronic device including fins and discontinuous storage elements
US7838922B2 (en) * 2007-01-24 2010-11-23 Freescale Semiconductor, Inc. Electronic device including trenches and discontinuous storage elements
JP4854591B2 (en) * 2007-05-14 2012-01-18 株式会社日立国際電気 Semiconductor device manufacturing method and substrate processing apparatus
KR100929397B1 (en) * 2007-11-21 2009-12-02 한양대학교 산학협력단 Nonvolatile Memory Device Using Silicon Carbide Nanoparticles and Manufacturing Method Thereof
US8067803B2 (en) 2008-10-16 2011-11-29 Micron Technology, Inc. Memory devices, transistor devices and related methods
US7871886B2 (en) 2008-12-19 2011-01-18 Freescale Semiconductor, Inc. Nanocrystal memory with differential energy bands and method of formation
US7799634B2 (en) * 2008-12-19 2010-09-21 Freescale Semiconductor, Inc. Method of forming nanocrystals
CN103283031B (en) * 2010-09-22 2016-08-17 第一太阳能有限公司 Comprise the photovoltaic devices in n-type dopant source
FR2971618B1 (en) * 2011-02-11 2015-07-31 Commissariat Energie Atomique METHOD FOR OBTAINING A NETWORK OF NANOMETERIC PLOTS
CN103236400B (en) * 2013-03-29 2015-07-08 京东方科技集团股份有限公司 Production method of low-temperature polysilicon thin film and production method of thin-film transistor
US9634105B2 (en) * 2015-01-14 2017-04-25 Taiwan Semiconductor Manufacturing Co., Ltd. Silicon nano-tip thin film for flash memory cells

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5714766A (en) * 1995-09-29 1998-02-03 International Business Machines Corporation Nano-structure memory device
EP0849742A1 (en) * 1996-12-13 1998-06-24 STMicroelectronics S.A. Four states memory cell
WO1999033120A1 (en) * 1997-12-19 1999-07-01 Commissariat A L'energie Atomique Multilevel memory device with coulomb barrier, method for making same and reading/writing/erasing method of such a device
US6159620A (en) * 1997-03-31 2000-12-12 The Regents Of The University Of California Single-electron solid state electronic device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62204955A (en) * 1986-03-05 1987-09-09 Minolta Camera Co Ltd Character image generation circuit
JPS63237580A (en) * 1987-03-26 1988-10-04 Toshiba Corp Semiconductor device and manufacture of the same
DE69123782T2 (en) * 1990-05-22 1997-07-10 Nec Corp Programmable, high-speed, non-volatile read only memory device fabricated using selective doping technology
US5446286A (en) * 1994-08-11 1995-08-29 Bhargava; Rameshwar N. Ultra-fast detectors using doped nanocrystal insulators
DE19534778C1 (en) * 1995-09-19 1997-04-03 Siemens Ag Method for generating the source areas of a flash EEPROM memory cell array

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5714766A (en) * 1995-09-29 1998-02-03 International Business Machines Corporation Nano-structure memory device
EP0849742A1 (en) * 1996-12-13 1998-06-24 STMicroelectronics S.A. Four states memory cell
US6159620A (en) * 1997-03-31 2000-12-12 The Regents Of The University Of California Single-electron solid state electronic device
WO1999033120A1 (en) * 1997-12-19 1999-07-01 Commissariat A L'energie Atomique Multilevel memory device with coulomb barrier, method for making same and reading/writing/erasing method of such a device

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
AHMED H: "Single Electronics with Metallic and Semiconducting Nanostructures" MICROELECTRONIC ENGINEERING,NL,ELSEVIER PUBLISHERS BV., AMSTERDAM, vol. 41-42, 1 March 1998 (1998-03-01), page 15 XP004111739 ISSN: 0167-9317 *
HANAFI H I ET AL: "FAST AND LONG RETENTION-TIME NANO-CRYSTAL MEMORY" IEEE TRANSACTIONS ON ELECTRON DEVICES,US,IEEE INC. NEW YORK, vol. 43, no. 9, 1 September 1996 (1996-09-01), pages 1553-1558, XP000614457 ISSN: 0018-9383 *
KANJANACHUCHAI S ET AL: "SINGLE HOLE TUNNELLING IN SIDE-GATED SIGE QUANTUM DOTS" EXTENDED ABSTRACTS OF THE INTERNATIONAL CONFERENCE ON SOLID STATE DEVICES AND MATERIALS,JAPAN SOCIETY OF APPLIED PHYSICS. TOKYO,JA, September 1998 (1998-09), pages 184-185, XP000823132 *
SHI Y ET AL: "Silicon nano-crystals based MOS memory and effects of traps on charge storage characteristics" 1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY. PROCEEDINGS (CAT. NO.98EX105), PROCEEDINGS OF FIFTH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY-ICSICT'98, BEIJING, CHINA, 21-23 OCT. 19, pages 838-841, XP002167855 1998, Piscataway, NJ, USA, IEEE, USA ISBN: 0-7803-4306-9 *

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6594193B2 (en) 2000-06-22 2003-07-15 Progressent Technologies, Inc. Charge pump for negative differential resistance transistor
US6724655B2 (en) 2000-06-22 2004-04-20 Progressant Technologies, Inc. Memory cell using negative differential resistance field effect transistors
US6559470B2 (en) 2000-06-22 2003-05-06 Progressed Technologies, Inc. Negative differential resistance field effect transistor (NDR-FET) and circuits using the same
US7995380B2 (en) 2001-12-21 2011-08-09 Synopsys, Inc. Negative differential resistance pull up element for DRAM
US6724024B1 (en) 2001-12-21 2004-04-20 Progressant Technologies, Inc. Field effect transistor pull-up/load element
US6727548B1 (en) 2002-06-28 2004-04-27 Progressant Technologies, Inc. Negative differential resistance (NDR) element and memory with reduced soft error rate
US6795337B2 (en) 2002-06-28 2004-09-21 Progressant Technologies, Inc. Negative differential resistance (NDR) elements and memory device using the same
US6806117B2 (en) 2002-12-09 2004-10-19 Progressant Technologies, Inc. Methods of testing/stressing a charge trapping device
US6812084B2 (en) 2002-12-09 2004-11-02 Progressant Technologies, Inc. Adaptive negative differential resistance device
US7005711B2 (en) 2002-12-20 2006-02-28 Progressant Technologies, Inc. N-channel pull-up element and logic circuit
JP2004336059A (en) * 2003-05-07 2004-11-25 Hynix Semiconductor Inc Method for manufacturing semiconductor device
EP1571702A2 (en) * 2004-03-04 2005-09-07 Samsung Electronics Co., Ltd. Method of manufacturing memory device comprising gate having uniformly distributed silicon nano dots
EP1571702A3 (en) * 2004-03-04 2007-07-11 Samsung Electronics Co., Ltd. Method of manufacturing memory device comprising gate having uniformly distributed silicon nano dots
CN103515206A (en) * 2012-06-19 2014-01-15 中芯国际集成电路制造(上海)有限公司 Preparation method for nanometer quantum dot floating gate

Also Published As

Publication number Publication date
TW493268B (en) 2002-07-01
EP1269477A2 (en) 2003-01-02
DE60117132D1 (en) 2006-04-20
KR100705301B1 (en) 2007-04-11
KR20020092383A (en) 2002-12-11
AU2001247263A1 (en) 2001-09-24
WO2001069607A3 (en) 2002-03-21
DE60117132T2 (en) 2006-07-13
JP2003527747A (en) 2003-09-16
US6320784B1 (en) 2001-11-20
EP1269477B1 (en) 2006-02-08

Similar Documents

Publication Publication Date Title
US6320784B1 (en) Memory cell and method for programming thereof
EP1107317B1 (en) Memory device
US7811886B2 (en) Split-gate thin film storage NVM cell with reduced load-up/trap-up effects
KR101117857B1 (en) Nonvolatile semiconductor memory and making method thereof
US9425326B2 (en) Vertical memory device and method for making thereof
EP1399965B1 (en) Isolation of sonos devices
US8466505B2 (en) Multi-level flash memory cell capable of fast programming
US6400610B1 (en) Memory device including isolated storage elements that utilize hole conduction and method therefor
EP2106618B1 (en) Method of making a non-volatile memory device
WO2006025997A2 (en) Programming, erasing, and reading structure for an nvm cell
WO2008112370A1 (en) Electronic device including channel regions lying at different elevations and processes of forming the same
KR100819003B1 (en) Method for fabricating non-volatile memory device
US9418864B2 (en) Method of forming a non volatile memory device using wet etching
US20100027355A1 (en) Planar double gate transistor storage cell
US20080083943A1 (en) Dual-gate memory device and optimization of electrical interaction between front and back gates to enable scaling
US20070007583A1 (en) Gate structure and related non-volatile memory device and method
US10164073B2 (en) Apparatus and method for memory device
US9337047B2 (en) Semiconductor device and method of making semiconductor device
KR100849993B1 (en) Nor flash memory usimg asymmetric schottky-barrier and fabricating method thereof
US6242773B1 (en) Self-aligning poly 1 ono dielectric for non-volatile memory
US20070007578A1 (en) Sub zero spacer for shallow MDD junction to improve BVDSS in NVM bitcell
JP2005285935A (en) Semiconductor memory device
KR100885797B1 (en) Nonvolatile memory device and method of manufacturing nonvolatile memory device
EP1748473A2 (en) Non-volatile memory transistor with distributed charge storage sites
EP1903602A2 (en) Non-volatile memory transistor

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: A3

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2001 567595

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1020027012007

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2001920186

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020027012007

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2001920186

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 2001920186

Country of ref document: EP