WO2001069811A1 - Non-linear echo cancellation for wireline modems and the like - Google Patents

Non-linear echo cancellation for wireline modems and the like Download PDF

Info

Publication number
WO2001069811A1
WO2001069811A1 PCT/US2001/001237 US0101237W WO0169811A1 WO 2001069811 A1 WO2001069811 A1 WO 2001069811A1 US 0101237 W US0101237 W US 0101237W WO 0169811 A1 WO0169811 A1 WO 0169811A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
echo
path
digital
nonlinear
Prior art date
Application number
PCT/US2001/001237
Other languages
French (fr)
Other versions
WO2001069811A8 (en
Inventor
Debajyoti Pal
Chung-Li Lu
Sujai Chari
Original Assignee
Virata Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Virata Corporation filed Critical Virata Corporation
Priority to AU2001243133A priority Critical patent/AU2001243133A1/en
Priority to EP01916065A priority patent/EP1264417A1/en
Priority to JP2001567151A priority patent/JP2003527032A/en
Publication of WO2001069811A1 publication Critical patent/WO2001069811A1/en
Publication of WO2001069811A8 publication Critical patent/WO2001069811A8/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B3/00Line transmission systems
    • H04B3/02Details
    • H04B3/20Reducing echo effects or singing; Opening or closing transmitting path; Conditioning for transmission in one direction or the other
    • H04B3/23Reducing echo effects or singing; Opening or closing transmitting path; Conditioning for transmission in one direction or the other using a replica of transmitted signal in the time domain, e.g. echo cancellers

Definitions

  • the present invention relates to wireline communications and more particularly to echo cancellation.
  • echo cancellation is used to remove from a received signal a portion of the signal attributable to reflection of a transmitted signal.
  • the bulk of an echo signal can be cancelled using linear techniques.
  • Linear echo cancellation may still leave substantial residual echo attributable to non-linear distortions within the communications channel.
  • One significant source of non-linear distortion is a transmit digital-to-analog converter (DAC).
  • DAC linearity is specified in terms of bits. For example, a 16-bit DAC may have only 15-bit linearity.
  • U.S. Patent 5,148,427 describes an arrangement using a fast trans versal-filter-based linear echo canceller and a slow, lookup-table (LUT) -based non-linear echo canceller.
  • the LUT is shown as consisting of five 16-word RAMs, for a total of 80 words of storage. For a particular sequence of data symbols, data words from respective locations within each RAM are summed together to form an estimate of a non-linear echo contribution for that data sequence.
  • U.S. Patent 4,669,116 describes a quite different arrangement in which a conventional transversal-filter-based echo canceller is adapted to cancel both linear and non-linear distortion by determining selected taps corresponding to prominent coefficients of the nonlinearity and adopting for those taps a non-linear structure to which a suitably calculated tap weight is applied.
  • the present invention provides for cancellation of non-linear distortions within the echo path of a communications system by characterizing the nonlinearity, performing digital processing of a data signal to cause substantially the same nonlinearity to be applied to the data signal, and inputting a resulting data signal to a non-linear echo-cancellation path.
  • the non-linear echo-cancellation path includes as a nonlinear echo canceller a transversal filter or the like.
  • a separate linear echo cancellation path is also provided. Training of the nonlinear echo canceller follows training of the linear echo canceller. This technique is particularly applicable to cancelling the effects of DAC nonlinearity, which can be readily characterized. Using this technique, cancellation improvement of about 3dB can readily be obtained.
  • the linearity requirements for the transmit DAC can be relaxed. A lower number of bits of precision allows for lower DAC power consumption. The technique is particularly applicable to DSL applications.
  • Figure 1 is a block diagram of a first portion of a communications transceiver in which the present invention may be used;
  • Figure 2 is a block diagram of a remaining portion of the communications transceiver of Figure 1 ;
  • Figure 3 is a block diagram of a first portion of a communications transceiver in which the present invention may be used;
  • FIG 4 is a block diagram of a remaining portion of the communications transceiver of Figure 3.
  • Figure 5 is a block diagram of a nonlinear echo canceller in accordance with one embodiment of the present invention.
  • FIG. 1 a block diagram is shown of a first portion of an "analog front end," or AFE, of a communications transceiver in which the present invention may be used.
  • the AFE may be divided into a transmit side and a receive side.
  • a hybrid 101 is shared between the transmit side and the receive side.
  • the transmit side may in turn be divided into a transmit signal path and an analog echo synthesis path.
  • the transmit signal path differs from the conventional transmit signal path of an AFE in that a digitally controlled attenuator 103 is used to realize a power cutback feature. More particularly, an output signal of the transmit DAC is filtered using a transmit filter 107. The transmit filter ensures that signal energy is confined to the transmission band. An output signal of the transmit filter is then selectively attenuated by the digitally controlled attenuator 103. Alternatively, the order of the transmit filter and the digitally controlled attenuator may be reversed; i.e., the digitally controlled attenuator may precede the transmit filter without affecting operation of the present invention.
  • a suitable attenuation setting for the digitally controlled attenuator is selected by a control processor or digital signal processing engine (DSPE, not shown) and applied via a control bus 109.
  • An output signal of the digitally controlled attenuator is then applied to a power amplifier and line driver 111, which drives the communications line through the hybrid 101.
  • the digitally controlled attenuator may be realized as an analog potentiometer having a digital control setting. Based on computed signal levels, the DSPE determines the appropriate scale factor for the transmit path. This setting is then communicated digitally through the control bus to the attenuator. Very fine tuning may therefore be achieved.
  • Digitally controlled power cutback is also invoked via the digitally controlled attenuator in the transmit path.
  • the analog echo synthesis (AES) path is composed of similar blocks as the transmit path.
  • an output signal of the AES DAC is filtered using an AES filter 115.
  • An output signal of the transmit filter is then selectively attenuated by a digitally controlled attenuator 117.
  • a suitable attenuation setting is selected by the control processor and applied via the control bus.
  • An output signal of the digitally controlled attenuator is then applied to a summing amplifier 119 connected to the hybrid on the receive side.
  • the attenuation setting of the digitally controlled attenuator in the AES path will be different than in the transmit path. More particularly, the digitally controlled attenuator in the AES path compensates for both the rejection level through the hybrid and the attenuation of the transmit attenuator for power cutback.
  • a digital transmit signal is read out of a buffer 201 and applied to a digital transmit filter 203.
  • the sample time of the digital transmit signal may be represented as T.
  • a delayed replica of the same digital transmit signal is also applied to an adaptive digital AES filter 205.
  • Separate Tx and AES pointers point to the current location in the buffer to be read out and applied to the digital transmit filter and to the adaptive digital AES filter, respectively.
  • the effect of such an arrangement is the same as if the same digital transmit signal were applied to the digital transmit filter and also through an adjustable delay to the adaptive digital AES filter.
  • the characteristics of the adaptive digital AES filter are set by the control processor through an adaptation algorithm that is run during initial training or at intervals, as desired.
  • the digital transmit filter and the adaptive digital AES filter are both interpolating filters that reduce the sample time to T/2 (i.e., double the sample rate).
  • these filters are followed by respective interpolation filter stages 307 and 309 that further reduce the sample time to T/4.
  • the sample rate is therefore 4x the original sample rate.
  • Output signals of the interpolation filter stages are applied to the transmit DAC 211 and the AES DAC 213, respectively.
  • the adaptive digital AES filter is trained during initialization to minimize a suitable measure of error such as mean-square error (MSE).
  • MSE mean-square error
  • the overall echo characteristic is simulated by two separate filters, an adaptive digital AES filter and an analog AES filter, operating in concert, and that an independent AES DAC is provided instead of using the transmit DAC.
  • the analog AES filter and the analog transmit filter are both low-pass filters and have substantially the same characteristic.
  • Using an adaptive digital AES filter and an analog AES filter operating in concert enables a wide range of echo characteristics to be more easily simulated. More particularly, if the AES path were to share the transmit DAC, the AES filter would be required to simulate the echo response quite accurately, which would involve designing a very complicated analog filter.
  • the AES filter can be kept simple by placing an adaptive digital filter in front of the AES DAC.
  • the hybrid produces a receive signal that is applied to the summing amplifier, along with the AES signal.
  • the summing amplifier subtracts the AES signal from the receive signal, thereby accomplishing echo attenuation or cancellation, and applies the resulting echo-cancelled signal to an optional pre-anti-aliasing filter 120.
  • An output signal of the anti-aliasing filter is applied to a digitally-tunable equalizer stage 121 controlled through the control bus.
  • An output signal of the digitally-tunable equalizer stage is applied to a digitally-tunable variable gain amplifier 123.
  • the stage is digitally controlled.
  • DT-AGC digitally-tunable AGC
  • An output signal of the DT-AGC is input through a conventional anti-aliasing filter 225 to the receive ADC 227 ( Figure 2).
  • the foregoing architecture uses the DSPE to digitally compute with greater accuracy the required gain setting, which information is then sent to the DT-AGC via the control bus.
  • a digital output signal of the ADC is sample-rate converted by a decimation filter 215. Whereas an input signal of the decimation filter has a sample time of T/4, an output signal of the decimation signal has a sample time of T/2. This signal is applied to an adder/ subtracter 217.
  • An adaptive digital echo canceller 219 is used to cancel residual echo not cancelled by the AFE.
  • the digital transmit signal is applied to the adaptive digital echo canceller, which produces a residual echo signal.
  • the adder/ subtracter subtracts this signal from the output signal of the decimation filter.
  • an adaptive nonlinear echo canceller 249 is provided.
  • the non-linear echo canceller receives as its input signal the data stream applied to the transmit DAC 255.
  • An output signal of the nonlinear echo canceller is applied to the adder/ subtracter, which also subtracts this signal from the output signal of the decimation filter.
  • the linear echo canceller 219 receives its input signal in advance of the digital transmit filter 203 and hence includes the digital transmit filter 203 and the interpolation filter 207 within the cancellation path
  • the nonlinear echo canceller which is principally intended to cancel nonlinearities caused by the transmit DAC 255, receives its input signal (in the illustrated embodiment) directly in advance of the transmit DAC 255.
  • the nonlinear echo canceller is principally intended to cancel nonlinearity caused by the transmit DAC 255 because such nonlinearity is relatively fixed and easy to characterize. Other sources of nonlinearity within the channel are either not fixed or not readily characterizable.
  • a simplified communications transceiver is shown in Figure 3 and Figure
  • FIG. 4 a more detailed block diagram is shown of the non-linear echo canceller 249.
  • Hardware 301 realizes a nonlinear function characteristic of the transmit DAC.
  • the nonlinear function will typically include a square term and/or a cube term, but may include higher powers.
  • the hardware 301 will include one or more multipliers.
  • the nonlinear echo canceller also includes sealer hardware 303 for applying a like adjustable multiplicative scale factor.
  • an output signal of the sealer 303 is applied to an adaptive echo canceller 305.
  • the echo canceller 305 is a decimated echo canceller, since the input to the nonlinear echo canceller and hence to the echo canceller 305 occurs at rate T/4, and the output of the echo canceller 305 occurs at a rate T/2.
  • the T/4 rate input data may be separated into two T/2 rate input streams, and the echo canceller may be realized in the form of two T/2 echo cancellers the output signals of which are summed to form the T/2 output of the echo canceller 305.
  • a second nonlinear echo canceller 249' may be provided in conjunction with the AES path. Whereas the nonlinear echo canceller 249 feeds off the input to the transmit DAC, the nonlinear echo canceller 249' feeds off the input to the AES DAC.

Abstract

The present invention, generally speaking, provides for cancellation of non-linear distortions within the echo path of a communications system by characterizing the nonlinearity, performing digital processing of a data signal to cause substantially the same nonlinearity to be applied to the data signal, and inputting a resulting data signal to a non-linear echo-cancellation path. In an exemplary embodiment, the non-linear echo-cancellation path includes as a nonlinear echo canceller a transversal filter or the like. A separate linear echo cancellation path is also provided. Training of the nonlinear echo canceller follows training of the linear echo canceller. This technique is particularly applicable to cancelling the effects of DAC nonlinearity, which can be readily characterized. Using this technique, cancellation improvement of about 3dB can readily be obtained. Alternatively, instead of achieving a lower residual echo floor, the linearity requirements for the transmit DAC can be relaxed. A lower number of bits of precision allows for lower DAC power consumption. The technique is particularly applicable to DSL applications.

Description

NON-LINEAR ECHO CANCELLATION FOR WIRELINE MODEMS AND THE LIKE
BACKGROUND OF THE INVENTION
1. Field of the Invention The present invention relates to wireline communications and more particularly to echo cancellation.
2. State of the Art
In wireline communications, echo cancellation is used to remove from a received signal a portion of the signal attributable to reflection of a transmitted signal. The bulk of an echo signal can be cancelled using linear techniques. Linear echo cancellation, however, may still leave substantial residual echo attributable to non-linear distortions within the communications channel. One significant source of non-linear distortion is a transmit digital-to-analog converter (DAC). DAC linearity is specified in terms of bits. For example, a 16-bit DAC may have only 15-bit linearity.
Various approaches to non-linear echo cancellation have been attempted with varying degrees of success. U.S. Patent 5,148,427, for example, describes an arrangement using a fast trans versal-filter-based linear echo canceller and a slow, lookup-table (LUT) -based non-linear echo canceller. The LUT is shown as consisting of five 16-word RAMs, for a total of 80 words of storage. For a particular sequence of data symbols, data words from respective locations within each RAM are summed together to form an estimate of a non-linear echo contribution for that data sequence.
U.S. Patent 4,669,116 describes a quite different arrangement in which a conventional transversal-filter-based echo canceller is adapted to cancel both linear and non-linear distortion by determining selected taps corresponding to prominent coefficients of the nonlinearity and adopting for those taps a non-linear structure to which a suitably calculated tap weight is applied.
Nevertheless, there remains a need for a technique of non-linear echo cancellation that is both simple and effective.
SUMMARY OF THE INVENTION
The present invention, generally speaking, provides for cancellation of non-linear distortions within the echo path of a communications system by characterizing the nonlinearity, performing digital processing of a data signal to cause substantially the same nonlinearity to be applied to the data signal, and inputting a resulting data signal to a non-linear echo-cancellation path. In an exemplary embodiment, the non-linear echo-cancellation path includes as a nonlinear echo canceller a transversal filter or the like. A separate linear echo cancellation path is also provided. Training of the nonlinear echo canceller follows training of the linear echo canceller. This technique is particularly applicable to cancelling the effects of DAC nonlinearity, which can be readily characterized. Using this technique, cancellation improvement of about 3dB can readily be obtained. Alternatively, instead of achieving a lower residual echo floor, the linearity requirements for the transmit DAC can be relaxed. A lower number of bits of precision allows for lower DAC power consumption. The technique is particularly applicable to DSL applications.
BRIEF DESCRIPTION OF THE DRAWING
The present invention may be further understood from the following description in conjunction with the appended drawing. In the drawing:
Figure 1 is a block diagram of a first portion of a communications transceiver in which the present invention may be used;
Figure 2 is a block diagram of a remaining portion of the communications transceiver of Figure 1 ; Figure 3 is a block diagram of a first portion of a communications transceiver in which the present invention may be used;
Figure 4 is a block diagram of a remaining portion of the communications transceiver of Figure 3; and
Figure 5 is a block diagram of a nonlinear echo canceller in accordance with one embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS Referring now to Figure 1 , a block diagram is shown of a first portion of an "analog front end," or AFE, of a communications transceiver in which the present invention may be used. The AFE may be divided into a transmit side and a receive side. A hybrid 101 is shared between the transmit side and the receive side. The transmit side may in turn be divided into a transmit signal path and an analog echo synthesis path.
The transmit signal path differs from the conventional transmit signal path of an AFE in that a digitally controlled attenuator 103 is used to realize a power cutback feature. More particularly, an output signal of the transmit DAC is filtered using a transmit filter 107. The transmit filter ensures that signal energy is confined to the transmission band. An output signal of the transmit filter is then selectively attenuated by the digitally controlled attenuator 103. Alternatively, the order of the transmit filter and the digitally controlled attenuator may be reversed; i.e., the digitally controlled attenuator may precede the transmit filter without affecting operation of the present invention. A suitable attenuation setting for the digitally controlled attenuator is selected by a control processor or digital signal processing engine (DSPE, not shown) and applied via a control bus 109. An output signal of the digitally controlled attenuator is then applied to a power amplifier and line driver 111, which drives the communications line through the hybrid 101. The digitally controlled attenuator may be realized as an analog potentiometer having a digital control setting. Based on computed signal levels, the DSPE determines the appropriate scale factor for the transmit path. This setting is then communicated digitally through the control bus to the attenuator. Very fine tuning may therefore be achieved.
Digitally controlled power cutback is also invoked via the digitally controlled attenuator in the transmit path.
The analog echo synthesis (AES) path is composed of similar blocks as the transmit path. In particular, an output signal of the AES DAC is filtered using an AES filter 115. An output signal of the transmit filter is then selectively attenuated by a digitally controlled attenuator 117. Again, the order of the transmit filter and the digitally controlled attenuator may be reversed; i.e. , the digitally controlled attenuator may precede the AES filter without affecting operation of the present invention. A suitable attenuation setting is selected by the control processor and applied via the control bus. An output signal of the digitally controlled attenuator is then applied to a summing amplifier 119 connected to the hybrid on the receive side.
In general, the attenuation setting of the digitally controlled attenuator in the AES path will be different than in the transmit path. More particularly, the digitally controlled attenuator in the AES path compensates for both the rejection level through the hybrid and the attenuation of the transmit attenuator for power cutback.
The manner in which the digital echo signal is produced may be appreciated with reference to Figure 2, showing a digital circuit that interfaces with the AFE, including a mechanism for feeding digital data to the transmit DAC and the AES DAC. A digital transmit signal is read out of a buffer 201 and applied to a digital transmit filter 203. The sample time of the digital transmit signal may be represented as T. A delayed replica of the same digital transmit signal is also applied to an adaptive digital AES filter 205. Separate Tx and AES pointers point to the current location in the buffer to be read out and applied to the digital transmit filter and to the adaptive digital AES filter, respectively. The effect of such an arrangement is the same as if the same digital transmit signal were applied to the digital transmit filter and also through an adjustable delay to the adaptive digital AES filter. The characteristics of the adaptive digital AES filter are set by the control processor through an adaptation algorithm that is run during initial training or at intervals, as desired.
The digital transmit filter and the adaptive digital AES filter are both interpolating filters that reduce the sample time to T/2 (i.e., double the sample rate). In an exemplary embodiment, these filters are followed by respective interpolation filter stages 307 and 309 that further reduce the sample time to T/4. The sample rate is therefore 4x the original sample rate. Output signals of the interpolation filter stages are applied to the transmit DAC 211 and the AES DAC 213, respectively.
The adaptive digital AES filter is trained during initialization to minimize a suitable measure of error such as mean-square error (MSE).
Note that the overall echo characteristic is simulated by two separate filters, an adaptive digital AES filter and an analog AES filter, operating in concert, and that an independent AES DAC is provided instead of using the transmit DAC. (In an exemplary embodiment, the analog AES filter and the analog transmit filter are both low-pass filters and have substantially the same characteristic.) Using an adaptive digital AES filter and an analog AES filter operating in concert enables a wide range of echo characteristics to be more easily simulated. More particularly, if the AES path were to share the transmit DAC, the AES filter would be required to simulate the echo response quite accurately, which would involve designing a very complicated analog filter. In accordance with the illustrated embodiment, the AES filter can be kept simple by placing an adaptive digital filter in front of the AES DAC.
Referring again to Figure 1, on the receive side, the hybrid produces a receive signal that is applied to the summing amplifier, along with the AES signal. The summing amplifier subtracts the AES signal from the receive signal, thereby accomplishing echo attenuation or cancellation, and applies the resulting echo-cancelled signal to an optional pre-anti-aliasing filter 120. An output signal of the anti-aliasing filter is applied to a digitally-tunable equalizer stage 121 controlled through the control bus. An output signal of the digitally-tunable equalizer stage is applied to a digitally-tunable variable gain amplifier 123. In contrast to a conventional AGC circuit that operates automatically to raise the receive signal to a predetermined level for processing by a receive analog to digital converter (ADC), the stage is digitally controlled. It therefore functions as a digitally-tunable AGC (DT-AGC). An output signal of the DT-AGC is input through a conventional anti-aliasing filter 225 to the receive ADC 227 (Figure 2). Instead of a regular analog AGC, the foregoing architecture uses the DSPE to digitally compute with greater accuracy the required gain setting, which information is then sent to the DT-AGC via the control bus.
Referring again to Figure 2, the digital circuitry used to interface to the receive path of the AFE will now be described. A digital output signal of the ADC is sample-rate converted by a decimation filter 215. Whereas an input signal of the decimation filter has a sample time of T/4, an output signal of the decimation signal has a sample time of T/2. This signal is applied to an adder/ subtracter 217. An adaptive digital echo canceller 219 is used to cancel residual echo not cancelled by the AFE. The digital transmit signal is applied to the adaptive digital echo canceller, which produces a residual echo signal. The adder/ subtracter subtracts this signal from the output signal of the decimation filter. In addition, an adaptive nonlinear echo canceller 249 is provided. The non-linear echo canceller receives as its input signal the data stream applied to the transmit DAC 255. An output signal of the nonlinear echo canceller is applied to the adder/ subtracter, which also subtracts this signal from the output signal of the decimation filter. Note that, whereas the linear echo canceller 219 receives its input signal in advance of the digital transmit filter 203 and hence includes the digital transmit filter 203 and the interpolation filter 207 within the cancellation path, the nonlinear echo canceller, which is principally intended to cancel nonlinearities caused by the transmit DAC 255, receives its input signal (in the illustrated embodiment) directly in advance of the transmit DAC 255. The nonlinear echo canceller is principally intended to cancel nonlinearity caused by the transmit DAC 255 because such nonlinearity is relatively fixed and easy to characterize. Other sources of nonlinearity within the channel are either not fixed or not readily characterizable. A simplified communications transceiver is shown in Figure 3 and Figure
4, in which the AES path of Figure 1 and Figure 2 has been removed. The present non-linear echo canceller may also be used in a simplified communications transceiver of this type, as well as other communications transceivers not shown. Referring now to Figure 5, a more detailed block diagram is shown of the non-linear echo canceller 249. Hardware 301 realizes a nonlinear function characteristic of the transmit DAC. The nonlinear function will typically include a square term and/or a cube term, but may include higher powers. Typically, the hardware 301 will include one or more multipliers. In the case of the AFE of Figure 1 and Figure 2, which includes in the transmit path the digitally controlled attenuator 103, the nonlinear echo canceller also includes sealer hardware 303 for applying a like adjustable multiplicative scale factor.
An output signal of the sealer 303 is applied to an adaptive echo canceller 305. In the exemplary embodiment, the echo canceller 305 is a decimated echo canceller, since the input to the nonlinear echo canceller and hence to the echo canceller 305 occurs at rate T/4, and the output of the echo canceller 305 occurs at a rate T/2. For purposes of efficiency, the T/4 rate input data may be separated into two T/2 rate input streams, and the echo canceller may be realized in the form of two T/2 echo cancellers the output signals of which are summed to form the T/2 output of the echo canceller 305.
Optionally, a second nonlinear echo canceller 249' may be provided in conjunction with the AES path. Whereas the nonlinear echo canceller 249 feeds off the input to the transmit DAC, the nonlinear echo canceller 249' feeds off the input to the AES DAC.
It will be appreciated by those of ordinary skill in the art that the invention can be embodied in other specific forms without departing from the spirit or essential character thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restrictive. The scope of the invention is indicated by the appended claims rather than the foregoing description, and all changes which come within the meaning and range of equivalents thereof are intended to be embraced therein.

Claims

What is claimed is:
1. A communications transceiver having a transmit path including a digital to analog converter and a receive path including an analog to digital converter, comprising: a linear echo cancellation path for producing a replica of a linear echo signal, the replica of the linear echo signal being subtracted from a received signal within the receive path; and a nonlinear echo cancellation path comprising means for applying a nonlinear function to an input signal to produce a transformed signal, and an adaptive filter responsive to the transformed signal for producing a replica of a nonlinear echo signal, the replica of the nonlinear echo signal also being subtracted from the received signal within the receive path; wherein the input signal to the nonlinear echo cancellation path is taken at a point within the transmit path near to and preceding the digital to analog converter, and an input signal to the linear echo cancellation path is taken at a point preceding and less near to the digital to analog converter.
2. A method of performing nonlinear echo cancellation within a communications transceiver having a transmit path including a digital to analog converter and a receive path including an analog to digital converter, the method comprising: characterizing nonlinear distortion of the digital to analog converter; providing a nonlinear echo cancellation path having an input signal taken at a point within the transmit path near to and preceding the digital to analog converter; applying to the input signal a nonlinear function approximating the nonlinear distortion of the digital to analog converter to produce a transformed signal; performing adaptive filtering of the transformed signal to produce a replica of a nonlinear echo signal; and subtracting the replica of the nonlinear echo signal from a received signal within the receive path.
PCT/US2001/001237 2000-03-14 2001-02-20 Non-linear echo cancellation for wireline modems and the like WO2001069811A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU2001243133A AU2001243133A1 (en) 2000-03-14 2001-02-20 Non-linear echo cancellation for wireline modems and the like
EP01916065A EP1264417A1 (en) 2000-03-14 2001-02-20 Non-linear echo cancellation for wireline modems
JP2001567151A JP2003527032A (en) 2000-03-14 2001-02-20 Nonlinear echo cancellation for wired modems, etc.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/525,452 2000-03-14
US09/525,452 US6813311B1 (en) 2000-03-14 2000-03-14 Non-linear echo cancellation for wireless modems and the like

Publications (2)

Publication Number Publication Date
WO2001069811A1 true WO2001069811A1 (en) 2001-09-20
WO2001069811A8 WO2001069811A8 (en) 2002-09-06

Family

ID=24093318

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/001237 WO2001069811A1 (en) 2000-03-14 2001-02-20 Non-linear echo cancellation for wireline modems and the like

Country Status (5)

Country Link
US (1) US6813311B1 (en)
EP (1) EP1264417A1 (en)
JP (1) JP2003527032A (en)
AU (1) AU2001243133A1 (en)
WO (1) WO2001069811A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10305077A1 (en) * 2003-02-07 2004-08-26 Infineon Technologies Ag Echo compensation involves generating compensation signal depending on corrected transmission signal produced by distortion correction device, subtracting from received signal

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7809021B2 (en) 2002-07-10 2010-10-05 Solarflare Communications, Inc. Communication system and encoding method having low overhead
US7164764B2 (en) * 2002-11-07 2007-01-16 Solarflare Communications, Inc. Method and apparatus for precode crosstalk mitigation
US20040213354A1 (en) * 2003-04-28 2004-10-28 Jones William W. Mixed domain cancellation
US8363535B2 (en) 2003-04-28 2013-01-29 Marvell International Ltd. Frequency domain echo and next cancellation
US7433463B2 (en) * 2004-08-10 2008-10-07 Clarity Technologies, Inc. Echo cancellation and noise reduction method
US7426270B2 (en) * 2005-08-10 2008-09-16 Clarity Technologies, Inc. Method and system for clear signal capture
US8279912B2 (en) * 2006-03-13 2012-10-02 Plx Technology, Inc. Tranceiver non-linearity cancellation
US7720068B2 (en) 2006-08-23 2010-05-18 Solarflare Communications, Inc. Method and system for a multi-rate gigabit media independent interface
US7948862B2 (en) * 2007-09-26 2011-05-24 Solarflare Communications, Inc. Crosstalk cancellation using sliding filters
US7715669B2 (en) * 2007-10-17 2010-05-11 Avago Technologies Fiber Ip (Singapore) Pte. Ltd. Fiber optic link, a transceiver for use in the link, and methods for designing and constructing fiber optic links and transceivers
EP2213049B1 (en) * 2007-11-12 2018-08-29 Marvell International, Ltd. Active idle communication system
US8600435B2 (en) 2011-04-15 2013-12-03 Intel Mobile Communications GmbH Multi-standard transceiver, device and method
US9065895B2 (en) * 2012-02-22 2015-06-23 Broadcom Corporation Non-linear echo cancellation
DE102014005381B3 (en) 2014-04-11 2014-12-11 Wolfgang Klippel Arrangement and method for the identification and compensation of non-linear partial vibrations of electromechanical converters
US20180160226A1 (en) * 2016-12-05 2018-06-07 Semiconductor Components Industries, Llc Reducing or eliminating transducer reverberation
US11165463B1 (en) * 2019-07-12 2021-11-02 Cable Television Laboratories, Inc. Systems and methods for broadband signal equalization

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3647992A (en) * 1970-03-05 1972-03-07 Bell Telephone Labor Inc Adaptive echo canceller for nonlinear systems
US5148427A (en) * 1990-04-10 1992-09-15 Level One Communications, Inc. Non-linear echo canceller

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4669116A (en) 1982-12-09 1987-05-26 Regents Of The University Of California Non-linear echo cancellation of data signals
NL8600815A (en) 1986-03-28 1987-10-16 At & T & Philips Telecomm DEVICE FOR COMPENSATING FOR NON-LINEAR DISTORTION IN A DIGITIZABLE INPUT SIGNAL AND AN ECHO COMPENSATION SYSTEM PROVIDED WITH SUCH A DEVICE.
SE463589B (en) 1989-04-27 1990-12-10 Ericsson Telefon Ab L M PROCEDURES TO AVOID INCORRECT ECO-ELIMINATION AND / OR ELIMINATION DUE TO OIL INJURIES IN A D / A CONVERTER AND / OR A / D CONVERTER IN A TELECOMMUNICATION CONDITION, INCLUDING CONDUCT DOES EXERCISE OF THE PROCEDURE IN CONNECTION WITH A / D CONVERSION
US4999627A (en) 1989-09-25 1991-03-12 At&T Bell Laboratories Analog-to-digital converter using prescribed signal components to improve resolution
JPH03259629A (en) * 1990-03-08 1991-11-19 Fujitsu Ltd Echo canceller
JPH04290320A (en) * 1991-03-19 1992-10-14 Fujitsu Ltd Echo canceller
JPH0541681A (en) * 1991-08-05 1993-02-19 Toshiba Corp Echo canceller
US6687235B1 (en) * 2000-01-21 2004-02-03 Adtran, Inc. Mitigation of non-linear signal perturbations using truncated volterra-based non-linear echo canceler

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3647992A (en) * 1970-03-05 1972-03-07 Bell Telephone Labor Inc Adaptive echo canceller for nonlinear systems
US5148427A (en) * 1990-04-10 1992-09-15 Level One Communications, Inc. Non-linear echo canceller

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10305077A1 (en) * 2003-02-07 2004-08-26 Infineon Technologies Ag Echo compensation involves generating compensation signal depending on corrected transmission signal produced by distortion correction device, subtracting from received signal

Also Published As

Publication number Publication date
WO2001069811A8 (en) 2002-09-06
AU2001243133A1 (en) 2001-09-24
JP2003527032A (en) 2003-09-09
US6813311B1 (en) 2004-11-02
EP1264417A1 (en) 2002-12-11

Similar Documents

Publication Publication Date Title
US6813311B1 (en) Non-linear echo cancellation for wireless modems and the like
EP0366584B1 (en) Full-duplex digital speakerphone
KR100233077B1 (en) Echo canceller and echo path estimationg method
US4064379A (en) Logarithmic echo canceller
EP1046272B1 (en) Methods and apparatus for improved echo suppression in communications systems
CA2045250C (en) Echo canceler having adaptive digital filter unit associated with delta-sigma modulation circuit
US4609787A (en) Echo canceller with extended frequency range
CA2267410C (en) Echo path delay estimation
JP2001526009A (en) Acoustic echo canceller
JPH05235808A (en) Method and device for compatible echo cancellation
JP2001077729A (en) Automatic gain controller
JPS5842662B2 (en) Echo removal device
JPS63313921A (en) Controllable echo eraser
US6707912B2 (en) Method and apparatus for setting a step size for an adaptive filter coefficient of an echo canceller
US6542477B1 (en) Digitally-tunable echo-cancelling analog front end for wireline communications devices
JPS61256833A (en) Noise cancelling method and apparatus and total dual modem
US6256383B1 (en) IIR filter of adaptive balance circuit for long tail echo cancellation
US6088445A (en) Adaptive filter system having mixed fixed point or floating point and block scale floating point operators
JP2928801B2 (en) Echo cancellation method and subscriber line audio processing circuit
US5477535A (en) Method of preventing a divergence of an adaptive echo canceller in a noisy signal environment
GB2355632A (en) Digital echo cancellation device
JPH01129623A (en) Echo canceller
US20060204020A1 (en) System for the digital processing of an acoustic or electrical signal, and telephone set provided with such a processing system
EP0565686B1 (en) A method of preventing a divergence of an adaptive echo canceller in a noisy signal environment
JP2841950B2 (en) Echo canceller

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2001 567151

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 2001916065

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2001916065

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 2001916065

Country of ref document: EP

DPE2 Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101)