WO2002025709A2 - Integrated thin film capacitor/inductor/interconnect system and method - Google Patents

Integrated thin film capacitor/inductor/interconnect system and method Download PDF

Info

Publication number
WO2002025709A2
WO2002025709A2 PCT/US2001/029575 US0129575W WO0225709A2 WO 2002025709 A2 WO2002025709 A2 WO 2002025709A2 US 0129575 W US0129575 W US 0129575W WO 0225709 A2 WO0225709 A2 WO 0225709A2
Authority
WO
WIPO (PCT)
Prior art keywords
thin film
interconnect
capacitor
film hybrid
hybrid substrate
Prior art date
Application number
PCT/US2001/029575
Other languages
French (fr)
Other versions
WO2002025709A3 (en
Inventor
Michael D. Casper
William B. Mraz
Original Assignee
Casper Michael D
Mraz William B
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Casper Michael D, Mraz William B filed Critical Casper Michael D
Priority to AU2001296281A priority Critical patent/AU2001296281A1/en
Publication of WO2002025709A2 publication Critical patent/WO2002025709A2/en
Publication of WO2002025709A3 publication Critical patent/WO2002025709A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/55Capacitors with a dielectric comprising a perovskite structure material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5227Inductive arrangements or effects of, or between, wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/10Inductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/16Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/467Adding a circuit layer by thin film methods
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24802Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
    • Y10T428/24917Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including metal layer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24802Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
    • Y10T428/24926Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including ceramic, glass, porcelain or quartz layer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/28Web or sheet containing structurally defined element or component and having an adhesive outermost layer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/28Web or sheet containing structurally defined element or component and having an adhesive outermost layer
    • Y10T428/2804Next to metal

Definitions

  • the present invention provides a system and method for fabricating high reliability capacitors, inductors, and multi-layer interconnects on hybrid microelectronic substrate surfaces using thin film technology. Specifically, it employs a thin lower electrode layer under a patterned dielectric layer. Conventional thin film conductors, upper electrodes for capacitors, spiral inductors, and resistor elements are then deposited on top of the dielectric layer to form thin film hybrid microelectronic devices containing conductors, capacitors, .-- 4 -_ inductors, and resistors all integrated together on the same device .
  • Hybrid microelectronic devices are manufactured on a variety of substrate materials using various techniques such as thick film, low temperature co-fired ceramic (LTCC) , specialty printed circuit board (PCB) , or thin film technology.
  • Hybrid devices are used in many microelectronics applications in the defense, medical, communications, computer, automotive, and infrared imaging industries, as well as in many other applications. In all of these industries there is continuous demand for devices that offer improved performance and function. In order to satisfy these demands, the number of passive devices (capacitors, inductors, and resistors) designed into microelectronic devices continues to grow. For instance, a typical cellular phone product may contain 400 components with less than 20 devices being active (i.e., semiconductors) and the 380 or more devices being passive devices.
  • capacitors are typically purchased individually and attached to the thin film devices using various surface mount die attach techniques .
  • the individual chip capacitors take up valuable space, require much assembly labor, and can decrease reliability due to assembly problems .
  • Interconnects are often required to interconnect components and devices and to attach to the center of spiral inductors and power splitters such as Lange couplers.
  • Current technology uses wire or ribbon bonding to make individual interconnects .
  • Wire or ribbon bonds can add higher costs and sometimes cause high frequency performance problems due to bond inconsistencies, different bond shapes or the bonds falling over and shorting to conductor lines that they are crossing over.
  • FIG. 1 (0100) illustrates a MIM technique whereby a thin lower electrode (0102) is deposited and patterned on a substrate (0101) .
  • This lower electrode (0102) is then oxidized or anodized to form a thin oxide layer (0103) on its top surface that then becomes the dielectric layer in the capacitor.
  • An upper electrode layer (0104) is then deposited and patterned on top of the insulator layer (0101) to form a MIM capacitor.
  • This type of capacitor is very difficult to manufacture as it presents many problems such as capacitance value -- 7 -- reproducibility problems, shorting (0106) of the top electrode (0104) to the bottom electrode (0102) through the thin dielectric (0105) , low breakdown voltage, low Q (quality factor) at high frequencies, and wire bonding challenges.
  • the capacitor value or capacitance is inversely proportional to the thickness of the dielectric layer so it is very advantageous to have the dielectric layer as thin as possible.
  • FIG. 2 (0200) illustrates a MIM technique that uses a thick bottom electrode (0202) , a dielectric layer (0203) , and air-bridges (0204, 0205, 0206) to crossover to the upper electrode layer (0207) .
  • This technique uses multiple deposition and patterning processes to build up and then cross over to the upper electrode layer (0207) .
  • crossover or "air-bridge” technique has also been employed, as described in FIG. 3 (0300) .
  • This technique uses multiple deposition and patterning processes on a substrate (0301) to build up (0303) and then crossover
  • a more complex version of the simple air-bridge is to support the crossover span (0402) with an underlying insulating material (0403) , as illustrated in FIG. 4 (0400) .
  • Supported crossovers prevent the cross over span from being deformed and causing it to short to the conductor lines underneath.
  • polyimide is used as the supporting insulation.
  • the addition of the insulating support (0403) under the span (0402) increases the complexity and cost of the supported crossover process. It is again important to note that due to the complex nature of the supported air-bridge process, it is extremely rare for supported air-bridge interconnects and air-bridge capacitors to be produced on the same device.
  • the present invention provides a system and method for fabricating cost effective, high reliability capacitors and multi-layer interconnects in order to provide the ability to integrate capacitors and interconnects along with conductors, inductors, and resistors all on the same thin film hybrid microelectronic device. Accordingly, the objectives of the present invention are (among others) to circumvent the deficiencies in the prior art and affect one or more of the following:
  • This method first employs a thin metal layer deposited and patterned on the substrate. This thin patterned layer is used to provide both lower electrodes for capacitor structures and interconnects between upper electrode components.
  • a dielectric layer is deposited over the thin patterned layer and the dielectric layer is patterned to open contact holes to the lower electrode layer.
  • the upper electrode layers are then deposited and patterned on top of the dielectric layer to define the conductors, resistors, and inductors.
  • the lower electrode and interconnect layer are made of a material that is mainly gold (Au) .
  • the lower electrode and interconnect layer are made of a material that is mainly copper (Cu) .
  • the lower electrode and interconnect layer are made of a material that is mainly silver (Ag) .
  • the lower electrode and interconnect layer are made of a material that is mainly aluminum (Al) .
  • the lower electrode and interconnect layer are made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) .
  • the dielectric layer is made of a material that is mainly silicon nitride (Si 3 N 4 ) .
  • the dielectric layer is made of a material that is mainly silicon dioxide (Si0 2 ) .
  • the dielectric layer is made of a material that is mainly silicon oxynitride (SiO x N x ) . - - 12 - -
  • the dielectric layer is made of a material that is mainly aluminum oxide (Al 2 0 3 ) .
  • the dielectric layer is made of a material that is mainly tantalum pentoxide (Ta 2 0 5 ) .
  • the dielectric layer is made of a material that consists of a ferroelectric material that is mainly BaTi0 3/ SrTi0 3 , BaTi0 3 , PbZr0 3/ PbTi0 3 , LiNb0 3 or Bi 14 Ti 3 0 12 .
  • the dielectric layer is made of a material that is mainly polyimide or benzocyclobutene.
  • the substrate material is made of one or more of materials selected from a group consisting of alumina (Al 2 0 3 ) , beryllium oxide (BeO) , fused silica (Si0 2 ) , aluminum nitride (A1N) , sapphire (Al 2 0 3 ) , ferrite, diamond, LTCC, or glass.
  • the invention is related in the general area of generating integrated thin film capacitors and other passive components along with associated interconnect. To date, the industry has been unable to commercially fabricate a viable integrated capacitor in the thin film industry.
  • the system -- 13 -- and method described in the figures and the following text discloses such a system that can be fabricated using conventional thin film technologies at substantially reduced costs over methods currently used within the industry.
  • FIG. 1 illustrates a prior art parallel plate capacitor structure with "step coverage" defects
  • FIG. 2 illustrates a prior art air-bridge parallel plate capacitor structure
  • FIG. 3 illustrates a prior art air-bridge interconnect structure
  • FIG. 4 illustrates a prior art air-bridge interconnect structure incorporating polyimide crossover span supports
  • FIG. 5 illustrates a sectional view for illustration of the process for forming integrated capacitors and interconnects on a substrate (0501) according to the present invention and illustrates the step of metalizing (0502) the substrate (0501) with the lower electrode and interconnect layer (0502) ;
  • FIG. 6 illustrates a view similar to FIG. 5 but illustrates a further step of forming the individual lower electrodes (0603) for the capacitors and the interconnects (0604) ;
  • FIG. 9 illustrates a view similar to FIG. 8 but illustrates a further step of metalizing the top of the dielectric layer (0705) with the conductor (0907, 0908) and optional resistor layers;
  • FIG. 10 illustrates a view similar to FIG. 9 but illustrates a further step of patterning the conductor layer with the individual upper electrodes (1009) , capacitors
  • FIG. 11 illustrates an exemplary bypass/decoupling/filter capacitor application structure using the teachings of the present invention
  • FIG. 12 illustrates an exemplary bypass/decoupling/filter capacitor application in which the teachings of the present invention are particularly advantageous ;
  • FIG. 13 illustrates an exemplary active element phased antenna array application using the teachings of the present invention;
  • FIG. 14 illustrates an exemplary process flowchart that implements a fabrication method taught by the present invention
  • FIG. 15 illustrates typical performance of the capacitors fabricated using the teachings of the present invention
  • FIG. 16 illustrates typical performance of the inductors fabricated using the teachings of the present invention. - - 15 - -
  • a substrate (0501) is metalized (0502) on one or both sides by sputtering, evaporation, or chemical vapor deposition (1401) .
  • This layer (0502) is typically formed of a lower adhesive layer and an upper conducting layer.
  • Key to the success of the present invention is keeping the total thickness of this metalized layer (0502) at or below approximately 1.50 ⁇ m.
  • the prior art universally teaches the use of base metalization layers on the order of 2-4 ⁇ m in thickness that makes step coverage difficult in all known capacitor/inductor/interconnect fabrication processes.
  • the present invention breaks with this methodology and utilizes a much thinner adhesive/conducting layer combination to achieve reliable step coverage and superior passive component performance .
  • the lower adhesive layer is generally very thin ( ⁇ 0.03 0.05 ⁇ m) and is optimally comprised of chrome (Cr) , titanium (Ti) , or titanium-tungsten (Wti) , although other adhesive conducting materials are also known in the art.
  • Cr chrome
  • Ti titanium
  • Ti titanium-tungsten
  • the purpose of this layer is to generally act as a bonding interface between the substrate (0501) and the conducting layer (0502) .
  • the upper conducting layer is generally thicker ( ⁇ 0.25 ⁇ m) than the lower adhesive layer and may be comprised of any of a wide variety of metals, but preferred embodiments utilize gold (Au) , copper (Cu) , aluminum (Al) , silver (Ag) , tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , and/or palladium (Pd) .
  • the combination of the lower adhesive layer and upper conducting layer serves as the bottom electrode layer (0502) . - - 17 - - [21 Align/Expose/Etch Lower Electrodes (1402)
  • a photoresist (not shown) is then applied, imaged, and the substrate etched ( 1402) to form the desired patterns for the lower electrodes of the capacitors (0603) and any interconnects ( 0604) , as shown in FIG. 6 ( 0600) .
  • the dielectric layer of silicon nitride (0.3 ⁇ m) (0705) is applied to the entire substrate (0501) surface by chemical vapor deposition (CVD) (1403) .
  • CVD chemical vapor deposition
  • silicon nitride is a preferred dielectric, a wide variety of other materials are anticipated by the present invention and detailed later in this document.
  • HZ Align/Expose/Etch Contact Holes (1404)
  • FIG. 9 shows that the substrate is then metalized with the upper electrode metal layers by sputtering, evaporation, chemical vapor deposition, and/or electroplating (1405) .
  • These metal layers (0907, 0908) are commonly tantalum nitride (to serve as the resistor layer) under WTi (0.05 ⁇ m) (0907) under Au (2-5 ⁇ m) (0908). These metal layers coat the entire substrate surface and make contact to the lower electrode and interconnect patterns through the contact holes.
  • photoresist (not shown) is applied, imaged, and the substrate is etched
  • the resistor elements (1014) are optionally formed by applying photoresist (not shown) , imaging the photoresist, and then etching the resistor layer
  • a lower electrode and interconnect layer formed using a high conductivity material such as Au, Ag, Cu, or Al will offer excellent high frequency characteristics.
  • the dielectric material and thickness can be chosen to optimize capacitance values and/or breakdown voltage . It will be further understood that according to the present invention to integrate capacitors and interconnects on a variety of thin film hybrid substrates and surface finishes along with conductors, inductors, and resistor elements . Summary
  • capacitors, inductors, and/or interconnects on a thin film hybrid substrate along with conductors and/or resistor elements in a wide variety of configurations .
  • FIG. 14 (1400) and is summarized in the following steps:
  • resistor elements optionally form resistor elements by applying/imaging photoresist and etching resistor layer (1407) .
  • step (1) Key to this process is the thin application of metalization in step (1) to allow the use of a thin dielectric layer in step (2) to minimize the impact of step coverage reliability problems that are present in the prior art.
  • the present invention is amenable to a wide variety of system/method variations, some of which include the following: 1.
  • the lower electrode and interconnect layer may be comprised of materials that are mainly gold (Au) , copper (Cu) , silver (Ag) , aluminum (Al) .
  • the lower electrode and interconnect layer may be comprised of materials that are made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) .
  • the dielectric layer may be comprised of materials that are made of a material that is mainly silicon nitride
  • the dielectric layer may be comprised of materials that that consists of a ferroelectric material that is mainly BaTi0 3 , SrTi0 3/ BaTi0 3 , PbZr0 3 , PbTi0 3/ LiNb0 3 , or
  • the dielectric layer may be comprised of a material that is mainly polyimide or benzocyclobutene.
  • the substrate may be comprised of materials that are selected from a group consisting of alumina (Al 2 0 3 ) , beryllium oxide (BeO) , fused silica (Si0 2 ) , aluminum nitride (AlN) , sapphire (Al 2 0 3 ) , ferrite, diamond, LTCC, or glass.
  • alumina Al 2 0 3
  • BeO beryllium oxide
  • Si0 2 fused silica
  • AlN aluminum nitride
  • AlN aluminum nitride
  • sapphire Al 2 0 3
  • ferrite diamond
  • LTCC LTCC
  • FIG. 11 An important variation of the exemplary system/method involves the bypass/decoupling/filter capacitor structure illustrated in FIG. 11 (1100) .
  • FIG. 12 a large number of RF/microwave applications involve amplifier systems (1210) that have a need for decoupling (1213) and/or filter (1214) capacitors that have one plate grounded.
  • the substrate (1101) is generally metalized on the back surface (1102) and this back surface is grounded (1103) .
  • a contact grounding via (1104) is drilled through the substrate (1101) and metallized or filled to make contact with the grounded (1103) metalization (1102) .
  • This via then makes contact -- 22 -- with the top layer of interconnect metalization (1113) that forms the top plate of the capacitor structures.
  • the capacitor structures generally comprise thinly deposited lower plates (1105, 1106) and an overcoat of dielectric (1107, 1108) . Contact to the lower plates (1105, 1106) is made with via contacts (1109, 1110) through the dielectric, which make contact with upper layers of thick metalized interconnect (llll, 1112) .
  • the lower capacitor plates (1105, 1106) would normally be formed as thick metalization comparable to the top interconnect (llll, 1112, 1113) , thus making step coverage of the dielectric layer (1107, 1108) problematic and unreliable.
  • the construction technique and materials taught by the present invention overcome these deficiencies in the prior art and provide for a higher degree of performance and reliability than possible with prior art structures .
  • FIG. 11 (1100) depicts two separate capacitor structures having two bottom plates
  • the parasitic inductance associated with the capacitors formed using the teachings of the present invention is necessarily lower than that of the prior art. This is because the length of interconnect required to actually connect the capacitor to the remainder of the hybrid circuit need not use crossover spans as in the prior art. These crossover spans tend to add parasitic capacitance that reduces the self-resonant frequency of the capacitor. - - 24 - -
  • the parasitic resistance of the capacitor structures is reduced as compared to the prior art because crossover spans and additional interconnect required by the prior art has a finite resistance which reduces the quality factor (Q) of the capacitor structure.
  • This parasitic resistance is well known by one skilled in the art as "effective series resistance" and is necessarily a degradation of device performance.
  • the parasitic capacitance associated with the inductors and interconnect using the teachings of the present invention is significantly lower than that of the prior art. This is in part because the prior art has difficulty in controlling the dielectric thickness of the sidewalls (0105) of the upper layer conducting layers .
  • the present invention has signi icantly better reliability and manufacturability because of the improvement in step coverage as compared to the prior art.
  • the potential for sidewall punchthrough or shorting is a significant drawback of the prior art. This potential defect reduces manufacturing yields, causes failures in the field, and generally increases the final cost of the manufactured hybrid system.
  • FIG. 12 One application of the present invention is in bypass/decoupling/filter systems as illustrated in FIG. 12 (1200) .
  • an amplifier system (1210) is supplied by some external power supply (1220) .
  • these systems (1210) comprise an amplifier (1211) which is fed with power via an inductor (1212) / capacitor (1213) filter.
  • the capacitor (1213) it is very important that the capacitor (1213) be placed physically close to the amplifier (1211) to minimize its inductance and raise its self-resonant frequency.
  • the present invention is particularly well suited to this application because it permits the inductor (1212) and capacitor (1213) to be fully integrated on the same substrate in close proximity to the amplifier (1211) . Furthermore, the thin dielectric and low effective series resistance of the capacitors constructed using the techniques of the present invention permit the power supply bypass/decoupling/filtering operation of the capacitor
  • any chip-capacitor alternative will have significant inductance associated with bond pads and bonding sidewalls of the chip-capacitor, thus reducing its effective capacitance at high frequencies.
  • capacitors (1214) and/or inductors (1215) that may be associated with the amplifier (.1211) within the context of the amplifier subsystem (1210) are also amenable to implementation using the present invention.
  • the present invention also permits integration of resistor elements in close proximity to the amplifier (1211) , which further increases the performance and reliability of the manufactured system while reducing the overall cost of the completed subsystem (1210) .
  • the amplifier subsystem (1210) illustrated in FIG. 12 (1200) may be arrayed as illustrated in FIG. 13 (1300) in both the X-direction (1310) and the Y-direction (1320) to form a phased antenna array. While the array elements (1210) of the phased antenna array (1300) are optimally active systems as illustrated in FIG. 12 (1200) , one skilled in the art will readily recognize that the same principles -- 27 -- may be applied to phased antenna arrays that are comprised primarily (or solely) of passive inductor and/or capacitor elements .
  • phased antenna arrays utilizing capacitors/inductors/interconnect generally comprise components fabricated using crossover spans as illustrated in FIG. 3 (0300) and FIG. 4 (0400) .
  • the crossover spans (0304) in this technique are particularly susceptible to damage/collapse because of their fragile nature.
  • the use of polyimide supports (0403) in this application partially solves this problem, but does so only at the expense of added manufacturing cost . Given that tens of thousands of the array elements (1210) may be present in phased antenna array, this additional cost and reduced reliability of the prior art is a significant hindrance to the implementation of integrated phased antenna array structures .
  • crossover bridge (0304) technique illustrated in FIGs. 3-4 does not generate the same capacitance per unit area performance as is possible with the present invention. This is because the area of the entire crossover span structure of FIGs. 3-4 is greater than that of the present invention, and its effective capacitance per unit area is thus less than that of the present invention. Finally, the additional connection lead structures associated with the crossover span (0304) introduce additional parasitic inductance into the capacitance structure, thus reducing its resonant frequency and making it unsuitable for some very high frequency applications .
  • the present invention specifically anticipates the use of the thin film capacitor/inductor/interconnect -- 28 -- structures described herein in both active and passive phased antenna arrays. These phased antenna arrays have wide application as is well known to one skilled in the art.
  • FIG. 15 (1500) illustrates typical modeled performance of capacitors using the teachings of the present invention.
  • the capacitor structure operates below the self-resonant point (1501) with capacitive behavior (1502) , but above this point it appears to have inductive characteristics (1503) .
  • This is typical of all hybrid capacitor structures, but the advantage in the present invention is that the self-resonant point (1501) is higher than comparable prior art solutions, with lower effective series resistance.
  • Fabricated capacitor test structures using the teachings of the present invention had remarkably consistent capacitance values in the 15-30 pF range and self-resonant frequencies ranging from 1.4-2.4 GHz, which is more than sufficient performance for many RF/wireless applications and significantly better than comparable prior art capacitor structures .
  • FIG. 16 (1600) illustrates typical modeled performance of inductors using the teachings of the present invention.
  • Fabricated inductor test structures using the teachings of the present invention had remarkably consistent inductance values in the 20-70 nH range and quality factors (Q) ranging from 22 at 2 GHz (20 nH) to 14 at 800 MHz (70 nH) . While this performance analysis is preliminary, it does indicate that the present invention teachings permit inductors to be fabricated with significantly higher reliability, manufacturability, and performance ' than possible with the prior art.
  • a system and method for the fabrication of high reliability capacitors, inductors, and multi-layer interconnects on various substrate surfaces has been disclosed.
  • the disclosed method first employs a thin metal layer deposited and patterned on the substrate. This thin patterned layer is used to provide both lower electrodes for capacitor structures and interconnects for upper electrode components.
  • a dielectric layer is deposited over the thin patterned layer and the dielectric layer is patterned to open contact holes to the thin patterned layer.
  • the upper electrode layer is then deposited and patterned on top of the dielectric.
  • a thin film hybrid substrate system containing integrated capacitors, inductors, and/or interconnects comprising:
  • a thin film hybrid substrate (a) a thin film hybrid substrate; (b) a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness less than or equal to 1.5 microns. (c) a dielectric layer deposited on top of the said patterned lower electrode and interconnect layer; and

Abstract

A system and method for the fabrication of high reliability capacitors (1011), inductors (1012), and multi-layer interconnects (1013) (including resistors (1014)) on various thin film hybrid substrate surfaces (0501) is disclosed. The disclosed method first employs a thin metal layer (0502) deposited and patterned on the substrate (0501). This thin patterned layer (0502) is used to provide both lower electrodes for capacitor structures (0603) and interconnects (0604) between upper electrode components. Next, a dielectric layer (0705) is deposited over the thin patterned layer (0502) and the dielectric layer (0705) is patterned to open contact holes (0806) to the thin patterned layer. The upper electrode layers (0907, 0908, 1009, 1010) are then deposited and patterned on top of the dielectric (0705).

Description

PCT PATENT APPLICANTS
SPECIFICATION
TITLE OF INVENTION INTEGRATED THIN FILM CAPACITOR/INDUCTOR/INTERCONNECT
SYSTEM AND METHOD
CROSS REFERENCE TO RELATED APPLICATIONS provisional Patent Applications
Applicant claims benefit pursuant to 35 U.S.C. § 119 and hereby incorporates by reference Provisional Patent Application for "INTEGRATED THIN FILM CAPACITOR/INTERCONNECT SYSTEM AND METHOD", S/N 60/234,135, docket USI-001PP, filed 9/21/2000, and submitted to the USPTO with Express Mail Label EM267139965US .
Utility Patent Applications
Applicant claims benefit pursuant to 35 U.S.C. §§ 119/120 and hereby incorporates by reference Utility Patent Application for "INTEGRATED THIN FILM CAPACITOR/INDUCTOR/INTERCONNECT SYSTEM AND METHOD", docket USI-2001-002, filed 9/21/2001, and submitted to the USPTO with Express Mail Label ET702590423US . - - 3 - -
PARTIAL WAIVER OF COPYRIGHT
All of the material in this patent application is subject to copyright protection under the copyright laws of the United States and of other countries. As of the first effective filing date of the present application, this material is protected as unpublished material.
However, permission to copy this material is hereby granted to the extent that the copyright owner has no objection to the facsimile reproduction by anyone of the patent documentation or patent disclosure, as it appears in the United States Patent and Trademark Office patent file or records, but otherwise reserves all copyright rights whatsoever.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable
REFERENCE TO AMICROFICHE APPENDIX
Not Applicable
FIELD OF THE INVENTION The present invention provides a system and method for fabricating high reliability capacitors, inductors, and multi-layer interconnects on hybrid microelectronic substrate surfaces using thin film technology. Specifically, it employs a thin lower electrode layer under a patterned dielectric layer. Conventional thin film conductors, upper electrodes for capacitors, spiral inductors, and resistor elements are then deposited on top of the dielectric layer to form thin film hybrid microelectronic devices containing conductors, capacitors, .-- 4 -_ inductors, and resistors all integrated together on the same device .
BACKGROUND OF THE INVENTION
Hybrid microelectronic devices are manufactured on a variety of substrate materials using various techniques such as thick film, low temperature co-fired ceramic (LTCC) , specialty printed circuit board (PCB) , or thin film technology. Hybrid devices are used in many microelectronics applications in the defense, medical, communications, computer, automotive, and infrared imaging industries, as well as in many other applications. In all of these industries there is continuous demand for devices that offer improved performance and function. In order to satisfy these demands, the number of passive devices (capacitors, inductors, and resistors) designed into microelectronic devices continues to grow. For instance, a typical cellular phone product may contain 400 components with less than 20 devices being active (i.e., semiconductors) and the 380 or more devices being passive devices.
Along with demands for better performance are also requirements to provide products that are less expensive and smaller in size. It is reported that the passive components in a cellular phone product can occupy 80% of the printed circuit board area and account for 70% of the product assembly costs. Thus, there is clear need to reduce the size and cost of the passive devices required in microelectronic devices .
Of the hybrid circuit fabrication techniques, thin film technology is extremely well suited for use in RF/microwave, wireless, and optical transmission technologies because of its ability to provide high quality features, extremely dense packaging, and a large range of integrated features. -- 5 -- The current state of the art in thin film hybrid microelectronic manufacturing offers cost effective, high reliability methods for integrating conductors, inductors, and resistors onto the same thin film hybrid circuit device but not capacitors and interconnects (i.e. connections between devices and multiple layers) .
Presently, capacitors are typically purchased individually and attached to the thin film devices using various surface mount die attach techniques . The individual chip capacitors take up valuable space, require much assembly labor, and can decrease reliability due to assembly problems .
Interconnects are often required to interconnect components and devices and to attach to the center of spiral inductors and power splitters such as Lange couplers. Current technology uses wire or ribbon bonding to make individual interconnects . Wire or ribbon bonds can add higher costs and sometimes cause high frequency performance problems due to bond inconsistencies, different bond shapes or the bonds falling over and shorting to conductor lines that they are crossing over.
Thus, there is a clear need for a reliable fabrication method that offers both integrated capacitors and integrated interconnects. It is especially desirable that this method provides features that are usable from DC to very high operating frequencies. The prior art does not satisfy this need.
A recent approach to the integration of capacitors and interconnects has concentrated on fabricating these devices on silicon wafers. See MARC DE SAMBER, NICK PULSFORD, MARC VAN DELDEN, ROBERT MILSOM; "Low-Complexity MCM-D Technology with Integrated Passives for High Frequency Applications", The International Journal of Microcircuits and Electronic -- 6 -- Packaging, Volume 21, Number 2, Second Quarter 1998, pgs 224-229 (ISSN 1063-1674) (International Microelectronics and Packaging Society) .
This paper presented simple concepts for fabricating integrated capacitors, inductors, resistors, and interconnects on silicon wafers. However, processing thin film hybrid substrates offers unique challenges when compared to silicon wafers, and the teachings presented in this prior art are not directly applicable to thin film hybrid substrate processing.
DESCRIPTION OF THE PRIOR ART
Overview
Two basic techniques have been used in the past to fabricate integrated capacitors onto thin film hybrid devices . Both techniques are based on the "parallel plate" construction or MIM (metal-insulator-metal) capacitor design. Both techniques are inherently difficult to manufacture as they need to address the issue of "step coverage" of the dielectric layer over the thick bottom electrode.
Parallel Plate Capacitor With Step Coverage (0100)
FIG. 1 (0100) illustrates a MIM technique whereby a thin lower electrode (0102) is deposited and patterned on a substrate (0101) . This lower electrode (0102) is then oxidized or anodized to form a thin oxide layer (0103) on its top surface that then becomes the dielectric layer in the capacitor. An upper electrode layer (0104) is then deposited and patterned on top of the insulator layer (0101) to form a MIM capacitor. This type of capacitor is very difficult to manufacture as it presents many problems such as capacitance value -- 7 -- reproducibility problems, shorting (0106) of the top electrode (0104) to the bottom electrode (0102) through the thin dielectric (0105) , low breakdown voltage, low Q (quality factor) at high frequencies, and wire bonding challenges.
The capacitor value or capacitance is inversely proportional to the thickness of the dielectric layer so it is very advantageous to have the dielectric layer as thin as possible. When depositing a thin dielectric layer over a thicker electrode layer electrical shorts are introduced at the edge (0106) of the bottom electrode (0102) due to poor "step coverage" (0105) of the dielectric layer (0103) as shown in FIG. 1 (0100) .
Air-βrjdge Cap ci or (0200) FIG. 2 (0200) illustrates a MIM technique that uses a thick bottom electrode (0202) , a dielectric layer (0203) , and air-bridges (0204, 0205, 0206) to crossover to the upper electrode layer (0207) . This technique uses multiple deposition and patterning processes to build up and then cross over to the upper electrode layer (0207) .
This process is inherently difficult because the lower electrode (0202) is relatively thick, thereby making it problematic to make contact to the upper electrode (0207) without shorting to the thick lower electrode (0202) . Most dielectric coatings (0203) , in order to be applied at a thickness that will completely cover the lower electrode layer (0202) ; exhibit extremely low capacitance densities and therefore are used only rarely. Therefore, the airbridge method becomes a logical method for making a connection to the upper electrode (0207) because it can use thinner dielectrics with higher capacitance densities. This method exhibits manufacturing and repeatability problems due to its very complex nature. It is extremely expensive and problematic to produce. It also suffers from reliability problems because the air bridges are vulnerable to shorts from handling.
Air-Bridge Interconnects (0300)
In an effort to fabricate integrated interconnects, a "crossover" or "air-bridge" technique has also been employed, as described in FIG. 3 (0300) . This technique uses multiple deposition and patterning processes on a substrate (0301) to build up (0303) and then crossover
(0304) thick conductor traces (0302) to form interconnects.
The processes are typically expensive and therefore can usually only be used in high volume production or in specialty applications that are not cost sensitive. Additionally, the air-bridge spans (0304) are fragile and can be deformed or collapsed by simple handling. It is also important to note that due to the complex nature of the airbridge process, it -is extremely rare for air-bridge interconnects and air-bridge capacitors to be produced on the same device.
Air-Prig'ge interconnects with support (Q4QQ)
A more complex version of the simple air-bridge is to support the crossover span (0402) with an underlying insulating material (0403) , as illustrated in FIG. 4 (0400) . Supported crossovers prevent the cross over span from being deformed and causing it to short to the conductor lines underneath. Usually polyimide is used as the supporting insulation. The addition of the insulating support (0403) under the span (0402) increases the complexity and cost of the supported crossover process. It is again important to note that due to the complex nature of the supported air-bridge process, it is extremely rare for supported air-bridge interconnects and air-bridge capacitors to be produced on the same device.
Prior u.s, Patents
The prior art in this area relates generally to the following U.S. Patents: 3,969,197; 4,002,542; 4,002,545
4,038,167 4,062,749 4,364,099 4,408,254 4,410,867 4,423,087 4,471,405 4,599,678 4,631,633 5,122,923 5,258,886 5,262,920 5,338,950 5,390,072 5,455,064 5,539,613 5,587,870 5,643,804 5,670,408 5,685,968 5,693,595 5,699,224 5,708,302 5,736,448 5,737,179 5,745,335 5,760,432 5,767,564 5,781,081 5,818,079 5,872, 040 5,874,379 5,877,533 5,882,946 5,883,781 5,889,299 5,907,470 5,912,044 5,936,831 5,943,547 5,973,908 5,973,911 5,982,018 6, 001,702 6,023,407 6,023,408 6,040,594; 6,069,388; 6,072,205; 6,075,691. These patents generally address the following general areas :
Fabrication of capacitors on silicon wafers.
Unfortunately, the manufacturing techniques utilized here are inapplicable to thin film hybrid substrate fabrication.
Fabrication of capacitors on thick film hybrid substrates. While these techniques do permit capacitor fabrication, the performance of these devices is limited and their manufacturing yield is generally low due to step coverage problems and/or problems with crossover bridge spans .
Fabrication of capacitors on thick film hybrid substrates using exotic plating techniques. These -- 10 -- systems generally have high manufacturing costs and lower device performance than the present invention.
None of the prior art teaches the use of very thin metalization for the bottom plating of capacitors to avoid step coverage problems and improve manufacturing yield.
OBJECTIVES OF THE INVENTION
The present invention provides a system and method for fabricating cost effective, high reliability capacitors and multi-layer interconnects in order to provide the ability to integrate capacitors and interconnects along with conductors, inductors, and resistors all on the same thin film hybrid microelectronic device. Accordingly, the objectives of the present invention are (among others) to circumvent the deficiencies in the prior art and affect one or more of the following:
1. It is an object of this present invention to provide a method for forming capacitors and interconnects on thin film hybrid microelectronic substrates. This method first employs a thin metal layer deposited and patterned on the substrate. This thin patterned layer is used to provide both lower electrodes for capacitor structures and interconnects between upper electrode components. Next, a dielectric layer is deposited over the thin patterned layer and the dielectric layer is patterned to open contact holes to the lower electrode layer. The upper electrode layers are then deposited and patterned on top of the dielectric layer to define the conductors, resistors, and inductors. Thus, by first depositing and patterning the thin lower electrode layer that becomes encapsulated by a suitable dielectric layer under the thick upper electrodes, this -- 11 -- invention 'simply and economically solves many of the problems associated with past methodologies.
2. According to a further object of the present invention, the lower electrode and interconnect layer are made of a material that is mainly gold (Au) .
3. According to a further object of the present invention, the lower electrode and interconnect layer are made of a material that is mainly copper (Cu) .
4. According to a further object of the present invention, the lower electrode and interconnect layer are made of a material that is mainly silver (Ag) .
5. According to a further object of the present invention, the lower electrode and interconnect layer are made of a material that is mainly aluminum (Al) .
6. According to a further object of the present invention, the lower electrode and interconnect layer are made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) .
7. According to a further object of the present invention, the dielectric layer is made of a material that is mainly silicon nitride (Si3N4) .
8. According to a further object of the present invention, the dielectric layer is made of a material that is mainly silicon dioxide (Si02) .
9. According to a further object of the present invention, the dielectric layer is made of a material that is mainly silicon oxynitride (SiOxNx) . - - 12 - -
10. According to a further object of the present invention, the dielectric layer is made of a material that is mainly aluminum oxide (Al203) .
11. According to a further object of the present invention, the dielectric layer is made of a material that is mainly tantalum pentoxide (Ta205) .
12. According to a further object of the present invention, the dielectric layer is made of a material that consists of a ferroelectric material that is mainly BaTi03/ SrTi03, BaTi03, PbZr03/ PbTi03, LiNb03 or Bi14Ti3012.
13. According to a further object of the present invention, the dielectric layer is made of a material that is mainly polyimide or benzocyclobutene.
14. According to a further object of the present invention, the substrate material is made of one or more of materials selected from a group consisting of alumina (Al203) , beryllium oxide (BeO) , fused silica (Si02) , aluminum nitride (A1N) , sapphire (Al203) , ferrite, diamond, LTCC, or glass.
While these objectives should not be understood to limit the teachings of the present invention, in general these objectives are achieved by the disclosed invention that is discussed in the following sections.
BRIEF SUMMARY OF THE INVENTION The invention is related in the general area of generating integrated thin film capacitors and other passive components along with associated interconnect. To date, the industry has been unable to commercially fabricate a viable integrated capacitor in the thin film industry. The system -- 13 -- and method described in the figures and the following text discloses such a system that can be fabricated using conventional thin film technologies at substantially reduced costs over methods currently used within the industry.
BRIEF DESCRIPTION OF THE DRAWINGS
For a fuller understanding of the advantages provided by the invention, reference should be made to the following detailed description together with the accompanying drawings wherein: FIG. 1 illustrates a prior art parallel plate capacitor structure with "step coverage" defects;
FIG. 2 illustrates a prior art air-bridge parallel plate capacitor structure;
FIG. 3 illustrates a prior art air-bridge interconnect structure;
FIG. 4 illustrates a prior art air-bridge interconnect structure incorporating polyimide crossover span supports;
FIG. 5 illustrates a sectional view for illustration of the process for forming integrated capacitors and interconnects on a substrate (0501) according to the present invention and illustrates the step of metalizing (0502) the substrate (0501) with the lower electrode and interconnect layer (0502) ;
FIG. 6 illustrates a view similar to FIG. 5 but illustrates a further step of forming the individual lower electrodes (0603) for the capacitors and the interconnects (0604) ;
FIG. 7 illustrates a view similar to FIG. 6 but illustrates a further step of applying the dielectric layer (0705) on top of the patterned individual lower electrodes and the interconnects; -- 14 -- FIG. 8 illustrates a view similar to FIG. 8 but illustrates a further step of forming contact holes (0806) to the lower electrodes and interconnects;
FIG. 9 illustrates a view similar to FIG. 8 but illustrates a further step of metalizing the top of the dielectric layer (0705) with the conductor (0907, 0908) and optional resistor layers;
FIG. 10 illustrates a view similar to FIG. 9 but illustrates a further step of patterning the conductor layer with the individual upper electrodes (1009) , capacitors
(1011) , spiral inductors (1012) , interconnect (1013) , and optional resistor elements (1014) ;
FIG. 11 illustrates an exemplary bypass/decoupling/filter capacitor application structure using the teachings of the present invention;
FIG. 12 illustrates an exemplary bypass/decoupling/filter capacitor application in which the teachings of the present invention are particularly advantageous ; FIG. 13 illustrates an exemplary active element phased antenna array application using the teachings of the present invention;
FIG. 14 illustrates an exemplary process flowchart that implements a fabrication method taught by the present invention;
FIG. 15 illustrates typical performance of the capacitors fabricated using the teachings of the present invention;
FIG. 16 illustrates typical performance of the inductors fabricated using the teachings of the present invention. - - 15 - -
DESCRIPTION OF THE PRESENTLY PREFERRED EXEMPLARY EMBODIMENTS
Kmpodjments are Exemplary
While this invention is susceptible of embodiment in many different forms, there is shown in the drawings and will herein be described in detailed preferred embodiment of the invention with the understanding that the present disclosure is to be considered as an exemplification of the principles of the invention and is not intended to limit the broad aspect of the invention to the embodiment illustrated. The numerous innovative teachings of the present application will be described with particular reference to the presently preferred embodiments, wherein these innovative teachings are advantageously applied to the particular problems of an INTEGRATED THIN FILM CAPACITOR/INDUCTOR/INTERCONNECT SYSTEM AND METHOD. However, it should be understood that these embodiments are only examples of the many advantageous uses of the innovative teachings herein. In general, statements made in the specification of the present application do not necessarily limit any of the various claimed inventions. Moreover, some statements may apply to some inventive features but not to others. In general, unless otherwise indicated, singular elements may be in the plural and visa versa with no loss of generality. System (0500.0600.0700.0800.0900.1000)
Referring to the system as described in FIGs. 5-11 (0500, 0600, 0700, 0800, 0900, 1000, 1100) and method as described in FIG. 14 (1400) , a substrate and method for forming same containing integrated capacitors, inductors and/or interconnects along with conductors and/or resistors will now be described. - - 16 - - HI Metalization (1401)
As shown in FIG. 5 (0500) , a substrate (0501) is metalized (0502) on one or both sides by sputtering, evaporation, or chemical vapor deposition (1401) . This layer (0502) is typically formed of a lower adhesive layer and an upper conducting layer. Key to the success of the present invention is keeping the total thickness of this metalized layer (0502) at or below approximately 1.50 μm. The prior art universally teaches the use of base metalization layers on the order of 2-4 μm in thickness that makes step coverage difficult in all known capacitor/inductor/interconnect fabrication processes. The present invention breaks with this methodology and utilizes a much thinner adhesive/conducting layer combination to achieve reliable step coverage and superior passive component performance .
The lower adhesive layer is generally very thin (~ 0.03 0.05 μm) and is optimally comprised of chrome (Cr) , titanium (Ti) , or titanium-tungsten (Wti) , although other adhesive conducting materials are also known in the art. The purpose of this layer is to generally act as a bonding interface between the substrate (0501) and the conducting layer (0502) .
The upper conducting layer is generally thicker (~ 0.25 μm) than the lower adhesive layer and may be comprised of any of a wide variety of metals, but preferred embodiments utilize gold (Au) , copper (Cu) , aluminum (Al) , silver (Ag) , tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , and/or palladium (Pd) . The combination of the lower adhesive layer and upper conducting layer serves as the bottom electrode layer (0502) . - - 17 - - [21 Align/Expose/Etch Lower Electrodes (1402)
A photoresist (not shown) is then applied, imaged, and the substrate etched ( 1402) to form the desired patterns for the lower electrodes of the capacitors (0603) and any interconnects ( 0604) , as shown in FIG. 6 ( 0600) .
[31 Apply Dielectric Laver (1403)
Then, as shown in FIG. 7 (0700) , the dielectric layer of silicon nitride (0.3 μm) (0705) is applied to the entire substrate (0501) surface by chemical vapor deposition (CVD) (1403) . One skilled in the art will recognize that other dielectric layer materials are possible. While silicon nitride is a preferred dielectric, a wide variety of other materials are anticipated by the present invention and detailed later in this document. HZ Align/Expose/Etch Contact Holes (1404)
Thereafter, as shown in FIG. 8 (0800) , a photoresist
(not shown) is then applied, imaged, and the substrate is plasma etched (1404) to form the contact holes (0806) in the dielectric layer (0705) in order to be able to make electrical contact to the lower electrodes of the capacitors
(0603) and the interconnect (0604) .
Note also that in many applications it will be advantageous to selectively pattern the dielectric layer to remove certain portions of dielectric under the upper level metalization. This optional selective patterning can easily be accomplished in this same step. Rationales for this selective patterning procedure may be associated with improving the electrical performance of various capacitor/inductor/interconnect/resistor components, as one skilled in the art will readily recognize. -- 18 -- [51 Metalize Substrate to Make Contact With Lower Electrodes (1405)
FIG. 9 (0900) shows that the substrate is then metalized with the upper electrode metal layers by sputtering, evaporation, chemical vapor deposition, and/or electroplating (1405) . These metal layers (0907, 0908) are commonly tantalum nitride (to serve as the resistor layer) under WTi (0.05 μm) (0907) under Au (2-5 μm) (0908). These metal layers coat the entire substrate surface and make contact to the lower electrode and interconnect patterns through the contact holes.
[6] Aliαn/Expose/Etch Upper Electrode/Inductor/Conductor (1406)
Thereupon, as shown in FIG. 10 (1000) , photoresist (not shown) is applied, imaged, and the substrate is etched
(1406) to form the conductor layer features, upper electrode pads (1009) , and optional spiral inductors (1010) . One skilled in the art will recognize that a wide variety of spiral inductor geometries are possible using the teachings of the present invention, and are not limited to the specific spiral inductor illustrated (1010) .
Ul Optionally Form Resistor Elements (1407)
In FIG. 10 (1000) the resistor elements (1014) are optionally formed by applying photoresist (not shown) , imaging the photoresist, and then etching the resistor layer
(1407) .
Construction Variations
From the foregoing, it will be understood by one skilled in the art that according to the present invention a lower electrode and interconnect layer formed using a high conductivity material such as Au, Ag, Cu, or Al will offer excellent high frequency characteristics. -- 19 -- It will be further understood that according to the present invention the dielectric material and thickness can be chosen to optimize capacitance values and/or breakdown voltage . It will be further understood that according to the present invention to integrate capacitors and interconnects on a variety of thin film hybrid substrates and surface finishes along with conductors, inductors, and resistor elements . Summary
In summary, it will be understood by one skilled in the art that according to the present invention it becomes possible to integrate capacitors, inductors, and/or interconnects on a thin film hybrid substrate along with conductors and/or resistor elements in a wide variety of configurations .
Method (1400)
As described previously, the exemplary method used to fabricate the capacitor/inductor/interconnect of the present invention is illustrated in FIG. 14 (1400) and is summarized in the following steps:
1. metalize the substrate with a thin metal overcoat
(1401) ;
2. align/image photoresist and etching to form patterns for lower capacitor electrodes and interconnect (1402) ;
3. apply the thin dielectric layer (1403);
4. apply/image the photoresist and etch to form contact holes (1404) ;
5. metalize substrate to make contact with lower electrodes (1405) ; _ _ 20 - -
6. apply/image photoresist and etch to form patterns for conductor/inductor layer and upper electrode (1406) ; and
7. optionally form resistor elements by applying/imaging photoresist and etching resistor layer (1407) .
Key to this process is the thin application of metalization in step (1) to allow the use of a thin dielectric layer in step (2) to minimize the impact of step coverage reliability problems that are present in the prior art.
System/Method Variations
Material Variations
The present invention is amenable to a wide variety of system/method variations, some of which include the following: 1. The lower electrode and interconnect layer may be comprised of materials that are mainly gold (Au) , copper (Cu) , silver (Ag) , aluminum (Al) .
2. The lower electrode and interconnect layer may be comprised of materials that are made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) .
3. The dielectric layer may be comprised of materials that are made of a material that is mainly silicon nitride
(Si3N4) , silicon dioxide (Si02) , silicon oxynitride (SiOχNx) , aluminum oxide (A1203) , or tantalum pentoxide (Ta2Os) . -- 21 -- 4. The dielectric layer may be comprised of materials that that consists of a ferroelectric material that is mainly BaTi03, SrTi03/ BaTi03, PbZr03, PbTi03/ LiNb03, or
Blχ4Tl32.
5. The dielectric layer may be comprised of a material that is mainly polyimide or benzocyclobutene.
6. The substrate may be comprised of materials that are selected from a group consisting of alumina (Al203) , beryllium oxide (BeO) , fused silica (Si02) , aluminum nitride (AlN) , sapphire (Al203) , ferrite, diamond, LTCC, or glass.
Note that while these variations constitute preferred embodiments of the present invention, they are not limitive of the teachings of the present invention.
Bvpass/DecouDlina/Filter Capacitor Variant (1100)
An important variation of the exemplary system/method involves the bypass/decoupling/filter capacitor structure illustrated in FIG. 11 (1100) . As illustrated in FIG. 12 (1200) , a large number of RF/microwave applications involve amplifier systems (1210) that have a need for decoupling (1213) and/or filter (1214) capacitors that have one plate grounded.
The present invention when applied to this typical application is presented by the exemplary construction diagram of FIG. 11 (1100) . In this application, the substrate (1101) is generally metalized on the back surface (1102) and this back surface is grounded (1103) . A contact grounding via (1104) is drilled through the substrate (1101) and metallized or filled to make contact with the grounded (1103) metalization (1102) . This via then makes contact -- 22 -- with the top layer of interconnect metalization (1113) that forms the top plate of the capacitor structures. This forms an electrical ground connection (1114) between the upper capacitor plate metalization (1113) and the back plate metalization (1102) by means of the via contact (1104) .
The capacitor structures generally comprise thinly deposited lower plates (1105, 1106) and an overcoat of dielectric (1107, 1108) . Contact to the lower plates (1105, 1106) is made with via contacts (1109, 1110) through the dielectric, which make contact with upper layers of thick metalized interconnect (llll, 1112) .
The advantage ' of this structure is evident when compared to the prior art because it permits the ground contact of the capacitor to be placed within the capacitor, thus reducing both the series resistance of the capacitor contacts as well as the inductance normally associated with crossover spans and other interconnect associated with techniques used in the prior art .
It is important to note that within the context of the prior art, the lower capacitor plates (1105, 1106) would normally be formed as thick metalization comparable to the top interconnect (llll, 1112, 1113) , thus making step coverage of the dielectric layer (1107, 1108) problematic and unreliable. The construction technique and materials taught by the present invention overcome these deficiencies in the prior art and provide for a higher degree of performance and reliability than possible with prior art structures .
One skilled in the art will recognize that the capacitor structure depicted in FIG. 11 (1100) depicts two separate capacitor structures having two bottom plates
(1105, 1106) with corresponding dielectric layers (1107, -- 23 -- 1108) . This illustrates how a single ground contact via (1104) and top plate (1113) may be shared among proximal capacitors. This improves the area efficiency of the overall capacitor structure and permits multiple capacitors to be paralleled for bypass/decoupling/filtering purposes. This parallelism tends to improve the overall function of these devices in a given application, and may also be used to isolate power supply noise between various stages within a given active amplifier (1211) or other active element.
Product By Process
Referring to the system as described in FIGs. 5-11 (0500, 0600, 0700, 0800, 0900, 1000, 1100) and method as described in FIG. 14 (1400) , the resulting product containing integrated capacitors, inductors and/or interconnects along with conductors and/or resistors will now be discussed.
What is significant to note about the individual capacitors, inductors, and interconnect (fabricated using the method illustrated herein and for which an exemplary flowchart is given in FIG. 14 (1400)), is that the electrical characteristics of these components are superior to that possible with the prior art. This difference in kind is possible because:
1. The parasitic inductance associated with the capacitors formed using the teachings of the present invention is necessarily lower than that of the prior art. This is because the length of interconnect required to actually connect the capacitor to the remainder of the hybrid circuit need not use crossover spans as in the prior art. These crossover spans tend to add parasitic capacitance that reduces the self-resonant frequency of the capacitor. - - 24 - -
2. Additionally, the parasitic resistance of the capacitor structures is reduced as compared to the prior art because crossover spans and additional interconnect required by the prior art has a finite resistance which reduces the quality factor (Q) of the capacitor structure. This parasitic resistance is well known by one skilled in the art as "effective series resistance" and is necessarily a degradation of device performance.
3. The parasitic capacitance associated with the inductors and interconnect using the teachings of the present invention is significantly lower than that of the prior art. This is in part because the prior art has difficulty in controlling the dielectric thickness of the sidewalls (0105) of the upper layer conducting layers .
4. The present invention has signi icantly better reliability and manufacturability because of the improvement in step coverage as compared to the prior art. As illustrated in FIG. 1 (0106), the potential for sidewall punchthrough or shorting is a significant drawback of the prior art. This potential defect reduces manufacturing yields, causes failures in the field, and generally increases the final cost of the manufactured hybrid system.
5. Note that since the reliability of a system containing multiple capacitors, inductors, and interconnects is determined by the weakest link in the system, an large array of hybrid components having poor individual reliability drastically increases the cost of the overall system because of the reduced overall system reliability. - - 25 - - 6 . Note that in space-constrained designs and also high performance designs , the ability to overlap ground contact vias ( 1104 ) with an overlapping capacitor structure increased the area eff iciency and high frequency performance of bypass/decoupling/f iltering capacitor structures . This is a signif icant performance improvement over the prior art .
One skilled in the art will no doubt observe other advantages to the present invention as compared to the prior art .
EXEMPLARY SYSTEM APPLICATIONS
Overview
While a wide variety of system applications are amenable to use of the present invention, several are preferred and will now be discussed. Discussion of these applications in no way limits the scope of the present invention.
Bypass/Pecouplinα/Filter Systems (1200)
One application of the present invention is in bypass/decoupling/filter systems as illustrated in FIG. 12 (1200) . In this application (1200) , an amplifier system (1210) is supplied by some external power supply (1220) . Typically in RF/microwave applications these systems (1210) comprise an amplifier (1211) which is fed with power via an inductor (1212) / capacitor (1213) filter. In this application it is very important that the capacitor (1213) be placed physically close to the amplifier (1211) to minimize its inductance and raise its self-resonant frequency. - - 26 - -
The present invention is particularly well suited to this application because it permits the inductor (1212) and capacitor (1213) to be fully integrated on the same substrate in close proximity to the amplifier (1211) . Furthermore, the thin dielectric and low effective series resistance of the capacitors constructed using the techniques of the present invention permit the power supply bypass/decoupling/filtering operation of the capacitor
(1213) to be superior to the use of any chip-capacitor alternative. The reason for this is that any chip-capacitor alternative will have significant inductance associated with bond pads and bonding sidewalls of the chip-capacitor, thus reducing its effective capacitance at high frequencies.
Additionally, other capacitors (1214) and/or inductors (1215) that may be associated with the amplifier (.1211) within the context of the amplifier subsystem (1210) are also amenable to implementation using the present invention.
Applications for these components will vary based on the specific function of the amplifier system (1210) . Note that in addition to capacitors (1214) and inductors (1215) , the present invention also permits integration of resistor elements in close proximity to the amplifier (1211) , which further increases the performance and reliability of the manufactured system while reducing the overall cost of the completed subsystem (1210) .
Active/Passive Element Phased Antenna Arrays (1300)
The amplifier subsystem (1210) illustrated in FIG. 12 (1200) may be arrayed as illustrated in FIG. 13 (1300) in both the X-direction (1310) and the Y-direction (1320) to form a phased antenna array. While the array elements (1210) of the phased antenna array (1300) are optimally active systems as illustrated in FIG. 12 (1200) , one skilled in the art will readily recognize that the same principles -- 27 -- may be applied to phased antenna arrays that are comprised primarily (or solely) of passive inductor and/or capacitor elements .
The advantage of the present invention over the prior art in this application is significant. Traditional phased antenna arrays utilizing capacitors/inductors/interconnect generally comprise components fabricated using crossover spans as illustrated in FIG. 3 (0300) and FIG. 4 (0400) . As mentioned previously, the crossover spans (0304) in this technique are particularly susceptible to damage/collapse because of their fragile nature. The use of polyimide supports (0403) in this application partially solves this problem, but does so only at the expense of added manufacturing cost . Given that tens of thousands of the array elements (1210) may be present in phased antenna array, this additional cost and reduced reliability of the prior art is a significant hindrance to the implementation of integrated phased antenna array structures .
Furthermore, the crossover bridge (0304) technique illustrated in FIGs. 3-4 does not generate the same capacitance per unit area performance as is possible with the present invention. This is because the area of the entire crossover span structure of FIGs. 3-4 is greater than that of the present invention, and its effective capacitance per unit area is thus less than that of the present invention. Finally, the additional connection lead structures associated with the crossover span (0304) introduce additional parasitic inductance into the capacitance structure, thus reducing its resonant frequency and making it unsuitable for some very high frequency applications .
Thus, the present invention specifically anticipates the use of the thin film capacitor/inductor/interconnect -- 28 -- structures described herein in both active and passive phased antenna arrays. These phased antenna arrays have wide application as is well known to one skilled in the art.
EXEMPLARY SYSTEM COMPONENT CHARACTERISTICS Capacitor Performance (1500)
FIG. 15 (1500) illustrates typical modeled performance of capacitors using the teachings of the present invention. Key to interpretation of this graph is the fact that the capacitor structure operates below the self-resonant point (1501) with capacitive behavior (1502) , but above this point it appears to have inductive characteristics (1503) . This is typical of all hybrid capacitor structures, but the advantage in the present invention is that the self-resonant point (1501) is higher than comparable prior art solutions, with lower effective series resistance.
Fabricated capacitor test structures using the teachings of the present invention had remarkably consistent capacitance values in the 15-30 pF range and self-resonant frequencies ranging from 1.4-2.4 GHz, which is more than sufficient performance for many RF/wireless applications and significantly better than comparable prior art capacitor structures .
Inductor Performance (1600)
FIG. 16 (1600) illustrates typical modeled performance of inductors using the teachings of the present invention.
Key to interpretation of this graph is the fact that the inductor structure operates below the self-resonant point (1601) with inductive behavior (1602) , but above this point it appears to have capacitive characteristics (1603) . This is typical of all hybrid -inductor structures, but the advantage in the present invention is that the self-resonant -- 29 -- point (1601) and quality factor (Q) are higher than comparable prior art solutions, since the present invention inductors have lower series resistance values and tighter inductive coupling with lower parasitic capacitance. Fabricated inductor test structures using the teachings of the present invention had remarkably consistent inductance values in the 20-70 nH range and quality factors (Q) ranging from 22 at 2 GHz (20 nH) to 14 at 800 MHz (70 nH) . While this performance analysis is preliminary, it does indicate that the present invention teachings permit inductors to be fabricated with significantly higher reliability, manufacturability, and performance ' than possible with the prior art.
CONCLUSION A system and method for the fabrication of high reliability capacitors, inductors, and multi-layer interconnects on various substrate surfaces has been disclosed. The disclosed method first employs a thin metal layer deposited and patterned on the substrate. This thin patterned layer is used to provide both lower electrodes for capacitor structures and interconnects for upper electrode components. Next, a dielectric layer is deposited over the thin patterned layer and the dielectric layer is patterned to open contact holes to the thin patterned layer. The upper electrode layer is then deposited and patterned on top of the dielectric.
- - 31 - -
1. A thin film hybrid substrate system containing integrated capacitors, inductors, and/or interconnects, comprising:
(a) a thin film hybrid substrate; (b) a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness less than or equal to 1.5 microns. (c) a dielectric layer deposited on top of the said patterned lower electrode and interconnect layer; and
(d) an upper electrode layer formed on said dielectric layer. 2. The thin film hybrid substrate system of Claim 1, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
3. The thin film hybrid substrate system of Claim 1, wherein said lower adhesive layer comprises chrome (Cr) .
4. The thin film hybrid substrate system of Claim 1, wherein said lower adhesive layer comprises titanium
(Ti) .
5. The thin film hybrid substrate system of Claim 1, wherein said lower adhesive layer comprises titanium- tungsten (WTi) .
6. The thin film hybrid substrate system of Claim 1, wherein said upper conducting is approximately 0.25 microns thick.

Claims

Although a preferred embodiment of the present invention has been illustrated in the accompanying Drawings and described in the foregoing Detailed Description, it will be understood that the invention is not limited to the embodiments disclosed, but is capable of numerous rearrangements, modifications, and substitutions without departing from the spirit of the invention as set forth and defined by the following claims. What is claimed is:
- - 32 - -
7. The thin film hybrid substrate system of Claim 1, wherein said upper conducting layer comprises silver
(Ag) .
8. The thin film hybrid substrate system of Claim 1, wherein said upper conducting layer comprises aluminum
(Al) .
9. The thin film hybrid substrate system of Claim 1, wherein said upper conducting layer comprises gold
(Au) . 10. The thin film hybrid substrate system of Claim 1, wherein said upper conducting layer comprises copper (Cu) .
11. The thin film hybrid substrate system of Claim 1, wherein said lower electrode and interconnect layer further comprises silver (Ag) .
12. The thin film hybrid substrate system of Claim 1, wherein said lower electrode and interconnect layer further comprises aluminum (Al) .
13. The thin film hybrid substrate system of Claim 1, wherein said lower electrode and interconnect layer further comprises gold (Au) .
14. The thin film hybrid substrate system of Claim 1, wherein said lower electrode and interconnect layer further comprises copper (Cu) . 15. The thin film hybrid substrate system of Claim 1, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium
(Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) .
16. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer is selectively patterned. - - 33 - -
17. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises silicon nitride (Si3N4) .
18. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises silicon dioxide (Si02) .
19. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises silicon oxynitride (SiOxNx) . 20. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises aluminum oxide (Al203) .
21. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises tantalum pentoxide (Ta205) .
22. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises a ferroelectric material.
23. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is BaTi03.
24. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is SrTi03.
25. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is PbZr03. 26. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is PbTi03.
27. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is LiNb03.
28. The thin film hybrid substrate system of Claim 22, wherein said ferroelectric material is Bi14Ti32. _ _ 34 - -
29. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises polyimide .
30. The thin film hybrid substrate system of Claim 1, wherein said dielectric layer further comprises benzocyclobutene .
31. The thin film hybrid substrate system of Claim 1, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (Al203) , beryllium oxide (BeO) , fused silica (Si02) , aluminum nitride (AlN) , sapphire (A1203) , ferrite, diamond, LTCC, or glass.
- - 35 - -
32. A thin film capacitor/inductor/interconnect method comprising:
(1) thinly metalizing a substrate with a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness of less than or equal to 1.5 microns;
(2) applying/imaging photoresist and etching to form metal patterns on said substrate for lower capacitor electrodes and interconnect;
(3) applying a thin dielectric layer to said metal patterns;
(4) applying/imaging photoresist and etching to form contact holes in said dielectric layer and optionally selectively patterning said dielectric layer;
(5) metalizing said substrate to make contact with said lower capacitor electrodes and interconnect; (6) applying/imaging photoresist and etching to form patterns for upper capacitor electrodes, inductors, and/or interconnect conductors;
(7) optionally forming resistor elements by applying/imaging photoresist and etching a resistor layer on said substrate.
33. The thin film hybrid substrate method of Claim 32, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
34. The thin film hybrid substrate method of Claim 32, wherein said lower adhesive layer comprises chrome
(Cr) . - - 36 - -
35. The thin film hybrid substrate method of Claim 32, wherein said lower adhesive layer comprises titanium
(Ti) .
36. The thin film hybrid substrate method of Claim 32, wherein said lower adhesive layer comprises titanium- tungsten (WTi) .
37. The thin film hybrid substrate method of Claim 32, wherein said upper conducting is approximately 0.25 microns thick. 38. The thin film hybrid substrate method of Claim 32, wherein said upper conducting layer comprises silver (Ag) .
39. The thin film hybrid substrate method of Claim 32, wherein said upper conducting layer comprises aluminum (Al) .
40. The thin film hybrid substrate method of Claim 32, wherein said upper conducting layer comprises gold
(Au) .
41. The thin film hybrid substrate method of Claim 32, wherein said upper conducting layer comprises copper
(Cu) .
42. The thin film hybrid substrate method of Claim 32, wherein said lower electrode and interconnect layer further comprises silver (Ag) . 43. The thin film hybrid substrate method of Claim 32, wherein said lower electrode and interconnect layer further comprises aluminum (Al) .
44. The thin film hybrid substrate method of Claim 32, wherein said lower electrode and interconnect layer further comprises gold (Au) . - - 37 - -
45. The thin film hybrid substrate method of Claim 32, wherein said lower electrode and interconnect layer further comprises copper (Cu) .
46. The thin film hybrid substrate method of Claim 32, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) . 47. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer is selectively patterned.
48. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises silicon nitride (Si3N4) . 49. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises silicon dioxide (Si02) .
50. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises silicon oxynitride (SiOxNx) .
51. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises aluminum oxide (A1203) .
52. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises tantalum pentoxide (Ta205) .
53. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises a ferroelectric material . 54. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is BaTi03. - - 3 8 - -
55. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is SrTi03.
56. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is PbZr03. 57. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is Pb i03.
58. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is LiNb03.
59. The thin film hybrid substrate method of Claim 53, wherein said ferroelectric material is Biι4Ti32.
60. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises polyimide.
61. The thin film hybrid substrate method of Claim 32, wherein said dielectric layer further comprises benzocyclobutene .
62. The thin film hybrid substrate method of Claim 32, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (A1203) , beryllium oxide (BeO) , fused silica (Si02) , aluminum nitride (AlN) , sapphire (Al203) , ferrite, diamond, LTCC, or glass.
- - 39 - -
63. The capacitor/inductor/interconnect product of the thin film fabrication method comprising:
(8) thinly metalizing a substrate with a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness of less than or equal to 1.5 microns;
(9) applying/imaging photoresist and etching to form metal patterns on said substrate for lower capacitor electrodes and interconnect;
(10) applying a thin dielectric layer to said metal patterns;
(11) applying/imaging photoresist and etching to form contact holes in said dielectric layer and optionally selectively patterning said dielectric layer;
(12) metalizing said substrate to make contact with said lower capacitor electrodes and interconnect; (13) applying/imaging photoresist and etching to form patterns for upper capacitor electrodes, inductors, and/or interconnect conductors;
(14) optionally forming resistor elements by applying/imaging photoresist and etching a resistor layer on said substrate.
64. The capacitor/inductor/interconnect product of- Claim 63, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
65. The capacitor/inductor/interconnect product of Claim 63, wherein said lower adhesive layer comprises chrome
(Cr) . - - 40 - -
66. The capacitor/inductor/interconnect product of Claim 63, wherein said lower adhesive layer comprises titanium (Ti) .
67. The capacitor/inductor/interconnect product of Claim 63, wherein said lower adhesive layer comprises titanium-tungsten (WTi) .
68. The capacitor/inductor/interconnect product of Claim 63, wherein said upper conducting is approximately 0.25 microns thick. 69. The capacitor/inductor/interconnect product of Claim 63, wherein said upper conducting layer comprises silver (Ag) .
70. The capacitor/inductor/interconnect product of Claim 63, wherein said upper conducting layer comprises aluminum (Al) .
71. The capacitor/inductor/interconnect product of Claim 63, wherein said upper conducting layer comprises gold (Au) .
72. The capacitor/inductor/interconnect product of Claim 63, wherein said upper conducting layer comprises copper (Cu) .
73. The capacitor/inductor/interconnect product of Claim 63, wherein said lower electrode and interconnect layer further comprises silver (Ag) . 74. The capacitor/inductor/interconnect product of Claim 63, wherein said lower electrode and interconnect layer further comprises aluminum (Al) .
75. The capacitor/inductor/interconnect product of Claim 63, wherein said lower- electrode and interconnect layer further comprises gold (Au) . _ _ 4 i _ -
76. The capacitor/inductor/interconnect product of Claim 63 , wherein said lower electrode and interconnect layer further comprises copper (Cu) .
77. The capacitor/inductor/interconnect product of Claim 63, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta) , tungsten (W) , titanium (Ti) , nickel (Ni) , molybdenum (Mo) , platinum (Pt) , palladium (Pd) , or chromium (Cr) . 78. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer is selectively patterned.
79. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises silicon nitride (Si3N4) .
80. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises silicon dioxide (Si02) .
81. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises silicon oxynitride (Si0xNx) .
82. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises aluminum oxide (Al203) . 83. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises tantalum pentoxide (Ta205) .
84. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises a ferroelectric material.
85. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is BaTi03. - - 42 - -
86. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is SrTi03.
87. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is PbZr03. 88. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is PbTi03.
89. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is LiNb03.
90. The capacitor/inductor/interconnect product of Claim 84, wherein said ferroelectric material is Bi14Ti3012.
91. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises polyimide .
92. The capacitor/inductor/interconnect product of Claim 63, wherein said dielectric layer further comprises benzocyclobutene .
93. The capacitor/inductor/interconnect product of Claim 63, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (Al203) , beryllium oxide (BeO) , fused silica (Si02) , aluminum nitride (A1N) , sapphire (A1203) , ferrite, diamond, LTCC, or glass.
94. A power supply bypass/decoupling/filter network system fabricated using array elements comprising said integrated capacitors, inductors, and/or interconnects of Claim 1.
95. A phased antenna array system fabricated using array elements comprising said integrated capacitors, inductors, and/or interconnects of Claim 1. - - 43 - -
96. The phased antenna array system of Claim 95, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of Claim 1.
97. The phased antenna array system of Claim 95, wherein said array elements are active.
98. The phased antenna array system of Claim 97, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of Claim 1.
99. The phased antenna array system of Claim 95, wherein said array elements are passive. 100. The phased antenna array system of Claim 99, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of Claim 1.
PCT/US2001/029575 2000-09-21 2001-09-21 Integrated thin film capacitor/inductor/interconnect system and method WO2002025709A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001296281A AU2001296281A1 (en) 2000-09-21 2001-09-21 Integrated thin film capacitor/inductor/interconnect system and method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US23413500P 2000-09-21 2000-09-21
US60/234,135 2000-09-21

Publications (2)

Publication Number Publication Date
WO2002025709A2 true WO2002025709A2 (en) 2002-03-28
WO2002025709A3 WO2002025709A3 (en) 2003-01-09

Family

ID=22880081

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/029575 WO2002025709A2 (en) 2000-09-21 2001-09-21 Integrated thin film capacitor/inductor/interconnect system and method

Country Status (3)

Country Link
US (1) US6761963B2 (en)
AU (1) AU2001296281A1 (en)
WO (1) WO2002025709A2 (en)

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7327582B2 (en) * 2000-09-21 2008-02-05 Ultrasource, Inc. Integrated thin film capacitor/inductor/interconnect system and method
US6998696B2 (en) * 2001-09-21 2006-02-14 Casper Michael D Integrated thin film capacitor/inductor/interconnect system and method
US7425877B2 (en) * 2001-09-21 2008-09-16 Ultrasource, Inc. Lange coupler system and method
AT500259B1 (en) * 2003-09-09 2007-08-15 Austria Tech & System Tech THIN-LAYER ASSEMBLY AND METHOD FOR PRODUCING SUCH A THIN-LAYER ASSEMBLY
JP4610205B2 (en) * 2004-02-18 2011-01-12 株式会社リコー Semiconductor device
US7282404B2 (en) * 2004-06-01 2007-10-16 International Business Machines Corporation Inexpensive method of fabricating a higher performance capacitance density MIMcap integrable into a copper interconnect scheme
US7535080B2 (en) * 2005-06-30 2009-05-19 Intel Corporation Reducing parasitic mutual capacitances
US7483274B2 (en) * 2005-09-29 2009-01-27 Welch Allyn, Inc. Galvanic isolation of a signal using capacitive coupling embedded within a circuit board
US8409970B2 (en) 2005-10-29 2013-04-02 Stats Chippac, Ltd. Semiconductor device and method of making integrated passive devices
US8791006B2 (en) * 2005-10-29 2014-07-29 Stats Chippac, Ltd. Semiconductor device and method of forming an inductor on polymer matrix composite substrate
US8158510B2 (en) 2009-11-19 2012-04-17 Stats Chippac, Ltd. Semiconductor device and method of forming IPD on molded substrate
US7851257B2 (en) * 2005-10-29 2010-12-14 Stats Chippac Ltd. Integrated circuit stacking system with integrated passive components
US8669637B2 (en) * 2005-10-29 2014-03-11 Stats Chippac Ltd. Integrated passive device system
JP2007150282A (en) * 2005-11-02 2007-06-14 Sharp Corp Field-effect transistor
US8188590B2 (en) * 2006-03-30 2012-05-29 Stats Chippac Ltd. Integrated circuit package system with post-passivation interconnection and integration
US7755164B1 (en) * 2006-06-21 2010-07-13 Amkor Technology, Inc. Capacitor and resistor having anodic metal and anodic metal oxide structure
US20090223700A1 (en) * 2008-03-05 2009-09-10 Honeywell International Inc. Thin flexible circuits
WO2009140658A1 (en) * 2008-05-15 2009-11-19 Kovio, Inc. Surveillance devices with multiple capacitors
US8756778B2 (en) * 2009-10-01 2014-06-24 Stmicroelectronics Sa Method of adjustment during manufacture of a circuit having a capacitor
US9450556B2 (en) * 2009-10-16 2016-09-20 Avx Corporation Thin film surface mount components
KR101101686B1 (en) * 2010-01-07 2011-12-30 삼성전기주식회사 Rf semiconductor component and method of fabricating the same
JP5711953B2 (en) * 2010-12-13 2015-05-07 株式会社日立ハイテクノロジーズ Plasma processing equipment
US8853819B2 (en) 2011-01-07 2014-10-07 Advanced Semiconductor Engineering, Inc. Semiconductor structure with passive element network and manufacturing method thereof
US8912890B2 (en) 2012-10-01 2014-12-16 Thin Film Electronics Asa Surveillance devices with multiple capacitors
US20140268440A1 (en) * 2013-03-12 2014-09-18 Wisenstech Inc. Micromachined High Breakdown Voltage ESD Protection Device for Light Emitting Diode and Method of Making the Same
US9548288B1 (en) * 2014-12-22 2017-01-17 Apple Inc. Integrated circuit die decoupling system with reduced inductance
JP2016162904A (en) * 2015-03-03 2016-09-05 ルネサスエレクトロニクス株式会社 Semiconductor device manufacturing method
US9455189B1 (en) 2015-06-14 2016-09-27 Darryl G. Walker Package including a plurality of stacked semiconductor devices including a capacitance enhanced through via and method of manufacture
US10833144B2 (en) 2016-11-14 2020-11-10 Advanced Semiconductor Engineering, Inc. Semiconductor device packages including an inductor and a capacitor
JP2022067321A (en) * 2020-10-20 2022-05-06 東京エレクトロン株式会社 Plasma generation device, plasma processing device, and plasma processing method
CN113284885A (en) * 2021-05-14 2021-08-20 广州天极电子科技股份有限公司 Method for integrating thin film capacitor in thin film circuit

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3553693A (en) * 1967-12-14 1971-01-05 Texas Instruments Inc Modular electronics communication system
US3895272A (en) * 1972-12-20 1975-07-15 Gennady Grigorievich Smolko Thin-film microcircuit
US5485138A (en) * 1993-05-10 1996-01-16 Texas Instruments Incorporated Thin film resistor and method for manufacturing the same
WO1997020345A1 (en) * 1995-11-29 1997-06-05 Italtel S.P.A Manufacturing process for thin-film circuits comprising integrated capacitors
US5915188A (en) * 1997-12-22 1999-06-22 Motorola, Inc. Integrated inductor and capacitor on a substrate and method for fabricating same
EP1024535A2 (en) * 1999-01-29 2000-08-02 Philips Patentverwaltung GmbH Thin film circuit with component
US6100574A (en) * 1997-04-29 2000-08-08 Telefonaktiebolaget Lm Ericsson Capacitors in integrated circuits

Family Cites Families (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3969197A (en) 1974-02-08 1976-07-13 Texas Instruments Incorporated Method for fabricating a thin film capacitor
US4016050A (en) * 1975-05-12 1977-04-05 Bell Telephone Laboratories, Incorporated Conduction system for thin film and hybrid integrated circuits
US4002545A (en) 1976-02-09 1977-01-11 Corning Glass Works Method of forming a thin film capacitor
US4062749A (en) 1976-02-09 1977-12-13 Corning Glass Works Method of forming a thin film capacitor with a manganese dioxide layer
US4038167A (en) 1976-02-09 1977-07-26 Corning Glass Works Method of forming a thin film capacitor
US4002542A (en) 1976-02-09 1977-01-11 Corning Glass Works Thin film capacitor and method
US4410867A (en) 1978-12-28 1983-10-18 Western Electric Company, Inc. Alpha tantalum thin film circuit device
DE3063506D1 (en) 1979-08-31 1983-07-07 Fujitsu Ltd A tantalum thin film capacitor and process for producing the same
US4408254A (en) 1981-11-18 1983-10-04 International Business Machines Corporation Thin film capacitors
US4628149A (en) * 1981-11-30 1986-12-09 Nippon Electric Co., Ltd. Substrate having a pattern of an alloy of gold and a noble and a base metal with the pattern isolated by oxides of the noble and the base metals
US4471405A (en) 1981-12-28 1984-09-11 International Business Machines Corporation Thin film capacitor with a dual bottom electrode structure
US4423087A (en) 1981-12-28 1983-12-27 International Business Machines Corporation Thin film capacitor with a dual bottom electrode structure
US4599678A (en) 1985-03-19 1986-07-08 Wertheimer Michael R Plasma-deposited capacitor dielectrics
US4631633A (en) 1985-12-23 1986-12-23 North American Philips Corporation Thin film capacitors and method of making the same
DE69014027T2 (en) 1989-08-30 1995-06-01 Nec Corp Thin film capacitors and their manufacturing processes.
EP0514149B1 (en) 1991-05-16 1995-09-27 Nec Corporation Thin film capacitor
JPH05326315A (en) 1992-05-25 1993-12-10 Itochu Fine Chem Kk Thin film capacitor and manufacturing device thereof
JP2884917B2 (en) 1992-06-08 1999-04-19 日本電気株式会社 Thin film capacitors and integrated circuits
US5587870A (en) 1992-09-17 1996-12-24 Research Foundation Of State University Of New York Nanocrystalline layer thin film capacitors
US5390072A (en) 1992-09-17 1995-02-14 Research Foundation Of State University Of New York Thin film capacitors
JP2788835B2 (en) 1993-03-17 1998-08-20 日本電気株式会社 Thin film capacitor and method of manufacturing the same
US5643804A (en) 1993-05-21 1997-07-01 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a hybrid integrated circuit component having a laminated body
US5338950A (en) 1993-08-23 1994-08-16 Itt Corporation Multiple port thin film capacitor
US5767564A (en) 1993-10-19 1998-06-16 Kyocera Corporation Semiconductor device with a decoupling capacitor mounted thereon having a thermal expansion coefficient matched to the device
US5455064A (en) 1993-11-12 1995-10-03 Fujitsu Limited Process for fabricating a substrate with thin film capacitor and insulating plug
US5760432A (en) 1994-05-20 1998-06-02 Kabushiki Kaisha Toshiba Thin film strained layer ferroelectric capacitors
GB9414362D0 (en) * 1994-07-15 1994-09-07 Plessey Semiconductors Ltd Trimmable capacitor
JP3407409B2 (en) 1994-07-27 2003-05-19 富士通株式会社 Manufacturing method of high dielectric constant thin film
JPH0855967A (en) 1994-07-29 1996-02-27 Texas Instr Inc <Ti> Manufacture of ferroelectric thin film capacitor
JPH08115851A (en) 1994-10-14 1996-05-07 Ngk Spark Plug Co Ltd Ceramic substrate with thin-film capacitor and its manufacturing method
US5683928A (en) 1994-12-05 1997-11-04 General Electric Company Method for fabricating a thin film resistor
KR100190558B1 (en) 1995-03-04 1999-10-15 구본준 Ferroelectric and capacitor of semiconductor device
US5883781A (en) 1995-04-19 1999-03-16 Nec Corporation Highly-integrated thin film capacitor with high dielectric constant layer
US5708302A (en) 1995-04-26 1998-01-13 Symetrix Corporation Bottom electrode structure for dielectric capacitors
US5693595A (en) 1995-06-06 1997-12-02 Northrop Grumman Corporation Integrated thin-film terminations for high temperature superconducting microwave components
JP4003888B2 (en) 1995-06-06 2007-11-07 旭化成エレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
JP3076507B2 (en) 1995-06-13 2000-08-14 松下電子工業株式会社 Semiconductor device, semiconductor integrated circuit device, and method of manufacturing the same
US5781081A (en) 1995-09-01 1998-07-14 Ngk Spark Plug Co., Ltd. LC-type dielectric filter having an inductor on the outermost layer and frequency adjusting method therefor
US5699224A (en) 1995-10-25 1997-12-16 Rohm Co., Ltd. Thick-film capacitor and chip-type composite electronic component utilizing the same
US5736448A (en) 1995-12-04 1998-04-07 General Electric Company Fabrication method for thin film capacitors
US5737179A (en) 1996-02-07 1998-04-07 Catalina Coatings, Inc. Metallized film capacitor
KR100228038B1 (en) 1996-02-22 1999-11-01 니시무로 타이죠 A thin film capacitor
US6023408A (en) 1996-04-09 2000-02-08 The Board Of Trustees Of The University Of Arkansas Floating plate capacitor with extremely wide band low impedance
JPH09331020A (en) 1996-06-07 1997-12-22 Sharp Corp Dielectric thin film capacitor element and its manufacture
US5745335A (en) 1996-06-27 1998-04-28 Gennum Corporation Multi-layer film capacitor structures and method
KR100326979B1 (en) 1996-12-18 2002-05-10 포만 제프리 엘 Metal to metal capacitor and method for producing same
US5912044A (en) 1997-01-10 1999-06-15 International Business Machines Corporation Method for forming thin film capacitors
US5936831A (en) 1997-03-06 1999-08-10 Lucent Technologies Inc. Thin film tantalum oxide capacitors and resulting product
US6075691A (en) 1997-03-06 2000-06-13 Lucent Technologies Inc. Thin film capacitors and process for making them
US5982018A (en) 1997-05-23 1999-11-09 Micron Technology, Inc. Thin film capacitor coupons for memory modules and multi-chip modules
JPH10335590A (en) 1997-06-04 1998-12-18 Nec Corp Passive element circuit
US6236101B1 (en) * 1997-11-05 2001-05-22 Texas Instruments Incorporated Metallization outside protective overcoat for improved capacitors and inductors
US6023407A (en) 1998-02-26 2000-02-08 International Business Machines Corporation Structure for a thin film multilayer capacitor
JP3585796B2 (en) * 1999-12-17 2004-11-04 新光電気工業株式会社 Multilayer wiring board manufacturing method and semiconductor device

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3553693A (en) * 1967-12-14 1971-01-05 Texas Instruments Inc Modular electronics communication system
US3895272A (en) * 1972-12-20 1975-07-15 Gennady Grigorievich Smolko Thin-film microcircuit
US5485138A (en) * 1993-05-10 1996-01-16 Texas Instruments Incorporated Thin film resistor and method for manufacturing the same
WO1997020345A1 (en) * 1995-11-29 1997-06-05 Italtel S.P.A Manufacturing process for thin-film circuits comprising integrated capacitors
US6100574A (en) * 1997-04-29 2000-08-08 Telefonaktiebolaget Lm Ericsson Capacitors in integrated circuits
US5915188A (en) * 1997-12-22 1999-06-22 Motorola, Inc. Integrated inductor and capacitor on a substrate and method for fabricating same
EP1024535A2 (en) * 1999-01-29 2000-08-02 Philips Patentverwaltung GmbH Thin film circuit with component

Also Published As

Publication number Publication date
WO2002025709A3 (en) 2003-01-09
US6761963B2 (en) 2004-07-13
US20020089810A1 (en) 2002-07-11
AU2001296281A1 (en) 2002-04-02

Similar Documents

Publication Publication Date Title
US7446388B2 (en) Integrated thin film capacitor/inductor/interconnect system and method
US6761963B2 (en) Integrated thin film capacitor/inductor/interconnect system and method
US7327582B2 (en) Integrated thin film capacitor/inductor/interconnect system and method
US6890629B2 (en) Integrated thin film capacitor/inductor/interconnect system and method
US7425877B2 (en) Lange coupler system and method
CN100499361C (en) Electronic device and method of manufacturing the same
US5478773A (en) Method of making an electronic device having an integrated inductor
US8782876B1 (en) Method of manufacturing MEMS based quartz hybrid filters
JP3158621B2 (en) Multi-chip module
US6608259B1 (en) Ground plane for a semiconductor chip
WO2009110288A1 (en) Capacitor having through electrode, method for manufacturing the capacitor, and semiconductor device
CN110959188A (en) Capacitor with a capacitor element
JP4034477B2 (en) Interposer, manufacturing method thereof, and circuit module using the same
KR100240647B1 (en) Method of manufacturing a capacitor of semiconductor device
CN101924101B (en) Structure of semiconductor passive device and making method thereof
JP2001358248A (en) Circuit board incorporating capacitor, and method of manufacturing the same
JP4811406B2 (en) Capacitor-mounted semiconductor device
KR100331226B1 (en) microwave electric elements of using porous oxidized silicon pole
JP2001177008A (en) Circuit board provided with built-in capacitor and semiconductor device using the same
WO2021246077A1 (en) Multilayer wiring board and module comprising multilayer wiring board
KR100379900B1 (en) microwave electric elements fabricated using porous oxidized silicon layer and fabricating method of the same
JPH01164052A (en) Microwave package
JP3492853B2 (en) Circuit board with capacitive element
JP2000286111A (en) Thin-film rc element
JPH114058A (en) Circuit board with capacitive element

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP