WO2002027763A2 - Active pixel sensor with noise cancellation - Google Patents

Active pixel sensor with noise cancellation Download PDF

Info

Publication number
WO2002027763A2
WO2002027763A2 PCT/US2001/029945 US0129945W WO0227763A2 WO 2002027763 A2 WO2002027763 A2 WO 2002027763A2 US 0129945 W US0129945 W US 0129945W WO 0227763 A2 WO0227763 A2 WO 0227763A2
Authority
WO
WIPO (PCT)
Prior art keywords
coupled
source
reset
active pixel
transistor
Prior art date
Application number
PCT/US2001/029945
Other languages
French (fr)
Other versions
WO2002027763A3 (en
Inventor
Richard B. Merrill
Original Assignee
Foveon, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Foveon, Inc. filed Critical Foveon, Inc.
Priority to AU2001293062A priority Critical patent/AU2001293062A1/en
Publication of WO2002027763A2 publication Critical patent/WO2002027763A2/en
Publication of WO2002027763A3 publication Critical patent/WO2002027763A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/65Noise processing, e.g. detecting, correcting, reducing or removing noise applied to reset noise, e.g. KTC noise related to CMOS structures by techniques other than CDS

Definitions

  • the present invention relates to active pixel sensors. More particularly, the present invention relates to active pixel sensors with kTC noise cancellation. 2.
  • thermal reset noise also known as kTC noise.
  • CCD charge-coupled-device
  • CDS correlated double sampling
  • a CMOS active pixel sensor with noise reduction employs a photodetector.
  • a reset switch is coupled between a reset potential line and the photodetector and is controlled by a reset signal line.
  • An amplifier is coupled to the photodetector.
  • a kTC noise reducing circuit is disposed within the pixel sensor.
  • a readout circuit is coupled to the kTC noise reducing circuit and is controlled by a row-select line.
  • a first reset transistor has a drain coupled to a first reset potential line, a gate coupled to a first reset signal line, and a source coupled to the photodetector through a barrier transistor having a gate coupled to a barrier potential.
  • a first source-follower amplifier transistor has a drain coupled to a first source-follower drain potential line, a gate coupled to the source of the first reset transistor, and a source coupled to the drain of a bias transistor.
  • the bias transistor has a gate coupled to a bias potential line, and a source coupled to a fixed potential line.
  • a capacitor has a first terminal coupled to the source of the first source- follower amplifier transistor and a second terminal coupled to the source of a second reset transistor.
  • the second reset transistor has a drain coupled to a second reset potential line, and a gate coupled to a second reset signal line.
  • a second source- follower amplifier transistor has a drain coupled to a second source-follower drain potential line, a gate coupled to the second terminal of the capacitor, and a source coupled to the drain of a row-select transistor.
  • the row-select transistor has a gate coupled to a row-select line, and a source coupled to a column output line.
  • the noise cancellation circuit of the illustrative embodiment comprises the first source-follower amplifier transistor, the bias transistor, the capacitor, and the second reset transistor.
  • the other elements recited are typical of prior active pixel sensors.
  • the capacitor is preferably a MOS capacitor.
  • the capacitor may be formed as an embedded DRAM capacitor such as is available in current CMOS DRAM processes. Such capacitors provide relatively large values of capacitance in a relatively small area.
  • a reset potential is applied to a photodetector within the active pixel sensor.
  • a noise component of the reset potential is stored within the active pixel sensor.
  • Photogenerated charge is integrated on the photodetector for an integration period to generate a signal.
  • the noise component is subtracted from the signal within the storage pixel sensor, and the signal minus the noise is read out of the pixel sensor.
  • an active pixel sensor includes an explicit embedded DRAM capacitor at the gate of the amplifier transistor in the pixel sensor.
  • An available embedded DRAM capacitor as shown herein can have a capacitance of about 50fF, which can absorb about 300,000 electrons at IV. Shot noise of about 300,000 electrons is 550 electrons, or 0.2% of full scale. This corresponds to about nine bits of resolution.
  • a gate oxide capacitor would occupy about 10 um 2 , or about 40% of the area of a pixel sensor, which would significantly decrease the pixel area available for collecting light.
  • FIG. 1 is a schematic diagram of a prior art CCD array noise reduction device.
  • FIG. 2 is a schematic diagram of a prior art CMOS array noise reduction device.
  • FIG. 3 is a schematic diagram of an illustrative active pixel sensor with noise cancellation according to the present invention.
  • FIG. 4 is a table illustrating comparative noise data using the active pixel sensor of FIG. 3.
  • FIG. 5 is a timing diagram illustrating the operation of the active pixel sensor of FIG. 3.
  • FIGS. 6 A through 6G illustrate an example of an embedded DRAM capacitor useful for employing in the present invention and a process for making it.
  • FIG. 7 is a schematic diagram of an illustrative active pixel sensor with an explicit DRAM capacitor according an aspect of the present invention.
  • FIG. 8 is a diagram of an illustrative array of active pixel sensors with noise cancellation according to the present invention.
  • FIG. 9 is a diagram of an illustrative electronic camera according to the present invention.
  • FIG. 1 a prior-art device 10 comprising a CCD array and a CDS noise cancellation circuit is shown.
  • a CCD array 12 is coupled to an external CDS circuit 14 which subtracts a dark level (including kTC noise) from a dark level plus signal (including the same kTC noise) to yield a result that is free of kTC noise.
  • an analog-to-digital converter (ADC) 16 then converts the analog signal to a digital signal.
  • a prior-art device 20 comprising a CMOS imaging array is shown including a CDS noise cancellation circuit on an illustrative column line.
  • a CMOS array 22 is coupled to a CDS circuit 24 on the column line.
  • the CDS circuit 24 subtracts kTC noise from the signal.
  • ADC circuit 26 then converts the analog signal to a digital signal.
  • an individual CDS circuit 24 is coupled to every column line 28, at the periphery of the CMOS active pixel sensor array 22.
  • FIG. 3 an illustrative active pixel sensor 110 with noise cancellation according to the present invention is shown. Active pixel sensor 110 of FIG.
  • the anode of the photodiode is the p-type substrate of the integrated circuit.
  • the cathode of the photodiode 112 is coupled to a storage node 114 through a barrier transistor 116.
  • the gate of barrier transistor 116 is coupled to a barrier potential line 118.
  • a first reset transistor 120 has a drain coupled to a first reset potential line
  • a first source-follower amplifier transistor 126 has a drain coupled to a first source-follower drain potential line 128, a gate coupled to the source of the first reset transistor 120, and a source coupled to the drain of a bias transistor 130.
  • the bias transistor 130 has a gate coupled to a bias potential line 132, and a source coupled to a fixed potential line 134.
  • a capacitor 136 has a first terminal coupled to the source of the first source-follower amplifier transistor 126 and a second terminal coupled to the source of a second reset transistor 138.
  • the second reset transistor 138 has a drain coupled to a second reset potential line 140, and a gate coupled to a second reset signal line 142.
  • a second source-follower amplifier transistor 144 has a drain coupled to a second source-follower drain potential line 146, a gate coupled to the second terminal of the capacitor 136, and a source coupled to the drain of a row-select transistor 148.
  • the row-select transistor 148 has a gate coupled to a row-select line 150, and a source coupled to a column output line 152.
  • Capacitor 136 may be a MOS capacitor, with the first terminal being a source- drain-substrate terminal and the second terminal being a gate terminal, or the reverse, depending on layout constraints and relative stray terminal capacitances; alternatively, capacitor 136 may be a DRAM capacitor, with the second terminal preferably being the terminal with less stray capacitance to substrate.
  • the kTC noise cancellation circuit includes the first source-follower amplifier transistor 126, bias transistor 130, capacitor 136, and second reset transistor 138.
  • the amount of noise reduction produced by the circuit of FIG. 3 depends on the size of capacitor 136, larger values of capacitance producing more noise reduction.
  • Actual embodiments of the present invention have employed MOS capacitors of lOfF, 40fF, and 80fF.
  • the kTC noise introduced by capacitor 136 is similar in magnitude to the other circuit or imager noise sources (such as amplifier noise or dark leakage current noise)
  • further increases in the size of capacitor 136 will result in decreasing incremental amounts of total noise reduction, ultimately getting to the point where increasing the size of capacitor 136 results in no measurable improvement in total noise performance.
  • the present invention demonstrates noise reduction performance that is within this practical limit.
  • FIG. 4 is a table showing measured noise for several sizes of MOS capacitor used as capacitor 136.
  • FIG. 5 a timing diagram illustrates the timing of the control signals used to drive the circuit of FIG. 3.
  • the active pixel sensor 110 of FIG. 3 is first reset by placing a first reset signal (shown at trace (A) of FIG. 5) on first reset signal line 124 and placing a second reset signal (shown at trace (B) of FIG. 5) on second reset signal line 142. Then, the first reset signal on first reset signal line 124 is deactivated, leaving the dark level plus the reset noise (kTC noise due to resetting the capacitance of storage node 114) on storage node 114. This level is buffered by first source-follower transistor 126, which acts as a low-impedance source, onto the first terminal of capacitor 136. During this time, a second storage node 154 at the gate of second source-follower transistor 144 is held to a reference voltage (the second reset potential) by second reset transistor 138. Thus, the voltage across the capacitance of capacitor 136 stores the reset noise.
  • first reset signal shown at
  • the delay between the deactivation of the first reset signal and the second reset signal can be short, as the settling time of the reset operation is short.
  • the reset noise resulting from second reset transistor 138 turning off is small because the capacitor 136 is fairly large. Capacitor 136 is also large enough to drive second source-follower transistor 144 with small attenuation.
  • the circuit of FIG. 3 preserves the high gain from the low capacitance on the first storage node 114, while rejecting the large kTC noise from the low capacitance of storage node 114.
  • an incidental feature of the circuit of FIG. 3 is that the capacitor 136 steps up the voltage, so the loss of voltage swing due to the first source-follower transistor 126 is substantially eliminated.
  • an n+ region 160 is formed in a p-well 162 in between two field oxide edges 164 and 166. Note that although not shown in FIG. 6A, this n+ region can be extended to allow for contact to be made to it in the area adjacent to the capacitor structure.
  • a first dielectric layer 168 e.g., silicon dioxide
  • FIG. 6 A is a cross- sectional view of the structure resulting after these fabrication steps have been performed.
  • FIG. 6B is a cross-sectional view of the structure resulting after the trench opening cut is made.
  • FIG. 6C is a cross-sectional view of the structure resulting after the second polysilicon layer 180 is formed. Referring now to FIGS. 6C and 6D, the first and second polysilicon layers
  • FIG. 6D is a cross-sectional view of the structure resulting after these fabrication steps have been performed.
  • FIG. 6E a third polysilicon layer 184 is deposited around the first and second polysilicon layers 174 and 180 and is separated therefrom by the thin oxide layer 182.
  • FIG. 6E is a cross-sectional view of the structure resulting after the third polysilicon layer 184 is deposited.
  • third polysilicon layer 184 is then defined by an etching step to form a second plate of the capacitor.
  • FIG. 6F is a cross-sectional view of the structure resulting after the third polysilicon layer 184 has been defined.
  • a dielectric layer 186 is formed over the third polysilicon layer 184.
  • a via is etched through dielectric layer 186 to expose the surface of the third polysilicon layer 184 and a metal line 188 is deposited over the dielectric layer 186 and in the via to make contact with the second plate of the capacitor.
  • the first plate of the capacitor is coupled to the n+ region 160.
  • FIG. 6G is a cross-sectional view of the entire capacitor structure.
  • the embedded DRAM capacitor can now be used as a capacitor between any two circuit nodes, the first circuit node being connected to the n+ region beneath the bottom plate of the capacitor, and the second circuit node being connected to the metal line that makes contact to the top plate of the capacitor.
  • Photodiode 202 has its anode coupled to the semiconductor substrate (shown at the ground symbol) and its cathode coupled to the source of a reset transistor 204.
  • the gate of the reset transistor 204 is coupled to a reset signal 206 and the drain of the reset transistor 204 is coupled to a reset potential 208 (shown as Ncc).
  • the cathode of the photodiode 202 is coupled to the gate of a source-follower amplifier transistor 210 through a transfer transistor 212.
  • the gate of transfer transistor 212 is coupled to a transfer signal 214.
  • DRAM capacitor 216 is coupled between the gate of the source-follower amplifier transistor 210 and the substrate.
  • the DRAM capacitor 216 will be coupled to a p+ region instead of to the n+ region that is shown in FIGS. 6 A through 6G.
  • a row-select transistor 218 is coupled between the source of source-follower amplifier transistor 210 and a column output line 220. The gate of the row-select transistor 218 is coupled to a row-select signal 222.
  • Active pixel sensor 200 of FIG. 7 is operated by turning on the reset signal and the transfer signal. When the reset signal is turned off, integration of photogenerated charge begins. The integration period ends when the transfer signal is turned off. The photogenerated signal is read out of active pixel sensor 200 by asserting the row-select signal 222 at the gate of the row select transistor 218.
  • FIG. 8 a diagram shows an illustrative 2 by 2 portion 320 of an array of active pixel sensors according to the present invention.
  • the array portion disclosed in FIG. 8 is illustrative only and that arrays of arbitrary size may be fabricated using the teachings herein.
  • the array of FIG. 8 that includes active pixel sensors of the type shown in FIG. 3, as would be expected by persons of ordinary skill in the art and as shown in FIG. 3, two RESET lines will be provided for all of the active pixel sensors in the array.
  • only one RESET line will be provided for all of the active pixel sensors in the array.
  • a XFR line will be provided for all of the active pixel sensors in the array.
  • a separate NSFD line is provided for each row in the array, although embodiments of the present invention having a single NSFD node are also contemplated.
  • the source of the row select transistor for each color in a column of the array will be coupled to a separate column line associated with that column and the gate of all row select transistors for all colors for each color group of active pixel sensors in a row of the array will be coupled to a ROW-SELECT line associated with that row.
  • the 2 by 2 portion 320 of the array in FIG. 8 includes two rows and two columns of active pixel sensors according to the present invention.
  • a first row includes active pixel sensors 322-1 and 322-2; a second row includes active pixel sensors 322-3 and 322-4.
  • a first column includes active pixel sensors 322-1, 322-3; a second column includes active pixel sensors 322-2 and 322-4.
  • a first ROW-SELECT line 324-1 is connected to the row-select inputs (ROW-SELECT) of active pixel sensors 322-1 and 322-2.
  • a second ROW- SELECT line 324-2 is connected to the row-select inputs (ROW-SELECT) of active pixel sensors 322-3 and 322-4.
  • the first and second ROW-SELECT lines may be driven from a row decoder (not shown) as is well known in the art.
  • a first set of three (blue, green, and red) COLUMN OUT lines 326-1 is connected to the outputs of active pixel sensors 322-1 and 322-3.
  • a second set of three COLUMN OUT lines 326-2 is connected to the outputs of active pixel sensors 322-2 and 322-4.
  • the first and second sets of COLUMN OUT lines are coupled to sets of column readout circuits (not shown) as is well known in the art.
  • a RESET 1 line 328 is connected to the reset (Rj) inputs of all of the active pixel sensors 322-1 through 322-4.
  • a RESET 2 line 329 is connected to the reset (R 2 ) inputs of all of the active pixel sensors 322-1 through 322-4.
  • both RESET lines 328, 329 will be utilized without a XFR line 332.
  • only one RESET line will be utilized.
  • a first NSFD line 330-1 is connected to the NSFD inputs of the active pixel sensors 322-1 and 322-2 in the first row of the array.
  • a second NSFD line 330-2 is connected to the NSFD inputs of the active pixel sensors 322-3 and 322-4 in the second row of the array.
  • a global XFR line 332 is connected to the XFR inputs of all of the active pixel sensors 322-1 through 322-4. As indicated above, in one embodiment encompassing active pixel sensors such as those shown in FIG. 3, a XFR line 332 will not be utilized.
  • a global PIX-NCC line 334 is connected to the PIX-VCC inputs of all of the active pixel sensors 322-1 through 322-4. Alternately, multiple PIX-VCC lines (one for each column) could be provided.
  • FIG. 9 A preferred digital still camera encompassing the present invention is illustrated in FIG. 9. Rays of light 340 from a scene to the left of the figure are focused by primary optical system 342 onto a sensor chip 344 containing an array of active pixel sensors according to the present invention. Optical system 342 and sensor chip 344 are housed within light-tight housing 346 to prevent stray light from falling on sensor chip 344 and thereby corrupting the image formed by rays 340.
  • An electronic system not illustrated in FIG. 9, takes electrical signals from sensor chip 344 and derives electrical signals suitable for driving display chip 354, which can be either of the micro-machined reflective type as supplied by Texas Instruments, or of the liquid-crystal coated type, as supplied by micro-display vendors such as Kopin, MicroDisplay Corp. or Inviso.
  • Display chip 354 is illuminated by light-emitting-diode (LED) array 356.
  • LED light-emitting-diode
  • Reflected light from display chip 354 is focused by secondary optical system 350 in such a manner that images can be viewed by the eye 352 of the user of the camera.
  • display chip 354 can be an organic light-emitting array, in which it produces light directly and does not require LED array 356. Both technologies give bright displays with excellent color saturation and consume very little power, thus being suitable for integration into a compact camera housing as illustrated in FIG. 9.
  • a light-tight baffle 348 separates the chamber housing sensor chip 344 from that housing LED array 356, display chip 354, and secondary optical system 350. Viewing the image from display chip 354 in bright sunlight is made easier by providing rubber or elastomer eye cup 358.

Abstract

A CMOS active pixel sensor with noise reduction employs a photodetector. A reset switch is coupled between a reset potential line and the photodetector and is controlled by a reset line. An amplifier is coupled to the photodetector. A kTC noise reducing circuit is disposed within the pixel sensor. A readout circuit is coupled to the kTC noise reducing circuit and is controlled by a row-select line.

Description

S P E C I F I C A T I O N
ACTIVE PIXEL SENSOR WITH NOISE CANCELLATION
RELATED APPLICATIONS This application claims priority from provisional patent application serial No. 60/235,375, filed September 25, 2000.
BACKGROUND OF THE INVENTION 1. Field of the Invention
The present invention relates to active pixel sensors. More particularly, the present invention relates to active pixel sensors with kTC noise cancellation. 2. The Prior Art
In image sensors, an important source of noise is thermal reset noise, also known as kTC noise. Virtually all charge-coupled-device (CCD) imagers employ kTC noise cancellation because it is relatively easy to implement in CCD architectures, where the charge mode signal is brought to a single noise cancellation circuit (usually off chip). Elimination of kTC noise results in improved dynamic range, defined as the ratio between charge capacity and dark noise level. The dynamic range is the most often quoted figure of merit for CCD imager performance.
It is therefore not surprising that prospective CMOS imager vendors attempt to emulate this aspect of CCD imager performance. However, kTC noise cancellation is not as easy to implement in CMOS imagers as it is in CCD imagers since the read (charge-to-voltage conversion) circuit is inside the pixel sensor. The most common scheme used is referred to as correlated double sampling (CDS), in which the reset level is read out, then the signal level is read out, and then a subtraction operation is performed at the bottom of the column. (Dickenson, A., et al., "A 256X256 CMOS Active Pixel Image Sensor with Motion Detection," 1995 DIGEST of TECHNICAL PAPERS, Institute of Electrical and Electronics Engineers, Volume Thirty-Eight, ISSN 0193-6530, Technical Paper 13.5, February 1995). However, this technique lends itself to the introduction of column pattern noise. A recent paper has described a once-per-die kTC noise canceling circuit. (Yonemoto K., et al., "A CMOS Image Sensor with a Simple FPN-Reduction Technology and a Hole Accumulated Diode," 2000 DIGEST of TECHNICAL PAPERS, Institute of Electrical and Electronics Engineers, Volume Fourty-Three, ISSN 0193-6530, MP 6.1, February 2000). This approach will be difficult to implement for large arrays, due to the long settling time involved in reading the reference and signal levels. Furthermore, both of these cited prior-art approaches need a special charge-transfer active pixel sensor, such as a photo-gate active pixel sensor, that can store the signal charge while the reset charge is read out. SUMMARY OF THE INVENTION
A CMOS active pixel sensor with noise reduction employs a photodetector. A reset switch is coupled between a reset potential line and the photodetector and is controlled by a reset signal line. An amplifier is coupled to the photodetector. A kTC noise reducing circuit is disposed within the pixel sensor. A readout circuit is coupled to the kTC noise reducing circuit and is controlled by a row-select line.
In an illustrative embodiment of the invention, a first reset transistor has a drain coupled to a first reset potential line, a gate coupled to a first reset signal line, and a source coupled to the photodetector through a barrier transistor having a gate coupled to a barrier potential. A first source-follower amplifier transistor has a drain coupled to a first source-follower drain potential line, a gate coupled to the source of the first reset transistor, and a source coupled to the drain of a bias transistor. The bias transistor has a gate coupled to a bias potential line, and a source coupled to a fixed potential line. A capacitor has a first terminal coupled to the source of the first source- follower amplifier transistor and a second terminal coupled to the source of a second reset transistor. The second reset transistor has a drain coupled to a second reset potential line, and a gate coupled to a second reset signal line. A second source- follower amplifier transistor has a drain coupled to a second source-follower drain potential line, a gate coupled to the second terminal of the capacitor, and a source coupled to the drain of a row-select transistor. The row-select transistor has a gate coupled to a row-select line, and a source coupled to a column output line.
The noise cancellation circuit of the illustrative embodiment comprises the first source-follower amplifier transistor, the bias transistor, the capacitor, and the second reset transistor. The other elements recited are typical of prior active pixel sensors. The capacitor is preferably a MOS capacitor. In another embodiment of the invention, the capacitor may be formed as an embedded DRAM capacitor such as is available in current CMOS DRAM processes. Such capacitors provide relatively large values of capacitance in a relatively small area.
According to a method for reducing kTC noise in a CMOS active pixel sensor, a reset potential is applied to a photodetector within the active pixel sensor. A noise component of the reset potential is stored within the active pixel sensor. Photogenerated charge is integrated on the photodetector for an integration period to generate a signal. The noise component is subtracted from the signal within the storage pixel sensor, and the signal minus the noise is read out of the pixel sensor.
In a method according to the present invention for operating the active pixel sensor, the first and second reset signals are turned on. The first reset signal is turned off and then the second reset signal is then turned off following a small time delay. In another embodiment of the present invention, an active pixel sensor includes an explicit embedded DRAM capacitor at the gate of the amplifier transistor in the pixel sensor. An available embedded DRAM capacitor as shown herein can have a capacitance of about 50fF, which can absorb about 300,000 electrons at IV. Shot noise of about 300,000 electrons is 550 electrons, or 0.2% of full scale. This corresponds to about nine bits of resolution. In contrast, to obtain the same level of resolution, a gate oxide capacitor would occupy about 10 um2, or about 40% of the area of a pixel sensor, which would significantly decrease the pixel area available for collecting light. BRIEF DESCRIPTION OF THE DRAWING FIGURES
FIG. 1 is a schematic diagram of a prior art CCD array noise reduction device. FIG. 2 is a schematic diagram of a prior art CMOS array noise reduction device.
FIG. 3 is a schematic diagram of an illustrative active pixel sensor with noise cancellation according to the present invention.
FIG. 4 is a table illustrating comparative noise data using the active pixel sensor of FIG. 3.
FIG. 5 is a timing diagram illustrating the operation of the active pixel sensor of FIG. 3. FIGS. 6 A through 6G illustrate an example of an embedded DRAM capacitor useful for employing in the present invention and a process for making it. FIG. 7 is a schematic diagram of an illustrative active pixel sensor with an explicit DRAM capacitor according an aspect of the present invention.
FIG. 8 is a diagram of an illustrative array of active pixel sensors with noise cancellation according to the present invention.
FIG. 9 is a diagram of an illustrative electronic camera according to the present invention.
DETAILED DESCRIPTION OF THE INVENTION Persons of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons having the benefit of this disclosure.
Referring first to FIG. 1, a prior-art device 10 comprising a CCD array and a CDS noise cancellation circuit is shown. A CCD array 12 is coupled to an external CDS circuit 14 which subtracts a dark level (including kTC noise) from a dark level plus signal (including the same kTC noise) to yield a result that is free of kTC noise. After the CDS circuit 14 subtracts noise from the signal, an analog-to-digital converter (ADC) 16 then converts the analog signal to a digital signal.
Referring to FIG. 2, a prior-art device 20 comprising a CMOS imaging array is shown including a CDS noise cancellation circuit on an illustrative column line. A CMOS array 22 is coupled to a CDS circuit 24 on the column line. As in the embodiment of FIG. 1, the CDS circuit 24 subtracts kTC noise from the signal. ADC circuit 26 then converts the analog signal to a digital signal. Persons of ordinary skill in the art will appreciate that, in the array of FIG. 2, an individual CDS circuit 24 is coupled to every column line 28, at the periphery of the CMOS active pixel sensor array 22. Referring to FIG. 3, an illustrative active pixel sensor 110 with noise cancellation according to the present invention is shown. Active pixel sensor 110 of FIG. 3 employs a photodiode 112 as its photodetector. In the illustrative embodiment of FIG. 3, the anode of the photodiode is the p-type substrate of the integrated circuit. The cathode of the photodiode 112 is coupled to a storage node 114 through a barrier transistor 116. The gate of barrier transistor 116 is coupled to a barrier potential line 118. A first reset transistor 120 has a drain coupled to a first reset potential line
122, a gate coupled to a first reset signal line 124, and a source coupled to the cathode of photodiode 112 through barrier transistor 116. In alternative embodiments, not shown, barrier transistor 116 may be omitted omitted, and the photodetector is directly connected to the source of first reset transistor 120. A first source-follower amplifier transistor 126 has a drain coupled to a first source-follower drain potential line 128, a gate coupled to the source of the first reset transistor 120, and a source coupled to the drain of a bias transistor 130. The bias transistor 130 has a gate coupled to a bias potential line 132, and a source coupled to a fixed potential line 134. A capacitor 136 has a first terminal coupled to the source of the first source-follower amplifier transistor 126 and a second terminal coupled to the source of a second reset transistor 138. The second reset transistor 138 has a drain coupled to a second reset potential line 140, and a gate coupled to a second reset signal line 142. A second source-follower amplifier transistor 144 has a drain coupled to a second source-follower drain potential line 146, a gate coupled to the second terminal of the capacitor 136, and a source coupled to the drain of a row-select transistor 148. The row-select transistor 148 has a gate coupled to a row-select line 150, and a source coupled to a column output line 152. In the illustrative circuit of FIG. 3, the transistors 116, 120, 126, 130, 138, 144, and 148 are all approximately minimally sized. Capacitor 136 may be a MOS capacitor, with the first terminal being a source- drain-substrate terminal and the second terminal being a gate terminal, or the reverse, depending on layout constraints and relative stray terminal capacitances; alternatively, capacitor 136 may be a DRAM capacitor, with the second terminal preferably being the terminal with less stray capacitance to substrate. In the illustrative circuit of FIG. 3, the kTC noise cancellation circuit includes the first source-follower amplifier transistor 126, bias transistor 130, capacitor 136, and second reset transistor 138.
The amount of noise reduction produced by the circuit of FIG. 3 depends on the size of capacitor 136, larger values of capacitance producing more noise reduction. Actual embodiments of the present invention have employed MOS capacitors of lOfF, 40fF, and 80fF. Once the kTC noise introduced by capacitor 136 is similar in magnitude to the other circuit or imager noise sources (such as amplifier noise or dark leakage current noise), further increases in the size of capacitor 136 will result in decreasing incremental amounts of total noise reduction, ultimately getting to the point where increasing the size of capacitor 136 results in no measurable improvement in total noise performance. The present invention demonstrates noise reduction performance that is within this practical limit. FIG. 4 is a table showing measured noise for several sizes of MOS capacitor used as capacitor 136.
Referring now to FIG. 5, a timing diagram illustrates the timing of the control signals used to drive the circuit of FIG. 3. The active pixel sensor 110 of FIG. 3 is first reset by placing a first reset signal (shown at trace (A) of FIG. 5) on first reset signal line 124 and placing a second reset signal (shown at trace (B) of FIG. 5) on second reset signal line 142. Then, the first reset signal on first reset signal line 124 is deactivated, leaving the dark level plus the reset noise (kTC noise due to resetting the capacitance of storage node 114) on storage node 114. This level is buffered by first source-follower transistor 126, which acts as a low-impedance source, onto the first terminal of capacitor 136. During this time, a second storage node 154 at the gate of second source-follower transistor 144 is held to a reference voltage (the second reset potential) by second reset transistor 138. Thus, the voltage across the capacitance of capacitor 136 stores the reset noise.
When the second reset transistor 138 is turned off, photogenerated charge integration begins. The delay between the deactivation of the first reset signal and the second reset signal can be short, as the settling time of the reset operation is short.
The reset noise resulting from second reset transistor 138 turning off is small because the capacitor 136 is fairly large. Capacitor 136 is also large enough to drive second source-follower transistor 144 with small attenuation.
Overall, the circuit of FIG. 3 preserves the high gain from the low capacitance on the first storage node 114, while rejecting the large kTC noise from the low capacitance of storage node 114. In addition, persons of ordinary skill in the art will appreciate that an incidental feature of the circuit of FIG. 3 is that the capacitor 136 steps up the voltage, so the loss of voltage swing due to the first source-follower transistor 126 is substantially eliminated.
Referring now to FIGS. 6 A through 6G, an example of an embedded DRAM capacitor useful for employing in the present invention and a process for making it are illustrated. As shown in FIG. 6A, an n+ region 160 is formed in a p-well 162 in between two field oxide edges 164 and 166. Note that although not shown in FIG. 6A, this n+ region can be extended to allow for contact to be made to it in the area adjacent to the capacitor structure. A first dielectric layer 168 (e.g., silicon dioxide) is formed over the n+ region 160 and field oxide edges 164 and 166. An etch-stop layer 170 formed from, for example, silicon nitride, is formed over the first dielectric layer 168. A second dielectric layer 172 is formed over the etch-stop layer 170. A first polysilicon layer 174 is formed over the second dielectric layer 172, and a third dielectric layer 176 is formed over the first polysilicon layer 174. FIG. 6 A is a cross- sectional view of the structure resulting after these fabrication steps have been performed.
Referring now to FIG. 6B, a trench opening cut 178 is made to expose the surface of the n+ region 160. FIG. 6B is a cross-sectional view of the structure resulting after the trench opening cut is made.
Referring now to FIG. 6C, a second polysilicon layer 180 is formed over the third dielectric layer and in the trench cut 178. Within the trench cut, the second polysilicon layer 180 is now in contact with the first polysilicon layer 174. Additionally, the second polysilicon layer is in contact with the n+ region. FIG. 6C is a cross-sectional view of the structure resulting after the second polysilicon layer 180 is formed. Referring now to FIGS. 6C and 6D, the first and second polysilicon layers
174 and 180 are defined and the second and third dielectric layers 172 and 176 are etched away from the first and second polysilicon layers and down to the etch-stop layer 170. First and second polysilicon layers 174 and 180 form a first plate of the capacitor. A thin oxide layer 182 is grown around the first and second polysilicon layers 174 and 180. Thin oxide layer 182 forms the capacitor dielectric. FIG. 6D is a cross-sectional view of the structure resulting after these fabrication steps have been performed.
Referring now to FIG. 6E, a third polysilicon layer 184 is deposited around the first and second polysilicon layers 174 and 180 and is separated therefrom by the thin oxide layer 182. FIG. 6E is a cross-sectional view of the structure resulting after the third polysilicon layer 184 is deposited. Referring now to FIG. 6F, third polysilicon layer 184 is then defined by an etching step to form a second plate of the capacitor. FIG. 6F is a cross-sectional view of the structure resulting after the third polysilicon layer 184 has been defined.
Referring now to FIG. 6G, a dielectric layer 186 is formed over the third polysilicon layer 184. A via is etched through dielectric layer 186 to expose the surface of the third polysilicon layer 184 and a metal line 188 is deposited over the dielectric layer 186 and in the via to make contact with the second plate of the capacitor. As shown in FIG. 6G, the first plate of the capacitor is coupled to the n+ region 160. FIG. 6G is a cross-sectional view of the entire capacitor structure.
The embedded DRAM capacitor can now be used as a capacitor between any two circuit nodes, the first circuit node being connected to the n+ region beneath the bottom plate of the capacitor, and the second circuit node being connected to the metal line that makes contact to the top plate of the capacitor.
Referring now to FIG. 7, a schematic diagram shows an illustrative active pixel sensor 200 with an explicit DRAM capacitor according to an aspect of the present invention. Photodiode 202 has its anode coupled to the semiconductor substrate (shown at the ground symbol) and its cathode coupled to the source of a reset transistor 204. The gate of the reset transistor 204 is coupled to a reset signal 206 and the drain of the reset transistor 204 is coupled to a reset potential 208 (shown as Ncc). The cathode of the photodiode 202 is coupled to the gate of a source-follower amplifier transistor 210 through a transfer transistor 212. The gate of transfer transistor 212 is coupled to a transfer signal 214. DRAM capacitor 216 is coupled between the gate of the source-follower amplifier transistor 210 and the substrate. In this respect, persons of ordinary skill in the art will appreciate that the DRAM capacitor 216 will be coupled to a p+ region instead of to the n+ region that is shown in FIGS. 6 A through 6G. A row-select transistor 218 is coupled between the source of source-follower amplifier transistor 210 and a column output line 220. The gate of the row-select transistor 218 is coupled to a row-select signal 222.
Active pixel sensor 200 of FIG. 7 is operated by turning on the reset signal and the transfer signal. When the reset signal is turned off, integration of photogenerated charge begins. The integration period ends when the transfer signal is turned off. The photogenerated signal is read out of active pixel sensor 200 by asserting the row-select signal 222 at the gate of the row select transistor 218.
Referring now to FIG. 8, a diagram shows an illustrative 2 by 2 portion 320 of an array of active pixel sensors according to the present invention. Persons of ordinary skill in the art will readily appreciate that the array portion disclosed in FIG. 8 is illustrative only and that arrays of arbitrary size may be fabricated using the teachings herein.
In an embodiment of the array of FIG. 8 that includes active pixel sensors of the type shown in FIG. 3, as would be expected by persons of ordinary skill in the art and as shown in FIG. 3, two RESET lines will be provided for all of the active pixel sensors in the array. In the alternative, in an embodiment of the array of FIG. 8 that includes active pixel sensors of the type shown in FIG. 7, only one RESET line will be provided for all of the active pixel sensors in the array. In addition a XFR line will be provided for all of the active pixel sensors in the array. As presently preferred, a separate NSFD line is provided for each row in the array, although embodiments of the present invention having a single NSFD node are also contemplated. If the active pixel sensor employed is a vertical multi-color active pixel sensor, the source of the row select transistor for each color in a column of the array will be coupled to a separate column line associated with that column and the gate of all row select transistors for all colors for each color group of active pixel sensors in a row of the array will be coupled to a ROW-SELECT line associated with that row.
The 2 by 2 portion 320 of the array in FIG. 8 includes two rows and two columns of active pixel sensors according to the present invention. A first row includes active pixel sensors 322-1 and 322-2; a second row includes active pixel sensors 322-3 and 322-4. A first column includes active pixel sensors 322-1, 322-3; a second column includes active pixel sensors 322-2 and 322-4.
A first ROW-SELECT line 324-1 is connected to the row-select inputs (ROW-SELECT) of active pixel sensors 322-1 and 322-2. A second ROW- SELECT line 324-2 is connected to the row-select inputs (ROW-SELECT) of active pixel sensors 322-3 and 322-4. The first and second ROW-SELECT lines may be driven from a row decoder (not shown) as is well known in the art. A first set of three (blue, green, and red) COLUMN OUT lines 326-1 is connected to the outputs of active pixel sensors 322-1 and 322-3. A second set of three COLUMN OUT lines 326-2 is connected to the outputs of active pixel sensors 322-2 and 322-4. The first and second sets of COLUMN OUT lines are coupled to sets of column readout circuits (not shown) as is well known in the art. A RESET 1 line 328 is connected to the reset (Rj) inputs of all of the active pixel sensors 322-1 through 322-4. A RESET 2 line 329 is connected to the reset (R2) inputs of all of the active pixel sensors 322-1 through 322-4. As indicated above, in one embodiment encompassing active pixel sensors such as those shown in FIG. 3, both RESET lines 328, 329 will be utilized without a XFR line 332. Also as indicated above, in one embodiment encompassing active pixel sensors as shown in FIG. 7, only one RESET line will be utilized.
A first NSFD line 330-1 is connected to the NSFD inputs of the active pixel sensors 322-1 and 322-2 in the first row of the array. A second NSFD line 330-2 is connected to the NSFD inputs of the active pixel sensors 322-3 and 322-4 in the second row of the array. A global XFR line 332 is connected to the XFR inputs of all of the active pixel sensors 322-1 through 322-4. As indicated above, in one embodiment encompassing active pixel sensors such as those shown in FIG. 3, a XFR line 332 will not be utilized.
A global PIX-NCC line 334 is connected to the PIX-VCC inputs of all of the active pixel sensors 322-1 through 322-4. Alternately, multiple PIX-VCC lines (one for each column) could be provided.
A preferred digital still camera encompassing the present invention is illustrated in FIG. 9. Rays of light 340 from a scene to the left of the figure are focused by primary optical system 342 onto a sensor chip 344 containing an array of active pixel sensors according to the present invention. Optical system 342 and sensor chip 344 are housed within light-tight housing 346 to prevent stray light from falling on sensor chip 344 and thereby corrupting the image formed by rays 340. An electronic system, not illustrated in FIG. 9, takes electrical signals from sensor chip 344 and derives electrical signals suitable for driving display chip 354, which can be either of the micro-machined reflective type as supplied by Texas Instruments, or of the liquid-crystal coated type, as supplied by micro-display vendors such as Kopin, MicroDisplay Corp. or Inviso. Display chip 354 is illuminated by light-emitting-diode (LED) array 356.
Reflected light from display chip 354 is focused by secondary optical system 350 in such a manner that images can be viewed by the eye 352 of the user of the camera. Alternatively, display chip 354 can be an organic light-emitting array, in which it produces light directly and does not require LED array 356. Both technologies give bright displays with excellent color saturation and consume very little power, thus being suitable for integration into a compact camera housing as illustrated in FIG. 9. A light-tight baffle 348 separates the chamber housing sensor chip 344 from that housing LED array 356, display chip 354, and secondary optical system 350. Viewing the image from display chip 354 in bright sunlight is made easier by providing rubber or elastomer eye cup 358.
While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.

Claims

What is claimed is:
1. An active pixel sensor comprising: a photodetector; a reset switch coupled between a reset potential line and said photodetector and controlled by a reset signal line; an amplifier coupled to said photodetector; a kTC noise cancellation circuit disposed within the pixel sensor; a readout circuit coupled to said kTC noise cancellation circuit and controlled by a row-select line.
2. An active pixel sensor disposed on a substrate, comprising: a photodetector a first reset transistor having a drain coupled to a first reset potential, a gate coupled to a first reset signal line, and a source coupled to said photodetector; a first source-follower amplifier transistor having a drain coupled to a first source-follower drain potential, a gate coupled to said photodetector, and a source; a bias transistor having a drain coupled to said source of said source- follower amplifier transistor, a gate coupled to a bias potential, and a source coupled to a fixed potential; a capacitor having a first terminal coupled to said source of said first source-follower amplifier transistor and a second terminal; a second reset transistor having a drain coupled to a second reset potential, a gate coupled to a second reset signal line, and a source coupled to said gate terminal of said capacitor; a second source-follower amplifier transistor having a drain coupled to a second source-follower drain potential, a gate coupled to said gate terminal of said capacitor, and a source; and a row-select transistor having a drain coupled to the source of said second source-follower amplifier transistor, a gate coupled to a row-select line, and a source coupled to a column output line.
3. The active pixel sensor of claim 2 wherein said source of said reset transistor and said gate of said first source-follower amplifier transistor are coupled to said photodetector through a barrier transistor having a gate coupled to a barrier potential.
4. The active pixel sensor of claim 2, wherein said capacitor is a MOS capacitor.
5. The active pixel sensor of claim 2, wherein said capacitor is an embedded DRAM capacitor.
6. The active pixel sensor of claim 5, wherein said second terminal of said DRAM capacitor has less stray capacitance to substrate than said first terminal.
7. A method for reducing kTC noise in a CMOS active pixel sensor comprising: applying a reset potential to a photodetector within the active pixel sensor; storing a noise component of said reset potential within said active pixel sensor; integrating photogenerated charge on said photodetector for an integration period to generate a photosignal; and subtracting said noise component from said photosignal within said active pixel sensor.
8. An active pixel sensor comprising: a photodetector; an amplifier having an input and an output; a reset switch coupled between a reset potential line and said photodetector and controlled by a reset signal line; a transfer switch coupled between said photodetector and said input of said amplifier and controlled by a transfer signal line; a DRAM capacitor coupled between said input of said amplifier and a fixed potential; a row-select switch coupled to said output of said amplifier and controlled by a row-select line.
9. An array of active pixel sensors disposed on a substrate, each active pixel sensor including a kTC noise cancellation circuit disposed therein.
10. An array of active pixel sensors arranged in rows and columns on a semiconductor substrate comprising: a reset signal line; a row-select signal line associated with each row of said array; an column output line associated with each column of said array; a plurality of CMOS active pixel sensors, each CMOS active pixel sensor associated with one row and one column of said array and including: a photodetector; a reset switch coupled between a reset potential line and said photodetector and controlled by said reset signal line; an amplifier coupled to said photodetector; a kTC noise cancellation circuit disposed within the pixel sensor; a readout circuit coupled to said photodetector and said kTC noise cancellation circuit and to the one of said output signal lines with which it is associated and controlled by the one of said row-select lines with which it is associated.
11. An array of active pixel sensors arranged in rows and columns on a semiconductor substrate comprising: a first reset signal line; a second reset signal line; a row-select signal line associated with each row of said array; an column output line associated with each column of said array; a plurality of active pixel sensors, each active pixel sensor associated with one row and one column of said array and including: a photodetector a first reset transistor having a drain coupled to a first reset potential, a gate coupled to said first reset signal line, and a source coupled to said photodetector through a barrier transistor having a gate coupled to a barrier potential; a first source-follower amplifier transistor having a drain coupled to a first source-follower drain potential, a gate coupled to said source of said first reset transistor, and a source; a bias transistor having a drain coupled to said source of said source-follower amplifier transistor, a gate coupled to a bias potential, and a source coupled to a fixed potential; a MOS capacitor having a substrate terminal coupled to said source of said first source-follower amplifier transistor and a gate terminal; a second reset transistor having a drain coupled to a second reset potential, a gate coupled to said second reset signal line, and a source coupled to said gate terminal of said MOS capacitor; a second source-follower amplifier transistor having a drain coupled to a second source-follower drain potential, a gate coupled to said gate terminal of said MOS capacitor, and a source; and a row-select transistor having a drain coupled to the source of said second source-follower amplifier transistor, a gate coupled to the row- select line with which it is associated, and a source coupled to the column output line with which it is associated.
12. The array of claim 11, wherein each said MOS capacitor is an embedded DRAM capacitor.
13. An electronic camera system disposed in a light-tight enclosure comprising: a lens having an optical axis and a focal plane; an array of active pixel sensors disposed at said focal plane, each active pixel sensor including a kTC noise cancellation circuit disposed therein; and control signal circuits for controlling the operation of said array.
14. The electronic camera system of claim 13 further including storage means responsive to said control signal circuits for storing and reading out a representation of image output signals from said array.
15. The electronic camera system of claim 13 further including display means adapted for displaying image output signals from said array.
PCT/US2001/029945 2000-09-25 2001-09-24 Active pixel sensor with noise cancellation WO2002027763A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001293062A AU2001293062A1 (en) 2000-09-25 2001-09-24 Active pixel sensor with noise cancellation

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US23537500P 2000-09-25 2000-09-25
US60/235,375 2000-09-25
US09/123,592 2001-09-24
US09/963,027 US6940551B2 (en) 2000-09-25 2001-09-24 Active pixel sensor with noise cancellation

Publications (2)

Publication Number Publication Date
WO2002027763A2 true WO2002027763A2 (en) 2002-04-04
WO2002027763A3 WO2002027763A3 (en) 2003-03-13

Family

ID=26928850

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/029945 WO2002027763A2 (en) 2000-09-25 2001-09-24 Active pixel sensor with noise cancellation

Country Status (3)

Country Link
US (1) US6940551B2 (en)
AU (1) AU2001293062A1 (en)
WO (1) WO2002027763A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1223746A2 (en) * 2000-12-29 2002-07-17 Eastman Kodak Company Active pixel image sensor with improved linearity
US7642498B2 (en) 2007-04-04 2010-01-05 Aptina Imaging Corporation Capacitor multipler circuits and the applications thereof to attenuate row-wise temporal noise in image sensors

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3734717B2 (en) * 2001-04-26 2006-01-11 富士通株式会社 Image sensor
US6730914B2 (en) * 2002-02-05 2004-05-04 E-Phocus, Inc. Photoconductor-on-active-pixel (POAP) sensor utilizing equal-potential pixel electrodes
US7906826B2 (en) * 2002-02-05 2011-03-15 E-Phocus Many million pixel image sensor
FR2855326B1 (en) * 2003-05-23 2005-07-22 Atmel Grenoble Sa MATRIX IMAGE SENSOR IN CMOS TECHNOLOGY
US7215370B2 (en) * 2003-07-23 2007-05-08 Alphaplus Semiconductor Inc. Pseudo-BJT based retinal focal-plane sensing system
US7456884B2 (en) * 2003-08-05 2008-11-25 Aptina Imaging Corporation Method and circuit for determining the response curve knee point in active pixel image sensors with extended dynamic range
US7385166B2 (en) * 2003-10-30 2008-06-10 Micron Technology, Inc. In-pixel kTC noise suppression using circuit techniques
JP4194544B2 (en) * 2003-12-05 2008-12-10 キヤノン株式会社 Solid-state imaging device and driving method of solid-state imaging device
US7265327B1 (en) * 2004-02-09 2007-09-04 Dpix, L.L.C. Photodetecting sensor array
EP1732134B1 (en) * 2004-02-27 2012-10-24 National University Corporation Tohoku Unversity Solid-state imagine device, line sensor, optical sensor, and method for operating solid-state imaging device
US7385636B2 (en) * 2004-04-30 2008-06-10 Eastman Kodak Company Low noise sample and hold circuit for image sensors
TWI278232B (en) * 2004-08-31 2007-04-01 Magnachip Semiconductor Ltd CMOS image sensor
KR100621558B1 (en) * 2004-11-08 2006-09-19 삼성전자주식회사 CMOS Image sensor and method for operating thereof
US7675015B2 (en) * 2004-11-08 2010-03-09 Samsung Electronics Co., Ltd. CMOS image sensor with boosted voltage signal and related method of operation
JP2006300615A (en) * 2005-04-18 2006-11-02 Umc Japan Visual examination device and visual examination method
US8081837B2 (en) * 2006-02-07 2011-12-20 Intel Corporation Image sensor array leakage and dark current compensation
US7847846B1 (en) 2006-05-16 2010-12-07 University Of Rochester CMOS image sensor readout employing in-pixel transistor current sensing
JP4614286B2 (en) * 2006-06-12 2011-01-19 セイコーインスツル株式会社 Photoelectric conversion device, image sensor, optical reader
US20100013042A1 (en) * 2007-11-05 2010-01-21 Juhan Kim CMOS image sensor including tunable read amplifier
US8077227B2 (en) * 2008-05-02 2011-12-13 Aptina Imaging Corporation Method and apparatus providing analog row noise correction and hot pixel filtering
US20100271517A1 (en) * 2009-04-24 2010-10-28 Yannick De Wit In-pixel correlated double sampling pixel
JP5907500B2 (en) * 2011-10-06 2016-04-26 国立研究開発法人産業技術総合研究所 Photoelectric conversion device, photoelectric conversion array, and imaging device
US9625312B2 (en) 2015-07-30 2017-04-18 Intel Corporation Light sensor with correlated double sampling
US9565375B1 (en) * 2015-11-03 2017-02-07 Stmicroelectronics (Grenoble 2) Sas Pixel and an array of pixels
CN106791500A (en) * 2016-12-28 2017-05-31 格科微电子(上海)有限公司 The noise-cancellation circuit of imageing sensor
FR3105576B1 (en) 2019-12-20 2023-07-28 Commissariat Energie Atomique Low noise pixel for image sensor

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09205588A (en) * 1996-01-24 1997-08-05 Canon Inc Photoelectric converter
US5986301A (en) * 1995-01-27 1999-11-16 Kabushiki Kaisha Toshiba Thin film capacitor with electrodes having a perovskite structure and a metallic conductivity

Family Cites Families (86)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5226974B2 (en) 1973-02-14 1977-07-18
US4156818A (en) 1975-12-23 1979-05-29 International Business Machines Corporation Operating circuitry for semiconductor charge coupled devices
JPS54130828A (en) 1978-03-31 1979-10-11 Canon Inc Photo sensor array device and image scanner using it
JPS5850030B2 (en) 1979-03-08 1983-11-08 日本放送協会 Photoelectric conversion device and solid-state imaging plate using it
US4377742A (en) 1979-05-23 1983-03-22 Canon Kabushiki Kaisha Image sharpness detecting system
US4388128A (en) 1980-03-17 1983-06-14 Matsushita Electric Industrial Co., Ltd. Solid-state color-image sensor and process for fabricating the same
JPS5772111A (en) 1980-10-23 1982-05-06 Canon Inc Camera
JPS5795769A (en) 1980-12-05 1982-06-14 Fuji Photo Film Co Ltd Semiconductor image pickup device
JPS57184376A (en) 1981-05-09 1982-11-13 Sony Corp Signal output circuit of image pickup device
US5315114A (en) 1981-12-18 1994-05-24 Texas Instruments Incorporated Integrated circuit detector array incorporating bucket brigade devices for time delay and integration
US4565935A (en) 1982-07-22 1986-01-21 Allied Corporation Logarithmic converter circuit arrangements
US4686554A (en) 1983-07-02 1987-08-11 Canon Kabushiki Kaisha Photoelectric converter
JPS60218965A (en) 1984-04-16 1985-11-01 Canon Inc Photoelectric transducer
JPH0669049B2 (en) 1984-08-20 1994-08-31 株式会社東芝 CCD output signal processing circuit
USRE34309E (en) 1984-12-26 1993-07-13 Canon Kabushiki Kaisha Image sensor device having plural photoelectric converting elements
EP0187047B1 (en) 1984-12-26 1992-03-04 Canon Kabushiki Kaisha Image sensor device
JPH0646655B2 (en) 1985-04-01 1994-06-15 キヤノン株式会社 Solid-state imaging device
US5309013A (en) 1985-04-30 1994-05-03 Canon Kabushiki Kaisha Photoelectric conversion device
JPH0719882B2 (en) 1985-05-01 1995-03-06 キヤノン株式会社 Photoelectric conversion device
JPH0760888B2 (en) 1985-06-12 1995-06-28 キヤノン株式会社 Photoelectric conversion device
JPH0714041B2 (en) 1985-06-12 1995-02-15 キヤノン株式会社 Photoelectric conversion device
US4736191A (en) 1985-08-02 1988-04-05 Karl E. Matzke Touch activated control method and apparatus
CA1289242C (en) 1985-11-13 1991-09-17 Shigetoshi Sugawa Device and method of photoelectrically converting light into electrical signal
JPH0654957B2 (en) 1985-11-13 1994-07-20 キヤノン株式会社 Photoelectric conversion device
US4652766A (en) 1985-12-16 1987-03-24 General Electric Company Direct coupled charge injection readout circuit and readout method for an IR sensing charge injection device
US4682236A (en) 1985-12-20 1987-07-21 General Electric Company Read and clear readout circuit and method of operation of an IR sensing charge injection device
FR2593343B1 (en) 1986-01-20 1988-03-25 Thomson Csf MATRIX OF PHOTOSENSITIVE ELEMENTS AND ITS MANUFACTURING METHOD, READING METHOD THEREOF, AND APPLICATION OF THIS MATRIX TO IMAGE TAKING
JPH0644619B2 (en) 1986-07-17 1994-06-08 キヤノン株式会社 Photoelectric conversion device
US4757200A (en) 1986-07-28 1988-07-12 Visidyne, Inc. Pulsed radiation detection system
JPH07120767B2 (en) 1986-09-19 1995-12-20 キヤノン株式会社 Photoelectric conversion device
US4835404A (en) 1986-09-19 1989-05-30 Canon Kabushiki Kaisha Photoelectric converting apparatus with a switching circuit and a resetting circuit for reading and resetting a plurality of lines sensors
JPS63100879A (en) 1986-10-17 1988-05-02 Hitachi Ltd Solid-state image pickup device
US4866293A (en) 1986-12-09 1989-09-12 Canon Kabushiki Kaisha Photoelectric converting apparatus to prevent the outflow of excess carriers
EP0272152B1 (en) 1986-12-18 1994-08-03 Canon Kabushiki Kaisha Signal reading out circuit
US4879470A (en) 1987-01-16 1989-11-07 Canon Kabushiki Kaisha Photoelectric converting apparatus having carrier eliminating means
DE3856165T2 (en) 1987-01-29 1998-08-27 Canon Kk Photovoltaic converter
US4791286A (en) 1987-04-27 1988-12-13 Irvine Sensors Corporation Pre-amplifier in focal plane detector array
US4866291A (en) 1987-06-30 1989-09-12 Canon Kabushiki Kaisha Photosensor with charge storage unit and switch unit formed on a single-crystal semiconductor film
JP2746883B2 (en) 1987-09-11 1998-05-06 キヤノン株式会社 Photoelectric conversion device
US4959723A (en) 1987-11-06 1990-09-25 Canon Kabushiki Kaisha Solid state image pickup apparatus having multi-phase scanning pulse to read out accumulated signal
FR2627922B1 (en) 1988-02-26 1990-06-22 Thomson Csf PHOTOSENSITIVE MATRIX WITH TWO DIODES PER POINT, WITHOUT SPECIFIC RESET CONDUCTOR
JP2577598B2 (en) 1988-03-10 1997-02-05 富士写真フイルム株式会社 Peak detector for image sensor
US4902886A (en) 1989-01-23 1990-02-20 Hewlett-Packard Company Noise reduction for photodiode arrays
JP2559510B2 (en) 1989-04-06 1996-12-04 オリンパス光学工業株式会社 Electronic endoscopic device
US5101252A (en) 1989-12-14 1992-03-31 Canon Kabushiki Kaisha Photoelectric converting device with improved resetting transistor and information processing apparatus utilizing the same
JP2878376B2 (en) 1990-02-28 1999-04-05 キヤノン株式会社 Photoelectric conversion device
US5260560A (en) 1990-03-02 1993-11-09 Canon Kabushiki Kaisha Photoelectric transfer device
EP0444963B1 (en) 1990-03-02 1997-09-17 Canon Kabushiki Kaisha Photoelectric transfer device
JPH0451785A (en) 1990-06-20 1992-02-20 Olympus Optical Co Ltd Solid-state image pickup device
US5276521A (en) 1990-07-30 1994-01-04 Olympus Optical Co., Ltd. Solid state imaging device having a constant pixel integrating period and blooming resistance
SG81892A1 (en) 1990-08-09 2001-07-24 Sony Corp Ccd having a pair of horizontal resisters
FR2667471B1 (en) 1990-09-28 1992-10-30 Commissariat Energie Atomique DEVICE FOR TAKING VIEWS.
JPH04172066A (en) 1990-11-06 1992-06-19 Hitachi Ltd Video camera
CA2056087C (en) 1990-11-27 1998-01-27 Masakazu Morishita Photoelectric converting device and information processing apparatus employing the same
JP2641802B2 (en) 1990-12-27 1997-08-20 富士通株式会社 Imaging device
US5324958A (en) 1991-02-19 1994-06-28 Synaptics, Incorporated Integrating imaging systgem having wide dynamic range with sample/hold circuits
JP2993144B2 (en) 1991-02-22 1999-12-20 株式会社デンソー Image sensor
JP2913876B2 (en) 1991-03-08 1999-06-28 ソニー株式会社 Solid-state imaging device
US5182446A (en) 1991-10-03 1993-01-26 Texas Instruments Incorporated Circuit with reset noise cancellation
US5345264A (en) 1992-02-27 1994-09-06 Sanyo Electric Co., Ltd. Video signal processing circuit for a video camera using a luminance signal
US5386108A (en) 1992-06-25 1995-01-31 Canon Kabushiki Kaisha Photoelectric conversion device for amplifying and outputting photoelectrically converted signal, and a method thereof
US5355165A (en) 1992-08-06 1994-10-11 Princeton Scientific Instruments, Inc. Very high frame rate CCD imager
US5317174A (en) 1993-02-19 1994-05-31 Texas Instruments Incorporated Bulk charge modulated device photocell
US5452004A (en) 1993-06-17 1995-09-19 Litton Systems, Inc. Focal plane array imaging device with random access architecture
US5341008A (en) 1993-09-21 1994-08-23 Texas Instruments Incorporated Bulk charge modulated device photocell with lateral charge drain
DE69427952T2 (en) 1993-11-17 2002-04-04 Canon Kk The solid state imaging device
US5471515A (en) * 1994-01-28 1995-11-28 California Institute Of Technology Active pixel sensor with intra-pixel charge transfer
US5461425A (en) 1994-02-15 1995-10-24 Stanford University CMOS image sensor with pixel level A/D conversion
US5541402A (en) 1994-10-17 1996-07-30 At&T Corp. Imaging active pixel device having a non-destructive read-out gate
US5576763A (en) 1994-11-22 1996-11-19 Lucent Technologies Inc. Single-polysilicon CMOS active pixel
US5625210A (en) 1995-04-13 1997-04-29 Eastman Kodak Company Active pixel sensor integrated with a pinned photodiode
FR2735632B1 (en) 1995-06-14 1997-07-11 Commissariat Energie Atomique DIGITIZATION DEVICE AND METHOD FOR PHOTOSENSITIVE SENSORS AND METHOD FOR READING A MATRIX OF PHOTON SENSORS
US5739562A (en) 1995-08-01 1998-04-14 Lucent Technologies Inc. Combined photogate and photodiode active pixel image sensor
US5668596A (en) 1996-02-29 1997-09-16 Eastman Kodak Company Digital imaging device optimized for color performance
US5838176A (en) 1996-07-11 1998-11-17 Foveonics, Inc. Correlated double sampling circuit
US5864362A (en) 1996-08-27 1999-01-26 Hewlett-Packard Company High speed scanner for reading latent images in storage phosphors
US5903021A (en) 1997-01-17 1999-05-11 Eastman Kodak Company Partially pinned photodiode for solid state image sensors
US6115066A (en) 1997-06-12 2000-09-05 International Business Machines Corporation Image sensor with direct digital correlated sampling
US5900623A (en) 1997-08-11 1999-05-04 Chrontel, Inc. Active pixel sensor using CMOS technology with reverse biased photodiodes
US6046444A (en) 1997-12-08 2000-04-04 Intel Corporation High sensitivity active pixel with electronic shutter
US6078037A (en) 1998-04-16 2000-06-20 Intel Corporation Active pixel CMOS sensor with multiple storage capacitors
US6535247B1 (en) * 1998-05-19 2003-03-18 Pictos Technologies, Inc. Active pixel sensor with capacitorless correlated double sampling
US6097022A (en) 1998-06-17 2000-08-01 Foveon, Inc. Active pixel sensor with bootstrap amplification
US6587142B1 (en) * 1998-09-09 2003-07-01 Pictos Technologies, Inc. Low-noise active-pixel sensor for imaging arrays with high speed row reset
US6518607B2 (en) * 2000-07-31 2003-02-11 Isetex, Inc. Low feed through-high dynamic range charge detection using transistor punch through reset
US6580106B2 (en) * 2001-01-12 2003-06-17 Isetex. Inc CMOS image sensor with complete pixel reset without kTC noise generation

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5986301A (en) * 1995-01-27 1999-11-16 Kabushiki Kaisha Toshiba Thin film capacitor with electrodes having a perovskite structure and a metallic conductivity
JPH09205588A (en) * 1996-01-24 1997-08-05 Canon Inc Photoelectric converter

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1997, no. 12, 25 December 1997 (1997-12-25) -& JP 09 205588 A (CANON INC), 5 August 1997 (1997-08-05) *
YONEMOTO K ET AL: "A CMOS image sensor with a simple FPN-reduction technology and a hole accumulated diode" 2000 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE. DIGEST OF TECHNICAL PAPERS (CAT. NO.00CH37056), 2000 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE. DIGEST OF TECHNICAL PAPERS, SAN FRANCISCO, CA, USA, 7-9 FEB. 2000, pages 102-103, XP010378819 2000, Piscataway, NJ, USA, IEEE, USA ISBN: 0-7803-5853-8 *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1223746A2 (en) * 2000-12-29 2002-07-17 Eastman Kodak Company Active pixel image sensor with improved linearity
EP1223746A3 (en) * 2000-12-29 2004-09-22 Eastman Kodak Company Active pixel image sensor with improved linearity
US7642498B2 (en) 2007-04-04 2010-01-05 Aptina Imaging Corporation Capacitor multipler circuits and the applications thereof to attenuate row-wise temporal noise in image sensors

Also Published As

Publication number Publication date
AU2001293062A1 (en) 2002-04-08
US6940551B2 (en) 2005-09-06
WO2002027763A3 (en) 2003-03-13
US20020036700A1 (en) 2002-03-28

Similar Documents

Publication Publication Date Title
US6940551B2 (en) Active pixel sensor with noise cancellation
US7456886B2 (en) Image pickup apparatus
US7075049B2 (en) Dual conversion gain imagers
US9661246B2 (en) Solid state image pickup device having a capacitor structure made up of a plurality of capacitors
KR100331995B1 (en) Arrangement of circuits in pixels, each circuit shared by a plurality of pixels, in image sensing apparatus
KR100660866B1 (en) Pixel circuit and method for implementing low noise global shutter operation in image sensor
US7626620B2 (en) Photoelectric conversion unit stacked structure
US5892540A (en) Low noise amplifier for passive pixel CMOS imager
US7375748B2 (en) Differential readout from pixels in CMOS sensor
US7427737B2 (en) Pixel with differential readout
KR102015900B1 (en) Solid-state imaging element, and imaging device
US9200956B2 (en) Readout transistor circuits for CMOS imagers
JP2021057795A (en) Solid-state image pickup device, driving method of the solid-state image pickup device, and electronic apparatus
US8766157B2 (en) High dynamic range CMOS pixel and method of operating same
JP2001128070A (en) Correlated double sampling circuit of self compensation type
US20080315272A1 (en) Image sensor with gain control
JP2000224495A (en) Image pickup device and image pickup system using the same
JP2001177775A (en) Solid-state image sensing device, image sensing system, and driving method for the device
US20120267695A1 (en) Solid state imaging device
JP6995550B2 (en) Solid-state image sensor, solid-state image sensor driving method, and electronic equipment
US11336871B2 (en) Image device
EP0871326A2 (en) Motion-detecting image sensor incorporating signal digitization
US11889216B2 (en) High dynamic range CMOS image sensor having multi-step voltage gain enhancement for low light vision
US11457164B2 (en) Image sensing device
CN117637784A (en) Image sensor

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP