WO2002054601A1 - Channel codec processor configurable for multiple wireless communications standards - Google Patents

Channel codec processor configurable for multiple wireless communications standards Download PDF

Info

Publication number
WO2002054601A1
WO2002054601A1 PCT/US2001/049478 US0149478W WO02054601A1 WO 2002054601 A1 WO2002054601 A1 WO 2002054601A1 US 0149478 W US0149478 W US 0149478W WO 02054601 A1 WO02054601 A1 WO 02054601A1
Authority
WO
WIPO (PCT)
Prior art keywords
algorithm
processor
channel codec
data stream
data
Prior art date
Application number
PCT/US2001/049478
Other languages
French (fr)
Other versions
WO2002054601A9 (en
Inventor
Stefan Johannes Bitterlich
David Morris Holmes
Original Assignee
Morphics Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Morphics Technology, Inc. filed Critical Morphics Technology, Inc.
Priority to EP01985596A priority Critical patent/EP1410513A4/en
Publication of WO2002054601A1 publication Critical patent/WO2002054601A1/en
Publication of WO2002054601A9 publication Critical patent/WO2002054601A9/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/65Purpose and implementation aspects
    • H03M13/6508Flexibility, adaptability, parametrability and configurability of the implementation
    • H03M13/6511Support of multiple decoding rules, e.g. combined MAP and Viterbi decoding
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/65Purpose and implementation aspects
    • H03M13/6569Implementation on processors, e.g. DSPs, or software implementations
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0041Arrangements at the transmitter end
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • H04L1/0047Decoding adapted to other signal detection operation
    • H04L1/005Iterative decoding, including iteration between signal detection and decoding operation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0064Concatenated codes
    • H04L1/0066Parallel concatenated codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/09Error detection only, e.g. using cyclic redundancy check [CRC] codes or single parity bit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2957Turbo codes and decoding
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/39Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes
    • H03M13/41Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors

Definitions

  • the present invention relates generally to the field of wireless communication.
  • the present claimed invention relates to a processor for performing coding and decoding operations in a wireless communication system.
  • Wireless communication has extensive applications in consumer and business markets.
  • FCC unlicensed
  • LAN local area network
  • cordless telephony personal base station
  • telemetry mobile wireless
  • encryption and other digital data processing applications.
  • FCC unlicensed
  • LAN local area network
  • telemetry mobile wireless
  • encryption mobile wireless
  • other digital data processing applications utilize different and usually incompatible protocols. Consequently, each application may require specialized hardware, software, and methodology. This is especially true for channel CODECs (encoders and decoders) because different communication standards typically utilize different channel coding and decoding algorithms.
  • ASIC Application Specific Integrated Circuit
  • DSP Digital Signal Processor
  • An embodiment of the present invention is a reconfigurable channel CODEC (encoder and decoder) processor for a wireless communication system.
  • CODEC encoder and decoder
  • the channel CODEC processor includes a set of microprogrammed processor cores that are augmented with algorithm-specific kernels.
  • the algorithm-specific kernels include logic tailored for carrying out computationally intensive operations that are used in encoding and decoding algorithms (CODEC algorithms) of many wireless communication standards. Because computationally intensive operations are executed by the algorithm-specific kernels, rather than by the processor cores themselves, the processor cores can operate at a relatively low clock rate. As a result, power consumption can be significantly reduced without compromising performance. Alternatively, a much higher data throughput can be achieved or a significantly higher number of channels can be encoded/decoded using the same die area.
  • the processor cores and the algorithm-specific kernels are user- configurable. User-defined microprograms can be loaded into the processors. These user- defined microprograms dictate where and how a certain channel encoding/decoding operation (channel CODEC operation) is performed. In one embodiment, the microprograms dictate a whether a certain CODEC operation is executed by a single processor cores or by multiple processor cores. Furthermore, the microprograms dictate whether a certain CODEC operation is carried out by a processor core alone, partially by a processor core and partially by an algorithm-specific kernel, or by an algorithm-specific kernel alone. This programmability enables the channel CODEC processor to be easily adapted to different wireless communication standards. Microprogram memories, which store instructions for the processor cores, are writeable via a scan-chain. In other embodiments, the microprogram memories are writeable via a processor interface.
  • the algorithm-specific kernels are reconfigurable and reprogrammable.
  • the processor cores or other logic in the channel CODEC processor, provide configuration data for the algorithm-specific kernels at start up (initialization).
  • the kernels may also be dynamically reconfigured "on-the-fly" by the processor cores. That is, upon detecting a certain coding/decoding requirement for an incoming data stream, the processor cores can dynamically alter the configuration of the algorithm-specific kernels to meet the needs of the data stream.
  • individual data stream processor cores control and exchange data with multiple kernels. In this way, a very high degree of programmability and reconfigurability can be achieved.
  • kernels that consume large die areas such as Turbo decoders and Viterbi decoders, need not be implemented for each individual data-stream processor core, but may be shared by the entire set of data-stream processor cores of the channel CODEC processor.
  • the architecture of the CODEC processor is modular and is easily scalable to the throughput requirements of the wireless communication system in which it is used.
  • a larger number of instantiations of the processor cores and kernels may be used on the host communication device without otherwise requiring substantial redesign.
  • computational resources can be reconfigured by the users for encoding/decoding a large number of low-rate channels, a small number of high-rate channels or combinations of low-rate, medium rate and high-rate channels. This allows the user to program the channel CODEC processor for different wireless standards and to add customized functionality for product differentiation and for adaptation to different markets.
  • Fig. 1 is a block diagram of an electronic communication device having heterogeneous multiprocessor components, in accordance with one embodiment of the present invention.
  • Fig. 2 is a block diagram of a channel CODEC processor in accordance with one embodiment of the present invention.
  • Fig. 3 is a block diagram of a channel CODEC processor in accordance with a preferred embodiment of the present invention.
  • Fig.4 illustrates a block diagram of a control portion of a data stream processor in accordance with an embodiment of the present invention.
  • Fig. 5 illustrates a block diagram of a data path portion of a data stream processor in accordance with an embodiment of the present invention.
  • Fig. 6 is a block diagram of a hardware kernel block in accordance with one embodiment of the present invention.
  • Fig. 7 is a block diagram of a reconfigurable convolutional encoder in accordance with an embodiment of the invention.
  • Fig. 8 is a block diagram of a Viterbi decoder in accordance with an embodiment of the invention.
  • Fig. 9 is a block diagram of a Viterbi decoder that is implemented partially by an algorithm-specific kernel block and partially by the data stream processor cores where the trace back (TB) functionality of the Viterbi decoder is implemented as a process of a data stream processor core.
  • Fig. 10 is a block diagram of a Turbo decoder in accordance with one embodiment of the present invention.
  • Fig. 11 is a block diagram of an electronic communication device having an integrated channel CODEC processor in accordance with another embodiment of the present invention.
  • Fig. 1 is a block diagram of an electronic communication device 100 in accordance with an embodiment of the present invention.
  • the communication device 100 is responsible for performing the data processing steps needed to convert a received signal into meaningful data for an end user and to convert an input from a user to a signal suitable for wireless transmission.
  • the components of the communication device 100 perform a wide variety of functions to meet the requirements of the specific communication protocol used by the communication device.
  • the communication device 100 includes an interface conversion block 116, a modulator/demodulator (modem) processor 102a, an optional configurable modem processor 102b, memories 106 and 118, a processor 112, a configurable channel coder/decoder (CODEC) processor 104, a base transceiver station (BTS) card controller 110a, and an ATM Utopia/HDLC 108.
  • Interface conversion block 116 is coupled to the antenna bus 129, which is in tum coupled to an antenna 120.
  • Interface conversion block 116 is also coupled to configurable modem processor 102a and to optional configurable modem processor 102b via bus 122, respectively.
  • Bus 122 can be separate independent non- shared buses, or a single shared bus.
  • Interface conversion block 116 includes components (not shown) such as a radio frequency (RF) transceiver and an analog to digital (ND) converter coupled to each other in series, whose subcomponents and functions are known to those skilled in the art.
  • Configurable modem processors 102a- 102b and configurable channel CODEC processor 104 are coupled to the processor 112 and to memory 106, which is random access memory (RAM) in the present embodiment.
  • the channel CODEC processor 104 is also coupled to ATM Utopia/HDLC 108 via bus 124.
  • An internal data/control bus 126 is coupled to interface conversion block 116, memory 118, processor 112, BTS card controller 110a, and to ATM Utopia/HDLC 108 in order to pass data and control instructions between these components.
  • ATM Utopia/HDLC 108 is a conventional asynchronous transfer mode (ATM) networking interface. Also shown is an external BTS cell controller 114 that is coupled to internal bus 126 and to a mobile telephone switching office bus 128.
  • ATM asynchronous transfer mode
  • BTS cell controller 114 that is coupled to internal bus 126 and to a mobile telephone switching office bus 128.
  • a similar communication device that is suitable for spread spectrum communication is described in co-pending United States Patent Application entitled "A Wireless Spread Spectrum Communication Platform Using Dynamically Reconfigurable Logic,” filed January 29, 2001, bearing serial number 09/772,584 and attorney docket number 9824-0061-999, the disclosure of which is hereby incorporated by reference in its entirety. 02/054601
  • channel coding and decoding functions of the device 100 are carried out by the channel CODEC processor 104, which is preferably a multi-channel digital channel encoder-decoder chip that performs convolution, iterative Turbo decoding, rate-detection, and rate matching functions for a wide range of quantities of voice and data channels.
  • Other functions that can be carried out by channel CODEC processor 104 for transmission encoding include convolutional coding and turbo coding functions, puncturing, rate-matching, and interleaving on the transmit path.
  • Other channel CODEC processes which are disclosed and defined by 3GPP, cdma2000 and other wireless communication standards, can be performed also by the channel CODEC processor 104.
  • the channel CODEC processor 104 is user-configurable. That is, the functionality of the channel CODEC processor 104 can be programmed and re-programmed by the users according to the requirements of different communication standards.
  • the programmability of the channel CODEC processor 104 enables the processor to implement the channel CODEC functionality of a wide range of wireless communication standards. More specific information of the channel CODEC functions can be obtained from various international standards organizations, such as the International Telecommunication Union (ITU).
  • ITU International Telecommunication Union
  • the channel coding specification of 3GPP for instance, can be obtained from the World Wide Web at the URL address: www.3gpp.org.
  • the channel CODEC processor 104 is configured to receive coded data from and provide coded data to configurable modem processors 102a-102b. Details of the modem processors 102a-102b can be found in the above-referenced co-pending United States patent application.
  • Fig. 2 is a block diagram of a channel CODEC processor 200 in accordance with one embodiment of the present invention.
  • the channel CODEC processor 200 can be user- configured to perform CODEC operations for one or a number of communication standards by downloading different microprograms and hardware configurations.
  • decoding logic 220 includes memories 202-208, a processor core 210, algorithm-specific kernel blocks 212-218 that function as decoding "accelerators," and a switchable/reconfigurable interconnect 230 that is coupled to the memory 202, the processor 210 and the algorithm-specific kernel blocks 212-218.
  • the decoding logic 220 receives streams of demodulated data from a modem processor via the switchable/reconfigurable interconnect 230, performs various decoding operations on the data streams, and outputs the decoded data.
  • the various algorithm-specific coding and decoding operations performed by the decoding logic 220 may include Turbo decoding, Viterbi decoding, convolutional decoding, CRC generation and check, Rate Matching, Bit group extraction, etc.
  • encoding logic 260 which includes a switchable/reconfigurable interconnect 270, memories 242-248, a processor core 250 and algorithm-specific kernel blocks 252-258 that function as encoding "accelerators.”
  • encoding logic 260 includes different numbers of memories, algorithm- specific kernels, processor cores and interconnects.
  • the encoding logic 260 receives data streams from an external source (e.g., a network), performs various encoding operations on the data, and provides streams of encoded data to a modem processor via the switchable/reconfigurable interconnect 270.
  • processor cores 210 and 250 are instruction-set processors capable of multithreaded operations.
  • multi-threading allows the resources of the channel CODEC processor 200 to be flexibly applied to accommodate a varying number and type of data streams of a wide range of different wireless communication standards. For example, separate threads may be associated with the input and output transfers of the data-stream processors) to and from kernels or memory.
  • Software FIFOs can be implemented in microcode running on the data stream processor cores to further de-couple the production of data items in the processor cores from the consumption of data items in the kernels, and vice- versa.
  • the algorithm-specific kernel blocks 212-218 and 252-258 are user-configurable. That is, operation parameters of algorithm-specific kernel blocks 212- 218 can be modified by the user to accommodate variations dictated by various wireless communication standards.
  • switchable/reconfigurable interconnects 230 and 270 functionally implement bussing and switching, and can be reconfigured as appropriate to allow processing of data streams that require different encoding/decoding sequences.
  • the interconnects 230 and 270 are similar to programmable interconnects commonly found in many Field Programmable Gate Arrays. 02/054601
  • CODEC operations less computationally intensive encoding and decoding operations
  • CODEC operations are performed entirely by the processor cores 210 and 250
  • more computationally intensive CODEC operations are performed partially or entirely by the algorithm-specific kernel blocks 212-218 and 252-258. While nothing prevents the execution of computationally expensive algorithms in the data stream processor cores, it is typically much more efficient to execute computationally expensive tasks using the associated kernels.
  • concatenation is performed entirely by the processor cores 210 and 250
  • Turbo decoding is performed entirely by the algorithm- specific kemel block 212.
  • Some processes, such as bit separation and rate matching, are partially performed by the processor core 210 and 250 and by the algorithm-specific kernel blocks 218 and 258.
  • the channel CODEC processor 200 also has the flexibility to apply more computational effort (e.g., more processing cycles) to data streams that require more complex processing.
  • the operations and configuration of the channel CODEC processor 200 are controlled by user-defined programs. In other words, whether a particular CODEC operation is performed by the processor core or by the algorithms-specific kernel blocks or by both the processor core and the kernels is user-programmable. The number of processing cycles applied to each data stream is also user-programmable. These user- defined programs, which are stored as microcodes or microinstructions in the instruction memories of the processor cores, dictate where and how the encoding and decoding processes are executed and how much computational effort is applied to each data stream.
  • microcodes when executed by the processor cores 210 and 250, cause the processor cores 210 and 250 to generate appropriate control signals and configuration data for configuring the algorithm-specific kernel blocks 212-218, 252-258 and the interconnects 230 and 270 for specific wireless communication standards.
  • the following steps are performed:
  • user-programs for the processor cores 210 and 250 can be modified at start-up (e.g., during system initialization) by scanning new instructions into their instruction memories via a scan-chain (not shown) or via a micro-processor , ,_ . .. manipulate 02/054601
  • processor cores 210 and 250 can be programmed by the user using the Morphics Virtual Machine Interface, which is the subject of commonly assigned co-pending United States Patent Application bearing serial number 09/828,381 and attorney docket number 9824-0062-999, which is hereby incorporated by reference.
  • the configuration data and the related control signals for the algorithm-specific kernel blocks 212-218, 252-258 and the interconnects 230, 270 are generated by the processor cores 210 and 250 at system start-up.
  • the control signals and configuration data can be generated "on-the-fly.” That is, the processor cores 210 and 250 can be programmed such that, upon detecting a data stream that requires a certain encoding/decoding operation, configures the algorithms-specific kernel blocks and the interconnects 230, 270 to perform the requisite operation(s). This is a preferred mode of operation in a base station since typically a number of possibly differently parameterized connections (e.g., different data rates, coding, etc.) need to be operated upon during each processing interval.
  • a typical processing interval for 3GPP is 10 ms. Other processing intervals are possible and supported by the disclosed structures.
  • memories 204-208 and 244-246 are coupled to processor cores 210, 250 and algorithm-specific kernel blocks 212-214 and 252. These memories serve as "local" memories for the processor cores and the kernel blocks. The use of these local memories ensures that the associated processors and kernel blocks can process data at maximum speed. Memories 202 and 242, which are shared by the processor cores and the algorithm- specific kernel blocks, ensure that relatively slower external memory accesses are kept to a minimum.
  • the memories 202 and 242 can be used to communicate data between processor cores and also serve as a central CODEC "bulk storage."
  • a typical application within the field of communication devices in general and for the channel CODEC in particular is the use of these central memories for implementation of large input/output FIFO buffers, double/triple or general rotating buffering schemes and for the relatively large interleaving/de-interleaving buffers.
  • the channel CODEC processor 200 in one embodiment, can be programmed to provide the following functionality and features: 02/054601
  • Fig. 3 is a block diagram of a channel CODEC processor 104 in accordance with a preferred embodiment of the present invention.
  • channel CODEC processor 104 includes a receiver path 610, a transmitter path 620 and an interface unit 630.
  • the transmitter path 620 of channel CODEC processor 104 receives data from a network (via Asynchronous Transfer Mode (ATM) interface 650), encodes the data, and provides the encoded data to a modem processor (e.g., modem processor 102).
  • Logic of the transmitter path 620 may add redundancy to the data.
  • the logic of the transmitter path 620 can be programmed to support the encoding functions required by the 3GPP-FDD standard. Particularly, in this embodiment, the encoding functions of this embodiment include the following steps:
  • CRC attachment Error detection is provided on transport blocks through a Cyclic Redundancy Check.
  • the CRC polynominal length in a preferred embodiment can vary between 0 to 31 bits.
  • the CRC is 24, 16, 12, 8 or 0 bits.
  • the length of the CRC that should be used for each TrCH can be determined at a higher layer.
  • Transport Block Concatenation If there are multiple Transport Blocks in a block set/transport channel, they are concatenated into a single block.
  • Transport Block Segmentation The concatenated blocks of data are segmented into blocks of appropriate size needed for encoding.
  • the segmented blocks size depends on whether the transport block fits the available code block size as defined in the channel coding method.
  • Channel Coding Code blocks are delivered to the channel coding block.
  • the following channel coding schemes can be applied to the TrCHs:
  • the programmable code rate is set to ' _ and the coefficients of the two associated programmable code polynomicals are set to the corresponding coefficients as defined by the 3GPP standard ⁇ 561 octal and 763 octal.
  • the length of the polynomicals is set to 9, as implied by the "zeros" for higher order coefficients.
  • Convolutional Coding 1/3.
  • the programmable code rate is set to 1/3 and the coefficients of the three associated programmable code polynomicals are set to the corresponding coefficients as defined by the 3GPP standard-557 octal, 663 octal, and 711 octal.
  • the length of the polynomicals is set to 9.
  • Radio frame size equalization is padding the input bit sequence in order to ensure that the output can be segmented into an integer number of radio frame data segments of same size.
  • 1st Interleaving The 1st interleaving of inter-frame interleaving us used when the delay budget allows more than 10 ms of interleaving.
  • the interlayer length of the first interleaving has been defined to be 20, 40 and 80 ms.
  • Radio Frame Segmentation When the transmission time interval is longer than 10 ms, the input bit sequence is segmented and mapped onto consecutive number of radio frames.
  • Rate matching means that bits on a transport channel are repeated or punctured. Higher layers assign a rate-matching attribute for each transport channel. This attribute is semi-static and can only be changed through higher layer signaling. The rate-matching attribute is used when the number of bits to be repeated or punctured is calculated.
  • Transport Channel Muxing Every 10 ms, one radio frame from each TrCH is delivered to the TrCH multiplexing. These radio frames are serially multiplexed into a coded composite transport channel (CCTrCH).
  • CCTrCH coded composite transport channel
  • Physical Channel Segmentation If more than one Physical Channel (PhCH) is used, physical channel segmentation divides the bits among the different PhCHs.
  • PhCH Physical Channel
  • the 2nd interleaving is a block interleaver with inter-column permutations. Unlike the 1st interleaving process, the 2nd interleaver has fixed number of columns in the matrix - 30 columns are used. Each physical channel produced by the physical channel segmentation process will be 2nd interleaved autonomously.
  • Physical Channel Mapping The dedicated channels are coded and multiplexed and the resulting data stream is mapped sequentially (first-in-first-mapped) directly to the physical channel(s).
  • TFCI Transport-Format-Combination Indicator
  • Decoder for DVB in Reis, Claesen, editors, VLSI: Integrated Systems on Silicon, pg 79-90, Chapman Hall, 1997.
  • the components, units and logic blocks of the channel CODEC processor have been characterized as reconfigurable and/or reprogrammable, it should be appreciated that some of them do not need to be reconfigurable and/or reprogrammable. In an embodiment that is optimized for a subset of communication standards (e.g., 3GPP and cdma2000), some or all of those components, units and logic blocks can be hardwired to decrease the die area, removing unnecessary flexibility.
  • Table 1
  • receiver path 610 is configured to receive data from a modem processor (e.g., modem processor 102). Control signals (e.g., hand-shakes) are sent from the CODEC processor 104 to the modem processor.
  • Logic of the receiver path 610 performs a variety of decoding and error-correction operations on the received data.
  • the logic of the receive path 610 can be programmed to support the decoding functions required by the 3GPP-FDD standard. Particularly, the decoding functions of this embodiment include the following steps:
  • channel CODEC processor 104 includes multiple programmable data stream processor cores 605a-605b and 606a-606b, which are augmented with algorithm-specific kernel blocks 615a-615f for supporting the implementation of the functions listed above. Some of the functions can be performed without additional hardware kernels by using the native instruction set of the data stream processor cores. For example, all of the block concatenation and block segmentation steps can be carried out by the processor cores without hardware kernel support.
  • each of the data stream processor cores 605a-605b, 606a-606b is an instruction-set processor that is highly optimized for channel encoding and decoding operations.
  • Each of the data stream processor cores 605a-605b, 606a-606b is capable of multi-threading of multiple processes, that is, semi-simultaneous execution of multiple processes with independent threads-of-control.
  • the corresponding program counters for each independent control thread are maintained in hardware in a preferred embodiment. In other words, the hardware can support low-overhead multithreading.
  • algorithm-specific kernel blocks 615a-615f processor cores
  • each of the data stream processor cores 605a-605b, 606a-606b is programmable for carrying out one or more stages of the coding/decoding pipeline.
  • the particular stages of the coding/decoding pipeline for which each data stream processor core is responsible is determined by a user (e.g., a system designer) according to the requirements of the target communication standard. For example, if the channel
  • CODEC processor 104 is configured for the 3GPP communication standard, the data stream processor core 605a is programmed to handle Viterbi decoding and Turbo decoding, and the data stream processor core 605b is programmed to handle CRC calculation and verification, segmentation, deinterleaving, depuncturing, etc.
  • the illustrated embodiment includes four data stream processor cores in the receiver path 620 and the transmitter path 610, any number of data stream processor cores can be used. Even a single data stream processor core can be used if the throughput requirements of the application are low enough. The number of processor cores used depends on the specific requirements of the communication standard and the number of users the host communication device is designed to support.
  • Coding and decoding operations can also be performed by the processor cores 605a-605b, 606a-606b without using the algorithm-specific kernel blocks. In those instances, the coding and decoding operations are done entirely within the registers, ALUs, etc., of the processor cores. Some operations are performed partially by the processor cores 605a-605b, 606a-606b and partially by the algorithm-specific kernel blocks.
  • the data stream processor cores 605a-605b, 606a-606b can operate in a dynamically "time-sliced" mode, (e.g., time-multiplexed mode), based on the relationship between the computational requirements of the encoding or decoding algorithms, the computational capabilities of the data stream processors, and the processing requirements of the communication protocol.
  • a time-sliced mode the data stream processor cores 605a-605b, 606a-606b are programmed to devote more processing cycles to data streams that require more computations and fewer processing cycles to data streams that do not require as many computations. For example, a 12.2 kbps voice channel requires significantly fewer clock cycles than is required by a 384 kbps data channel.
  • the channel CODEC processor 104 can be dynamically configured to handle a large number of low rate channels, a small number of high rate channels, or any combination of high rate, medium rate and/or low-rate channels depending on the requirements of the target communication device in which the CODEC processor 104 is used.
  • the data stream processor cores 605a-605b, 606a-606b are capable of intercommunicating data and control information (e.g., prioritized process switches / interrupts).
  • This intercommunication mechanism allows certain coding/decoding operations to be shared by multiple processor cores and enables a "stream-driven" orchestration of overall encoding /decoding processing requirements.
  • This "distributed" architecture enhances performance of the processor 104 and lessens the need for centralized control.
  • the data stream processor cores 605a-605b, 606a-606b and the algorithm-specific kernel blocks use local memory for processing data. For example, as shown in Fig.
  • data stream processor cores 605a-605b, 606a-606b are coupled to Static Random Access Memories (SRAMs) 608a-608b and algorithm-specific kemel blocks 615a and 615b are coupled to SRAMS 609.
  • SRAMs Static Random Access Memories
  • algorithm-specific kemel blocks 615a and 615b are coupled to SRAMS 609. This is advantageous over reliance upon central memory in terms of operating speed and power efficiency. It should be noted, however, that local memory is optional for each data stream processor. It should also be noted that the present invention does not have to include local memories or SRAMs.
  • kernel block 615a contains an algorithm-specific kernel that is tailored to perform Viterbi decoding.
  • the kemel block 615a also contains logic that allows the user to modify the operational parameters (e.g., code polynomial, depuncturing pattern, traceback method, etc.) of the kernel.
  • reconfigurable kemel blocks are configured at start-up (e.g., during system initialization) when appropriate control signals and configuration data are generated by the processor cores or other logic of the channel CODEC processor.
  • the control signals and configuration data can also be generated "on- the-fly.” That is, the processor cores 605a-605b, 606a-606b can be programmed such that, upon detecting a data stream that requires a certain CODEC operation, they configure the algorithm-specific kernel blocks and the interconnects 230, 270 such that they become suitable to perform the requisite operation(s).
  • the interconnection between the data stream processors 605a-605b, 606a-606b and the hardware kernel blocks 615a-615f can be modified for accommodating the specific needs of different communication standards.
  • the interconnections are 02/054601
  • the interconnections are similar to programmable interconnects commonly found in Field Programmable Gate Arrays (FPGAs). This reconfigurability allows the data flow of the channel CODEC processor 104 to be adapted easily to different wireless communication standards that have different sequences in encoding/decoding data.
  • FPGAs Field Programmable Gate Arrays
  • Fig. 3 Also illustrated in Fig. 3 are reconfigurable DRAM SRAM controller 634, Segmented SRAM Arbiter 636, Segmented SRAM 638, ⁇ P interface controller 640 for providing an interface to an external microprocessor (e.g., within controller 110), and a network interface controller 650 for providing an interface to a networking device (e.g., ATM Utopia/HDLC 108).
  • the reconfigurable DRAM/SRAM controller 634 controls access to and allocation of external SRAM/DRAM.
  • the SRAM dedicated to each data stream processor core is the fastest, consumes the least power per accessed bit, but is least shared; the shared internal SRAM is larger but slower, and the external DRAM / SRAM is the largest, consumes the most amount of power per bit accessed, and is typically used for block data access, e.g., 512 or more bits at a time (single-word random access of DRAM is not preferred, as it typically require multiple clock cycles and is therefore relatively inefficient).
  • some kemel blocks e.g., blocks 615a-615b
  • a segmented SRAM 608 is shared by the processor cores 605a-605b, 606a-606b. It should be noted that non-segmented SRAM may also be shared by the processor cores 605a-605b, 606a-606b.
  • the segmented SRAM 608 enables multiple data stream processor cores to access the shared memory during the same clock cycle.
  • the microprocessor interface ( ⁇ P IF) 642 is provided to receive control data, as well as reconfiguration data and/or instructions and/or data for the data stream processor cores 605a-605b, 606a-606b, from the host communication device.
  • the network interface (ATM IF) 652 is provided for communicating with the host communication device and or any external devices. In one embodiment, this network interface functions according to the asynchronous transfer mode (ATM) standard. 02/054601
  • data stream processor cores are used for controlling the channel CODEC processor 104.
  • the data stream processor cores utilize an instruction set that is optimized for CODEC applications and is capable of executing and managing the execution of multiple concurrent processes.
  • the data stream processor preferably is capable of hardware task-switching and is capable of completing task-switching in a single clock cycle.
  • the operations of the data stream processor cores are controlled by microcodes stored within its instruction memories.
  • Figs. 4-5 are block diagrams illustrating portions of a data stream processor core in accordance with an embodiment of the present invention. Specifically, Fig.4 illustrates a control path portion of the data stream processor core, and Fig. 5 illustrates a data path portion of the data stream processor core. Other portions of the data stream processor cores not described herein are well known to those ordinarily skilled in the art.
  • the data stream processor core is capable of multi -threading. That is, the data stream processor core can perform multiple tasks in parallel. During multi-threading, it is important to keep the threads isolated such that the program counter and status register for one thread are not overwritten by data from another thread.
  • the data stream processor core of the present invention provides a multi -threaded micro-sequencer circuit 710 including a Program Counter Register File (PC-RF) 712 and Status Register Files (Status-RF) 714 for storing the program counters and status flags of multiple threads that are being processed by the processor core.
  • PC-RF Program Counter Register File
  • Status-RF Status Register Files
  • the processor core further includes an arbiter 720, a micro-program memory 730, an optional instruction decoder 736, and a register 740.
  • the arbiter 720 which is typically implemented as a priority encoder, determines the thread to be run next by the processor core. Particularly, in the illustrated embodiment, the arbiter 720 receives an access request com_req [n-l:0], determines whether the access request has a higher priority than other requests that it might have received in previous cycles, and generates a signal pid_next for the multi -threaded micro-sequencer 710. The signal pid_next indicates the thread number (or process identification number) to be processed by the micro-sequencer 710 in the next cycle.
  • the micro-sequencer 710 upon receiving the pid_next signal, looks up the program counter and status flags of the thread, and generates an address (e.g., the value of the program counter read from PC-RF) and a pid_current signal. The address is provided to the 02/054601
  • micro-program memory 730 The micro-control words ( ⁇ W) corresponding to the address are provided to the register 740 to be outputted.
  • ⁇ W micro-control words
  • ack[n-l:0] is generated by the arbiter and provided to the device that initiated the corresponding highest-priority access request.
  • context information does not need to be saved explicitly by software. Instead, this can be done implicitly and automatically by hardware.
  • the data stream processor core is able to execute a task-switch in a single clock cycle. This enables very efficient mapping of the functionality of a given communications block diagram to available multiple processes, since process switches can occur without any time penalty for saving the context (e.g., as in prior art processors used for implementing channel CODECs, for writing the context to a stack, etc.).
  • the data stream processor core is specialized for handling data streams.
  • the data stream processor core includes internal accelerated data paths that support data stream handling.
  • the multiple data paths of the processor core operate concurrently with each other. This approach allows processing of multiple operations to be completed in one clock cycle, thereby promoting overall efficiency of the CODEC processor.
  • Fig. 5 illustrates several data paths of the processor core. Specifically, an ALU data path (ALU DP) 750, an address generator DP 760, and a counter DP 770 are shown.
  • the data paths 750, 760, 770 are controlled by micro-control words received from the control section. Note that many variations of the data path structures are possible.
  • ALU DP 750 includes a multi-ported register file 752, a multiplexor for receiving an external data input, and an ALU 754.
  • Address generator DP 760 includes register file 762 and address generator 764. Address generator 764 generates addresses for handling data streams, thus alleviating ALU 754 of the burden of address generation and increasing the performance of the processor.
  • the counter DP 770 includes register file 772, and counter update unit 774. The counter DP 770 is used for counting a number of data to be processed. Note that the address generator DP 760 and counter DP 770 receive external data via the ALU DP 750.
  • a novel aspect of the present invention is that it advantageously combines a parallel datapath with the multi-threaded control section for CODEC applications.
  • Operations of the data paths 750, 760, and 770 are controlled by the micro-control words.
  • the micro-control words are typical but not necessarily very long instmction words (VLIWs), and may be broken down to multiple sub-words. A number of these sub-words, e.g., uw_ALU_func, uw_RF_c, uw_AG_mux_sel, etc. are illustrated in Fig. 5.
  • the algorithm-specific kemel blocks are highly user-customizable.
  • the configurations of the algorithm-specific kernel blocks are user-customizable by user-programs.
  • the interaction between the algorithm-specific kernel blocks and other logic of the channel CODEC processor is also user-customizable by user-programs. This aspect of the invention allows the users to introduce their own custom designs in the channel CODEC processor, allowing the users to differentiate their products from others and allowing the CODEC processor to adapt easily to future wireless communication protocols.
  • Fig. 6 illustrates a kernel block 301 coupled to a data stream processor core (e.g., core 605b) in accordance with one embodiment of the present invention.
  • Kernel block 301 includes algorithm-specific kernels that are reconfigurable for a range of protocols and/or signal processing algorithms within an application, or within a range of applications, with maximal efficiency. Additionally, kernel block 301 is modular, and thus can be configured to operate in groups. Furthermore, the functionality of kernel block 301 is scalable. That is, depending on the throughput requirements of the CODEC processor, multiple kernel blocks 301 can be instantiated to meet the throughput requirements. 02/054601
  • kernel block 301 includes algorithm-specific kernels Kl through K3 that are coupled to a reconfigurable interconnect 304 in one embodiment, or to a bus in another embodiment.
  • Reconfigurable interconnect 304 includes buses and/or multiplexor-based reconfigurable interconnections and/or mesh-network type interconnects commonly found in Field Programmable Gate Arrays.
  • Data passes among the kernels K1-K3, the host communication device, and/or the data stream processor core via an input/output line (not shown) coupled to reconfigurable interconnect 304.
  • Data also passes among the data stream processor core, the kernels K1-K3 and the reconfigurable interconnect 304 via data / control / reconfiguration bus 306.
  • Configuration data passes from the data stream processor core to the reconfigurable interconnect 304 and kernels Kl through K3 via the data/control/reconfiguration bus 306.
  • the configuration data is generated by the data stream processor core according to the microcodes that it executes.
  • algorithm-specific kernels Kl through K3 are logic circuits tailored to perform particular data processing functions found in wireless communication standards and protocols, such as 3GPP.
  • algorithm-specific kernel Kl includes specialized logic circuits for calculating interleaving addresses
  • algorithm-specific kemel K2 includes specialized logic circuits for performing convolutional coding
  • algorithm- specific kernel K3 includes specialized logic circuit for performing CRC calculation and/or verification.
  • Kernels Kl through K3 can be heterogeneous with respect to one or more of each other, in terms of programmability, algorithmic-capability, performance-level, and/or math-logic. Two or more kernels, however, can also be homogeneous.
  • kernels Kl through K3 may also be autonomous, thus allowing parallel processing of data, on a kernel-by-kernel basis, or on a kernel-group by kernel-group basis. Because of this autonomy, the individual algorithm-specific kernels K1-K3 are data-rate scalable to a range of system clock rates.
  • the algorithm-specific kernels K1-K3 include circuitry tailored for performing specific types of data processing operations, the kernels K1-K3 are user- reconfigurable within a class of functions.
  • the application specific kernel Kl may contain logic circuits tailored for carrying out convolutional coding. Logic for performing convolutional coding is well known. A description of exemplary convolutional 02/054601
  • a reconfigurable convolutional coder may incorporate externally controllable logic (e.g., multiplexors, etc.) into the convolutional coder logic.
  • externally controllable logic e.g., multiplexors, etc.
  • the reconfigurable kernel convolution encoder 900 can be configured for encoding data with a number of different code polynomials.
  • the registers and modulo-2 adders of convolution circuit 900 can be selectively by-passed, thus varying the code polynomial of the encoder 900.
  • the control signals S0-S5, in the present embodiment, are determined by the data stream processors (in response to user-defined instructions) when the algorithm- specific kernel 900 is initialized.
  • the code rate and the constraint length are reconfigurable also.
  • Fig. 8 is a block diagram of an algorithm-specific kernel block 940 utilized as a reconfigurable Viterbi decoder.
  • the kernel block 940 includes a reconfigurable transition metrics unit (TMU) 944, a reconfigurable Add-Compare-Select Unit (ACSU) 948 and an optional trace back unit (TBU) 952.
  • TMU transition metrics unit
  • ACSU reconfigurable Add-Compare-Select Unit
  • TBU trace back unit
  • the trace back (TB) algorithm can be implemented in software.
  • the reconfigurable TMU 944 in accordance with the present invention includes user-programmable code polynomials of the underlying convolutional code. Thirty-two transition metric values are generated per clock cycle to "feed" the sixteen ACS processing elements used in the reconfigurable ACSU 948 in one embodiment.
  • the reconfigurable ACSU 948 of the present embodiment includes eight butterfly processing elements (BPE). By using these BPEs, the path metric and branch metric data can be shared, reducing the memory bandwidth for the path metric storage by a factor of two.
  • BPE butterfly processing elements
  • the reconfigurable ACSU 948 of the present embodiment may be augmented by a min/max path metric search unit 954 for blind transport format detection.
  • This min/max unit 954 is able to find the maximum and minimum of the sixteen path metric values the 02/054601
  • ASCU 948 produces in one clock cycle.
  • the min/max unit 954 includes sixteen maximum selectors and sixteen minimum selectors, which are arranged in two binary trees (one tree for maximum selection and one tree for minimum selection).
  • the latency is two clock cycles.
  • the kernel block includes a reconfigurable transition metrics unit (TMU) 944, a reconfigurable Add-Compare-Select Unit (ACSU) 948, and control logic for controlling and configuring the TMU 844 and ACSU 948.
  • TMU transition metrics unit
  • ACSU reconfigurable Add-Compare-Select Unit
  • the Traceback operation, the CRC check operation, and the Blind-rate Detection operation of the Viterbi decoder are performed as tasks on a data stream processor core 605.
  • a special shift register with reconfigurable capabilities for bit-insertion can be used to accelerate the traceback functionality.
  • the Traceback function can be implemented fully in hardware. Implementing the entire Traceback function in hardware would lead to fewer interrupts or task switches for the data stream processor core. More die area would be required, however.
  • An algorithm-specific kernel-block can be used as a Turbo decoder, an example of which is illustrated in Fig. 10.
  • the sliding window algorithm is adopted in order to avoid use of large amount of memory to store the state metrics ⁇ and ⁇ and the branch metrics ⁇ of an entire block.
  • the architecture as shown in Fig. 10 is known as the serial decoding architecture, which is well known.
  • Other Turbo Decoder architectures can be used as well.
  • a description of some Turbo encoding and decoding algorithms including MAP-algorithms and log-MAX algorithms is found in "Turbo Codes: Principles and Applications," by Vucetic and Yuan, Kluwer Academic Publishers, 2000.
  • Fig. 11 is block diagram of a single chip mobile electronic communication device 1100 in which a channel CODEC processor 104 according to the present invention can be integrated.
  • the single chip mobile electronic communication device 1100 like any typical digital receiver and transmitter, conceptually includes a modem section and a CODEC section.
  • the modem section of the device 1100 contains all the circuits and algorithms to construct and receive the baseband waveforms for a wide range of spread Spectrum Communication Standards such as 3GPP/FDD and cdma2000.
  • the CODEC functions of the device 1100 are performed by the channel CODEC processor 104.

Abstract

A reconfigurable channel CODEC (encoder and decoder) processor for a wireless communication system is disclosed. A high degree of user programmability and reconfigurability is provided by the channel CODEC processor (200). In particular, the reconfigurable channel CODEC processor includes processor cores (210, 250) and algorithm-specific kernels (212, 214, 216, 252, 254, 256) that contain logic circuits tailored for carrying out predetermined but user-configurable decoding and encoding algorithms. The interconnects (230, 270) between the processor cores and the algorithm-specific kernels are also user-configurable. Thus, the same hardware can be reconfigured for many different wireless communication standards.

Description

CHANNEL CODEC PROCESSOR CONFIGURABLE FOR MULTIPLE WIRELESS COMMUNICATIONS STANDARDS
The present application claims priority to United States Provisional Patent
Application filed 29 December 2000, entitled " Flexible High-Density Multi-Standard Channel CODEC" and bearing serial number 60/258,865.
BACKGROUND OF THE INVENTION The present invention relates generally to the field of wireless communication. In particular, the present claimed invention relates to a processor for performing coding and decoding operations in a wireless communication system.
Wireless communication has extensive applications in consumer and business markets. Among the many communication system applications are: fixed wireless, unlicensed (FCC) wireless, local area network (LAN), cordless telephony, personal base station, telemetry, mobile wireless, encryption, and other digital data processing applications. These wireless applications utilize different and usually incompatible protocols. Consequently, each application may require specialized hardware, software, and methodology. This is especially true for channel CODECs (encoders and decoders) because different communication standards typically utilize different channel coding and decoding algorithms. ASIC (Application Specific Integrated Circuit) solutions, which can be costly in terms of design, testing, manufacturing, and infrastructure resources, are inflexible and are therefore unsuitable for the changing wireless communication standards. DSP (Digital Signal Processor) solutions, while offering the advantage of flexibility, have other limitations. For instance, many DSPs are not powerful enough to handle the high data rate requirements of the more advanced wireless communication standards.
Accordingly, a need arises to overcome the limitations associated with the varied hardware, software, and methodology of encoding and decoding digital signals in each of the varied wireless applications.
SUMMARY OF THE DISCLOSURE
An embodiment of the present invention is a reconfigurable channel CODEC (encoder and decoder) processor for a wireless communication system. A high degree of 02/054601
user programmability and reconfigurability is provided by the channel CODEC processor such that the same hardware can be adapted for a wide range of wireless communication standards such as but not limited to 3GPP, cdma2000, IS-95, etc., and other present and future generations of communication protocols and standards. The channel CODEC processor includes a set of microprogrammed processor cores that are augmented with algorithm-specific kernels. The algorithm-specific kernels include logic tailored for carrying out computationally intensive operations that are used in encoding and decoding algorithms (CODEC algorithms) of many wireless communication standards. Because computationally intensive operations are executed by the algorithm-specific kernels, rather than by the processor cores themselves, the processor cores can operate at a relatively low clock rate. As a result, power consumption can be significantly reduced without compromising performance. Alternatively, a much higher data throughput can be achieved or a significantly higher number of channels can be encoded/decoded using the same die area.
In one embodiment, the processor cores and the algorithm-specific kernels are user- configurable. User-defined microprograms can be loaded into the processors. These user- defined microprograms dictate where and how a certain channel encoding/decoding operation (channel CODEC operation) is performed. In one embodiment, the microprograms dictate a whether a certain CODEC operation is executed by a single processor cores or by multiple processor cores. Furthermore, the microprograms dictate whether a certain CODEC operation is carried out by a processor core alone, partially by a processor core and partially by an algorithm-specific kernel, or by an algorithm-specific kernel alone. This programmability enables the channel CODEC processor to be easily adapted to different wireless communication standards. Microprogram memories, which store instructions for the processor cores, are writeable via a scan-chain. In other embodiments, the microprogram memories are writeable via a processor interface.
According to one embodiment, the algorithm-specific kernels are reconfigurable and reprogrammable. The processor cores, or other logic in the channel CODEC processor, provide configuration data for the algorithm-specific kernels at start up (initialization). The kernels may also be dynamically reconfigured "on-the-fly" by the processor cores. That is, upon detecting a certain coding/decoding requirement for an incoming data stream, the processor cores can dynamically alter the configuration of the algorithm-specific kernels to meet the needs of the data stream. In one aspect of the present invention, individual data stream processor cores control and exchange data with multiple kernels. In this way, a very high degree of programmability and reconfigurability can be achieved. Furthermore, kernels that consume large die areas, such as Turbo decoders and Viterbi decoders, need not be implemented for each individual data-stream processor core, but may be shared by the entire set of data-stream processor cores of the channel CODEC processor.
According to another aspect of the present invention, the architecture of the CODEC processor is modular and is easily scalable to the throughput requirements of the wireless communication system in which it is used. For communication standards that require a larger number of channels to be supported, a larger number of instantiations of the processor cores and kernels may be used on the host communication device without otherwise requiring substantial redesign.
According to yet another aspect of the present invention, computational resources can be reconfigured by the users for encoding/decoding a large number of low-rate channels, a small number of high-rate channels or combinations of low-rate, medium rate and high-rate channels. This allows the user to program the channel CODEC processor for different wireless standards and to add customized functionality for product differentiation and for adaptation to different markets.
BRIEF DESCRIPTION OF THE DRAWINGS
The drawings included herewith are incorporated in and form a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. It should be understood that the drawings referred to in this description are not drawn to scale unless specifically noted as such.
Fig. 1 is a block diagram of an electronic communication device having heterogeneous multiprocessor components, in accordance with one embodiment of the present invention.
Fig. 2 is a block diagram of a channel CODEC processor in accordance with one embodiment of the present invention.
Fig. 3 is a block diagram of a channel CODEC processor in accordance with a preferred embodiment of the present invention. Fig.4 illustrates a block diagram of a control portion of a data stream processor in accordance with an embodiment of the present invention.
Fig. 5 illustrates a block diagram of a data path portion of a data stream processor in accordance with an embodiment of the present invention. Fig. 6 is a block diagram of a hardware kernel block in accordance with one embodiment of the present invention.
Fig. 7 is a block diagram of a reconfigurable convolutional encoder in accordance with an embodiment of the invention.
Fig. 8 is a block diagram of a Viterbi decoder in accordance with an embodiment of the invention.
Fig. 9 is a block diagram of a Viterbi decoder that is implemented partially by an algorithm-specific kernel block and partially by the data stream processor cores where the trace back (TB) functionality of the Viterbi decoder is implemented as a process of a data stream processor core. Fig. 10 is a block diagram of a Turbo decoder in accordance with one embodiment of the present invention.
Fig. 11 is a block diagram of an electronic communication device having an integrated channel CODEC processor in accordance with another embodiment of the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it is understood that they are not intended to limit the invention to these embodiments. Rather, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention. Additionally, in the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to unnecessarily obscure aspects of the present invention. Furthermore, while the present invention may be implemented in a digital wireless communication system in the present embodiment, the present invention is well suited to other applications. , ,_ . ..„ 02/054601
COMMUNICATION DEVICE
Fig. 1 is a block diagram of an electronic communication device 100 in accordance with an embodiment of the present invention. The communication device 100 is responsible for performing the data processing steps needed to convert a received signal into meaningful data for an end user and to convert an input from a user to a signal suitable for wireless transmission. The components of the communication device 100 perform a wide variety of functions to meet the requirements of the specific communication protocol used by the communication device.
As shown in Fig. 1, the communication device 100 includes an interface conversion block 116, a modulator/demodulator (modem) processor 102a, an optional configurable modem processor 102b, memories 106 and 118, a processor 112, a configurable channel coder/decoder (CODEC) processor 104, a base transceiver station (BTS) card controller 110a, and an ATM Utopia/HDLC 108. Interface conversion block 116 is coupled to the antenna bus 129, which is in tum coupled to an antenna 120. Interface conversion block 116 is also coupled to configurable modem processor 102a and to optional configurable modem processor 102b via bus 122, respectively. Bus 122 can be separate independent non- shared buses, or a single shared bus. Interface conversion block 116 includes components (not shown) such as a radio frequency (RF) transceiver and an analog to digital (ND) converter coupled to each other in series, whose subcomponents and functions are known to those skilled in the art. Configurable modem processors 102a- 102b and configurable channel CODEC processor 104 are coupled to the processor 112 and to memory 106, which is random access memory (RAM) in the present embodiment. The channel CODEC processor 104 is also coupled to ATM Utopia/HDLC 108 via bus 124. An internal data/control bus 126 is coupled to interface conversion block 116, memory 118, processor 112, BTS card controller 110a, and to ATM Utopia/HDLC 108 in order to pass data and control instructions between these components. ATM Utopia/HDLC 108 is a conventional asynchronous transfer mode (ATM) networking interface. Also shown is an external BTS cell controller 114 that is coupled to internal bus 126 and to a mobile telephone switching office bus 128. A similar communication device that is suitable for spread spectrum communication is described in co-pending United States Patent Application entitled "A Wireless Spread Spectrum Communication Platform Using Dynamically Reconfigurable Logic," filed January 29, 2001, bearing serial number 09/772,584 and attorney docket number 9824-0061-999, the disclosure of which is hereby incorporated by reference in its entirety. 02/054601
In furtherance of the present invention, channel coding and decoding functions of the device 100 are carried out by the channel CODEC processor 104, which is preferably a multi-channel digital channel encoder-decoder chip that performs convolution, iterative Turbo decoding, rate-detection, and rate matching functions for a wide range of quantities of voice and data channels. Other functions that can be carried out by channel CODEC processor 104 for transmission encoding include convolutional coding and turbo coding functions, puncturing, rate-matching, and interleaving on the transmit path. Other channel CODEC processes, which are disclosed and defined by 3GPP, cdma2000 and other wireless communication standards, can be performed also by the channel CODEC processor 104. The channel CODEC processor 104 is user-configurable. That is, the functionality of the channel CODEC processor 104 can be programmed and re-programmed by the users according to the requirements of different communication standards. The programmability of the channel CODEC processor 104 enables the processor to implement the channel CODEC functionality of a wide range of wireless communication standards. More specific information of the channel CODEC functions can be obtained from various international standards organizations, such as the International Telecommunication Union (ITU). The channel coding specification of 3GPP, for instance, can be obtained from the World Wide Web at the URL address: www.3gpp.org.
According to one embodiment of the invention, the channel CODEC processor 104 is configured to receive coded data from and provide coded data to configurable modem processors 102a-102b. Details of the modem processors 102a-102b can be found in the above-referenced co-pending United States patent application.
CHANNEL CODEC PROCESSOR
Fig. 2 is a block diagram of a channel CODEC processor 200 in accordance with one embodiment of the present invention. The channel CODEC processor 200 can be user- configured to perform CODEC operations for one or a number of communication standards by downloading different microprograms and hardware configurations. As shown, decoding logic 220 includes memories 202-208, a processor core 210, algorithm-specific kernel blocks 212-218 that function as decoding "accelerators," and a switchable/reconfigurable interconnect 230 that is coupled to the memory 202, the processor 210 and the algorithm-specific kernel blocks 212-218. The decoding logic 220 receives streams of demodulated data from a modem processor via the switchable/reconfigurable interconnect 230, performs various decoding operations on the data streams, and outputs the decoded data. In the present embodiment, the various algorithm-specific coding and decoding operations performed by the decoding logic 220 may include Turbo decoding, Viterbi decoding, convolutional decoding, CRC generation and check, Rate Matching, Bit group extraction, etc.
Also shown in Fig. 2 is encoding logic 260, which includes a switchable/reconfigurable interconnect 270, memories 242-248, a processor core 250 and algorithm-specific kernel blocks 252-258 that function as encoding "accelerators." In other embodiments, encoding logic 260 includes different numbers of memories, algorithm- specific kernels, processor cores and interconnects. The encoding logic 260 receives data streams from an external source (e.g., a network), performs various encoding operations on the data, and provides streams of encoded data to a modem processor via the switchable/reconfigurable interconnect 270. The various algorithm-specific encoding operations performed by the encoding logic 260 may include Turbo encoding, convolutional encoding, CRC generation and check, Rate matching, Bit group insertion, etc. In one embodiment, processor cores 210 and 250 are instruction-set processors capable of multithreaded operations. Advantageously, multi-threading allows the resources of the channel CODEC processor 200 to be flexibly applied to accommodate a varying number and type of data streams of a wide range of different wireless communication standards. For example, separate threads may be associated with the input and output transfers of the data-stream processors) to and from kernels or memory. Software FIFOs can be implemented in microcode running on the data stream processor cores to further de-couple the production of data items in the processor cores from the consumption of data items in the kernels, and vice- versa.
The algorithm-specific kernel blocks 212-218 and 252-258, in one embodiment, are user-configurable. That is, operation parameters of algorithm-specific kernel blocks 212- 218 can be modified by the user to accommodate variations dictated by various wireless communication standards. Furthermore, switchable/reconfigurable interconnects 230 and 270 functionally implement bussing and switching, and can be reconfigured as appropriate to allow processing of data streams that require different encoding/decoding sequences. In the present embodiment, the interconnects 230 and 270 are similar to programmable interconnects commonly found in many Field Programmable Gate Arrays. 02/054601
According to the present embodiment, less computationally intensive encoding and decoding operations (CODEC operations) are performed entirely by the processor cores 210 and 250, while more computationally intensive CODEC operations are performed partially or entirely by the algorithm-specific kernel blocks 212-218 and 252-258. While nothing prevents the execution of computationally expensive algorithms in the data stream processor cores, it is typically much more efficient to execute computationally expensive tasks using the associated kernels. For example, concatenation is performed entirely by the processor cores 210 and 250, while Turbo decoding is performed entirely by the algorithm- specific kemel block 212. Some processes, such as bit separation and rate matching, are partially performed by the processor core 210 and 250 and by the algorithm-specific kernel blocks 218 and 258. The channel CODEC processor 200 also has the flexibility to apply more computational effort (e.g., more processing cycles) to data streams that require more complex processing.
The operations and configuration of the channel CODEC processor 200 are controlled by user-defined programs. In other words, whether a particular CODEC operation is performed by the processor core or by the algorithms-specific kernel blocks or by both the processor core and the kernels is user-programmable. The number of processing cycles applied to each data stream is also user-programmable. These user- defined programs, which are stored as microcodes or microinstructions in the instruction memories of the processor cores, dictate where and how the encoding and decoding processes are executed and how much computational effort is applied to each data stream. In particular, the microcodes, when executed by the processor cores 210 and 250, cause the processor cores 210 and 250 to generate appropriate control signals and configuration data for configuring the algorithm-specific kernel blocks 212-218, 252-258 and the interconnects 230 and 270 for specific wireless communication standards. In a typical implementation, the following steps are performed:
• Read out configuration data from RAM;
• Configure a kernel or a set of kernels according to the configuration data; • Process data using the configured kernel or set of kernels; and
• Repeat the steps above if the configuration data changes.
In one embodiment, user-programs for the processor cores 210 and 250 can be modified at start-up (e.g., during system initialization) by scanning new instructions into their instruction memories via a scan-chain (not shown) or via a micro-processor , ,_ . ..„ 02/054601
programming interface. In one embodiment, the processor cores 210 and 250 can be programmed by the user using the Morphics Virtual Machine Interface, which is the subject of commonly assigned co-pending United States Patent Application bearing serial number 09/828,381 and attorney docket number 9824-0062-999, which is hereby incorporated by reference.
The configuration data and the related control signals for the algorithm-specific kernel blocks 212-218, 252-258 and the interconnects 230, 270, in one embodiment, are generated by the processor cores 210 and 250 at system start-up. In addition, the control signals and configuration data can be generated "on-the-fly." That is, the processor cores 210 and 250 can be programmed such that, upon detecting a data stream that requires a certain encoding/decoding operation, configures the algorithms-specific kernel blocks and the interconnects 230, 270 to perform the requisite operation(s). This is a preferred mode of operation in a base station since typically a number of possibly differently parameterized connections (e.g., different data rates, coding, etc.) need to be operated upon during each processing interval. A typical processing interval for 3GPP is 10 ms. Other processing intervals are possible and supported by the disclosed structures.
Note that memories 204-208 and 244-246 are coupled to processor cores 210, 250 and algorithm-specific kernel blocks 212-214 and 252. These memories serve as "local" memories for the processor cores and the kernel blocks. The use of these local memories ensures that the associated processors and kernel blocks can process data at maximum speed. Memories 202 and 242, which are shared by the processor cores and the algorithm- specific kernel blocks, ensure that relatively slower external memory accesses are kept to a minimum.
The memories 202 and 242 can be used to communicate data between processor cores and also serve as a central CODEC "bulk storage." A typical application within the field of communication devices in general and for the channel CODEC in particular is the use of these central memories for implementation of large input/output FIFO buffers, double/triple or general rotating buffering schemes and for the relatively large interleaving/de-interleaving buffers.
The channel CODEC processor 200, in one embodiment, can be programmed to provide the following functionality and features: 02/054601
• reconfigurable Viterbi Decoders.
• user programmable code rate.
• user programmable constraint length.
• user programmable code. • reconfigurable convolutional encoders.
• user programmable code rate.
• user programmable constraint length.
• user programmable code.
• reconfigurable Turbo Decoders (based on log-MAP [Maximum-A-Posteriori]) • user programmable maximum number of iterations.
• user programmable energy pre-scaling.
• user programmable iteration termination condition(s).
• reconfigurable Turbo Encoders.
• reconfigurable CRC Generators / Checkers, • user programmable generator polynomials.
• Rate-matching index generators,
• user programmable index update parameters.
• Puncturing/depuncturing support.
• Interleaver and deinterleaver address generators • table -based,
• user programmable algorithm selection: Max-Log-MAP or Log-MAP algorithm,
• or algorithm based (the algorithms used in the 3rd generation wireless standards are supported in hardware to minimize power consumption and table size).
• Block segmentation/concatenation HW support
• User programmable index update parameters.
• User programmable length parameters with associated selectable micro-interrupt capabilities. • User programmable simultaneous Bit-Segmentation Bit-concatenation support.
• Reed-Muller Coder for TFCI generation.
• Reconfigurable controller and arbiter for external SRAM access. 02/054601
Fig. 3 is a block diagram of a channel CODEC processor 104 in accordance with a preferred embodiment of the present invention. As illustrated, channel CODEC processor 104 includes a receiver path 610, a transmitter path 620 and an interface unit 630. The transmitter path 620 of channel CODEC processor 104 receives data from a network (via Asynchronous Transfer Mode (ATM) interface 650), encodes the data, and provides the encoded data to a modem processor (e.g., modem processor 102). Logic of the transmitter path 620 may add redundancy to the data. In one embodiment, the logic of the transmitter path 620 can be programmed to support the encoding functions required by the 3GPP-FDD standard. Particularly, in this embodiment, the encoding functions of this embodiment include the following steps:
• CRC attachment: Error detection is provided on transport blocks through a Cyclic Redundancy Check. The CRC polynominal length in a preferred embodiment can vary between 0 to 31 bits. For example, for 3GPP, the CRC is 24, 16, 12, 8 or 0 bits. The length of the CRC that should be used for each TrCH can be determined at a higher layer.
• Transport Block Concatenation: If there are multiple Transport Blocks in a block set/transport channel, they are concatenated into a single block.
• Transport Block Segmentation: The concatenated blocks of data are segmented into blocks of appropriate size needed for encoding. The segmented blocks size depends on whether the transport block fits the available code block size as defined in the channel coding method.
• Channel Coding: Code blocks are delivered to the channel coding block. The following channel coding schemes can be applied to the TrCHs:
• Convolutional Coding, Vt. The programmable code rate is set to ' _ and the coefficients of the two associated programmable code polynomicals are set to the corresponding coefficients as defined by the 3GPP standard~561 octal and 763 octal. The length of the polynomicals is set to 9, as implied by the "zeros" for higher order coefficients.
• Convolutional Coding, 1/3. The programmable code rate is set to 1/3 and the coefficients of the three associated programmable code polynomicals are set to the corresponding coefficients as defined by the 3GPP standard-557 octal, 663 octal, and 711 octal. The length of the polynomicals is set to 9.
• Turbo Coding, 1/3. The programmable code rate is set to 1/3 and the coefficient of the three associated polynomicals are set to the corresponding coefficients is defined for turbo coding defined by 3GPP standard. 02/054601
• No Coding.
• Concatenation of Encoded Blocks: After the channel coding for each code block, the encoded blocks are serially concatenated.
• Radio Frame Size Equalization: Radio frame size equalization is padding the input bit sequence in order to ensure that the output can be segmented into an integer number of radio frame data segments of same size.
• 1st Interleaving: The 1st interleaving of inter-frame interleaving us used when the delay budget allows more than 10 ms of interleaving. The interlayer length of the first interleaving has been defined to be 20, 40 and 80 ms. • Radio Frame Segmentation: When the transmission time interval is longer than 10 ms, the input bit sequence is segmented and mapped onto consecutive number of radio frames.
• Rate Matching: Rate matching means that bits on a transport channel are repeated or punctured. Higher layers assign a rate-matching attribute for each transport channel. This attribute is semi-static and can only be changed through higher layer signaling. The rate-matching attribute is used when the number of bits to be repeated or punctured is calculated.
• Transport Channel Muxing: Every 10 ms, one radio frame from each TrCH is delivered to the TrCH multiplexing. These radio frames are serially multiplexed into a coded composite transport channel (CCTrCH).
• Physical Channel Segmentation: If more than one Physical Channel (PhCH) is used, physical channel segmentation divides the bits among the different PhCHs.
• 2nd Interleaving: The 2nd interleaving is a block interleaver with inter-column permutations. Unlike the 1st interleaving process, the 2nd interleaver has fixed number of columns in the matrix - 30 columns are used. Each physical channel produced by the physical channel segmentation process will be 2nd interleaved autonomously.
• Physical Channel Mapping: The dedicated channels are coded and multiplexed and the resulting data stream is mapped sequentially (first-in-first-mapped) directly to the physical channel(s).
Coding of Transport-Format-Combination Indicator (TFCI): The TFCI is encoded using a (32, 10) sub-code of the second order Reed-Muller code.
• Mapping of TFCI words:
• Normal Mode: The bits of the code word are directly mapped to the slots of the radio frame. 02/054601
• Compressed Mode: The slot format is changed so that no TFCI coded bits are lost. The different slot formats in compressed mode do not match the exact number of TFCI coded bits for all possible TGLs. Repetition of the TFCI bits is therefore used.
In the above description, terminology of 3GPP is used to describe the functions of the reconfigurable/reprogrammable structures of the channel CODEC processor to implement the CODEC functionality of a specific communication standard. However, it should be noted that the described structures are not limited to 3GPP applications. Other coding and decoding algorithms, some of which are disclosed in illustrative United States patents listed below in Table 1 and incorporated herein by reference, can be carried out by the channel CODEC processor when it is appropriately programmed. Some other encoding/decoding algorithms are described in the following references:
• A. Viterbi, "Error bounds for convolutional coding and an asymptotically optimal decoding algorithm", IEEE Trans. Information Theory, Vol IT-13, pp-.260-269, Apr.
1967;
G. Forney, "The Viterbi algorithm", Proc. of the IEEE, Vol. 61, pp. 268-278, Mar.
1973; S. Bitterlich, H. Dawid and H. Meyr, Boosting the implementation efficiency of Viterbi Decoders by novel scheduling schemes, Proceedings IEEE Global Communications Conference GLOBECOM 1992, Orlando, Florida, pg. 1260-65;
• S. Bitterlich, B. Pape and H. Meyr, "Area Efficient Viterbi-Decoder Macros",Proceedings of the European Solid-State Circuits Conference (ESSC_RC)'94, Ulm/Donau, Germany; and
• M. Vaupel, U. Lambrette, H. Dawid, O. Joeressen, S. Bitterlich, H. Meyr, F. Frieling, K. Mueller, "An all Digital Single-Chip Symbol Synchronizer and Channel
Decoder for DVB" in Reis, Claesen, editors, VLSI: Integrated Systems on Silicon, pg 79-90, Chapman Hall, 1997.
Furthermore, although the components, units and logic blocks of the channel CODEC processor have been characterized as reconfigurable and/or reprogrammable, it should be appreciated that some of them do not need to be reconfigurable and/or reprogrammable. In an embodiment that is optimized for a subset of communication standards (e.g., 3GPP and cdma2000), some or all of those components, units and logic blocks can be hardwired to decrease the die area, removing unnecessary flexibility. Table 1
Figure imgf000016_0001
With reference still to Fig. 3, receiver path 610 is configured to receive data from a modem processor (e.g., modem processor 102). Control signals (e.g., hand-shakes) are sent from the CODEC processor 104 to the modem processor. Logic of the receiver path 610 performs a variety of decoding and error-correction operations on the received data. In one embodiment, the logic of the receive path 610 can be programmed to support the decoding functions required by the 3GPP-FDD standard. Particularly, the decoding functions of this embodiment include the following steps:
• 2nd De-interleaving.
• Physical Channel De-segmentation. • Removal of the DTX bits. In the downlink, DTX is used to fill up the radio frame with bits. This step removes the DTX bits.
• Transport Channel De-muxing.
• Radio Frame De-segmentation. • 1st De-interleaving.
• Rate De-matching.
• Channel De-coding.
• No Decoding.
• Viterbi Decoding. • Turbo Decoding.
• Transport Block De-segmentation.
• Transport Block De-concatenation.
• CRC Extraction and Verification.
With reference still to Fig. 3, channel CODEC processor 104 includes multiple programmable data stream processor cores 605a-605b and 606a-606b, which are augmented with algorithm-specific kernel blocks 615a-615f for supporting the implementation of the functions listed above. Some of the functions can be performed without additional hardware kernels by using the native instruction set of the data stream processor cores. For example, all of the block concatenation and block segmentation steps can be carried out by the processor cores without hardware kernel support. In the present embodiment, each of the data stream processor cores 605a-605b, 606a-606b is an instruction-set processor that is highly optimized for channel encoding and decoding operations. Specific optimizations include constrained instruction sets, rapid interrupt handling, rapid process switching, and high-speed access of local memory. Each of the data stream processor cores 605a-605b, 606a-606b is capable of multi-threading of multiple processes, that is, semi-simultaneous execution of multiple processes with independent threads-of-control. The corresponding program counters for each independent control thread are maintained in hardware in a preferred embodiment. In other words, the hardware can support low-overhead multithreading. Using the algorithm-specific kernel blocks 615a-615f, processor cores
605a-605b can be programmed to perform CODEC operations using fewer instructions. A lower processor clock rate is therefore possible. Thus, power consumption of the channel CODEC processor 104 can be reduced without compromising performance. In the illustrated embodiment, each of the data stream processor cores 605a-605b, 606a-606b is programmable for carrying out one or more stages of the coding/decoding pipeline. The particular stages of the coding/decoding pipeline for which each data stream processor core is responsible is determined by a user (e.g., a system designer) according to the requirements of the target communication standard. For example, if the channel
CODEC processor 104 is configured for the 3GPP communication standard, the data stream processor core 605a is programmed to handle Viterbi decoding and Turbo decoding, and the data stream processor core 605b is programmed to handle CRC calculation and verification, segmentation, deinterleaving, depuncturing, etc. Although the illustrated embodiment includes four data stream processor cores in the receiver path 620 and the transmitter path 610, any number of data stream processor cores can be used. Even a single data stream processor core can be used if the throughput requirements of the application are low enough. The number of processor cores used depends on the specific requirements of the communication standard and the number of users the host communication device is designed to support. Coding and decoding operations can also be performed by the processor cores 605a-605b, 606a-606b without using the algorithm-specific kernel blocks. In those instances, the coding and decoding operations are done entirely within the registers, ALUs, etc., of the processor cores. Some operations are performed partially by the processor cores 605a-605b, 606a-606b and partially by the algorithm-specific kernel blocks.
In one embodiment, the data stream processor cores 605a-605b, 606a-606b can operate in a dynamically "time-sliced" mode, (e.g., time-multiplexed mode), based on the relationship between the computational requirements of the encoding or decoding algorithms, the computational capabilities of the data stream processors, and the processing requirements of the communication protocol. In a time-sliced mode, the data stream processor cores 605a-605b, 606a-606b are programmed to devote more processing cycles to data streams that require more computations and fewer processing cycles to data streams that do not require as many computations. For example, a 12.2 kbps voice channel requires significantly fewer clock cycles than is required by a 384 kbps data channel. Thus, the corresponding time slice for the voice channel would be much shorter. An advantage of this aspect of the invention is that the channel CODEC processor 104 can be dynamically configured to handle a large number of low rate channels, a small number of high rate channels, or any combination of high rate, medium rate and/or low-rate channels depending on the requirements of the target communication device in which the CODEC processor 104 is used. 02/054601
With reference still to Fig. 3, the data stream processor cores 605a-605b, 606a-606b are capable of intercommunicating data and control information (e.g., prioritized process switches / interrupts). This intercommunication mechanism allows certain coding/decoding operations to be shared by multiple processor cores and enables a "stream-driven" orchestration of overall encoding /decoding processing requirements. This "distributed" architecture enhances performance of the processor 104 and lessens the need for centralized control. To increase performance further, the data stream processor cores 605a-605b, 606a-606b and the algorithm-specific kernel blocks use local memory for processing data. For example, as shown in Fig. 3, data stream processor cores 605a-605b, 606a-606b are coupled to Static Random Access Memories (SRAMs) 608a-608b and algorithm-specific kemel blocks 615a and 615b are coupled to SRAMS 609. This is advantageous over reliance upon central memory in terms of operating speed and power efficiency. It should be noted, however, that local memory is optional for each data stream processor. It should also be noted that the present invention does not have to include local memories or SRAMs.
Some of the algorithm-specific kemel blocks 615a-615f can be reconfigurable and some of them can be non-reconfigurable. For reconfigurable kernel blocks, operation parameters can be modified to accommodate specific requirements of a particular standard or application of interest. As an example, in the embodiment as illustrated in Fig. 3, kernel block 615a contains an algorithm-specific kernel that is tailored to perform Viterbi decoding. The kemel block 615a, however, also contains logic that allows the user to modify the operational parameters (e.g., code polynomial, depuncturing pattern, traceback method, etc.) of the kernel. In one embodiment, reconfigurable kemel blocks are configured at start-up (e.g., during system initialization) when appropriate control signals and configuration data are generated by the processor cores or other logic of the channel CODEC processor. The control signals and configuration data can also be generated "on- the-fly." That is, the processor cores 605a-605b, 606a-606b can be programmed such that, upon detecting a data stream that requires a certain CODEC operation, they configure the algorithm-specific kernel blocks and the interconnects 230, 270 such that they become suitable to perform the requisite operation(s).
The interconnection between the data stream processors 605a-605b, 606a-606b and the hardware kernel blocks 615a-615f can be modified for accommodating the specific needs of different communication standards. In one embodiment, the interconnections are 02/054601
reconfigurable by the data stream processor cores 605, or via the μP interface controller 640. Further, the interconnections are similar to programmable interconnects commonly found in Field Programmable Gate Arrays (FPGAs). This reconfigurability allows the data flow of the channel CODEC processor 104 to be adapted easily to different wireless communication standards that have different sequences in encoding/decoding data.
Also illustrated in Fig. 3 are reconfigurable DRAM SRAM controller 634, Segmented SRAM Arbiter 636, Segmented SRAM 638, μP interface controller 640 for providing an interface to an external microprocessor (e.g., within controller 110), and a network interface controller 650 for providing an interface to a networking device (e.g., ATM Utopia/HDLC 108). The reconfigurable DRAM/SRAM controller 634 controls access to and allocation of external SRAM/DRAM. Thus, a hierarchical approach to memory utilization is established: the SRAM dedicated to each data stream processor core is the fastest, consumes the least power per accessed bit, but is least shared; the shared internal SRAM is larger but slower, and the external DRAM / SRAM is the largest, consumes the most amount of power per bit accessed, and is typically used for block data access, e.g., 512 or more bits at a time (single-word random access of DRAM is not preferred, as it typically require multiple clock cycles and is therefore relatively inefficient). Additionally, some kemel blocks (e.g., blocks 615a-615b) may have their own dedicated local memory. This is advantageous for kernels that autonomously perform computationally intensive and memory intensive operations on entire data blocks. Typical examples are Viterbi decoders and Turbo decoders.
In the present embodiment, a segmented SRAM 608 is shared by the processor cores 605a-605b, 606a-606b. It should be noted that non-segmented SRAM may also be shared by the processor cores 605a-605b, 606a-606b. The segmented SRAM 608 enables multiple data stream processor cores to access the shared memory during the same clock cycle.
With reference still to Fig. 3, the microprocessor interface (μP IF) 642 is provided to receive control data, as well as reconfiguration data and/or instructions and/or data for the data stream processor cores 605a-605b, 606a-606b, from the host communication device. The network interface (ATM IF) 652 is provided for communicating with the host communication device and or any external devices. In one embodiment, this network interface functions according to the asynchronous transfer mode (ATM) standard. 02/054601
DATA STREAM PROCESSOR CORES
According to a preferred embodiment of the present invention, data stream processor cores are used for controlling the channel CODEC processor 104. The data stream processor cores utilize an instruction set that is optimized for CODEC applications and is capable of executing and managing the execution of multiple concurrent processes. In particular, the data stream processor preferably is capable of hardware task-switching and is capable of completing task-switching in a single clock cycle. Preferably, the operations of the data stream processor cores are controlled by microcodes stored within its instruction memories.
Figs. 4-5 are block diagrams illustrating portions of a data stream processor core in accordance with an embodiment of the present invention. Specifically, Fig.4 illustrates a control path portion of the data stream processor core, and Fig. 5 illustrates a data path portion of the data stream processor core. Other portions of the data stream processor cores not described herein are well known to those ordinarily skilled in the art.
In the present embodiment, the data stream processor core is capable of multi -threading. That is, the data stream processor core can perform multiple tasks in parallel. During multi-threading, it is important to keep the threads isolated such that the program counter and status register for one thread are not overwritten by data from another thread. To this end, the data stream processor core of the present invention provides a multi -threaded micro-sequencer circuit 710 including a Program Counter Register File (PC-RF) 712 and Status Register Files (Status-RF) 714 for storing the program counters and status flags of multiple threads that are being processed by the processor core. The processor core further includes an arbiter 720, a micro-program memory 730, an optional instruction decoder 736, and a register 740. The arbiter 720, which is typically implemented as a priority encoder, determines the thread to be run next by the processor core. Particularly, in the illustrated embodiment, the arbiter 720 receives an access request com_req [n-l:0], determines whether the access request has a higher priority than other requests that it might have received in previous cycles, and generates a signal pid_next for the multi -threaded micro-sequencer 710. The signal pid_next indicates the thread number (or process identification number) to be processed by the micro-sequencer 710 in the next cycle. The micro-sequencer 710, upon receiving the pid_next signal, looks up the program counter and status flags of the thread, and generates an address (e.g., the value of the program counter read from PC-RF) and a pid_current signal. The address is provided to the 02/054601
micro-program memory 730. The micro-control words (μW) corresponding to the address are provided to the register 740 to be outputted. Once the pid_next signal is generated by the arbiter, an acknowledge signal ack[n-l:0] is generated by the arbiter and provided to the device that initiated the corresponding highest-priority access request.
Advantageously, by providing an array of program counters and status registers, context information does not need to be saved explicitly by software. Instead, this can be done implicitly and automatically by hardware. Thus the data stream processor core is able to execute a task-switch in a single clock cycle. This enables very efficient mapping of the functionality of a given communications block diagram to available multiple processes, since process switches can occur without any time penalty for saving the context (e.g., as in prior art processors used for implementing channel CODECs, for writing the context to a stack, etc.).
The data stream processor core is specialized for handling data streams.
Specifically, the data stream processor core includes internal accelerated data paths that support data stream handling. In one embodiment, the multiple data paths of the processor core operate concurrently with each other. This approach allows processing of multiple operations to be completed in one clock cycle, thereby promoting overall efficiency of the CODEC processor. Fig. 5 illustrates several data paths of the processor core. Specifically, an ALU data path (ALU DP) 750, an address generator DP 760, and a counter DP 770 are shown. The data paths 750, 760, 770 are controlled by micro-control words received from the control section. Note that many variations of the data path structures are possible.
As illustrated in Fig. 5, ALU DP 750 includes a multi-ported register file 752, a multiplexor for receiving an external data input, and an ALU 754. Address generator DP 760 includes register file 762 and address generator 764. Address generator 764 generates addresses for handling data streams, thus alleviating ALU 754 of the burden of address generation and increasing the performance of the processor. The counter DP 770 includes register file 772, and counter update unit 774. The counter DP 770 is used for counting a number of data to be processed. Note that the address generator DP 760 and counter DP 770 receive external data via the ALU DP 750. While similar datapaths are used in prior-art devices, (e.g., microprocessors and DSPs,), a novel aspect of the present invention is that it advantageously combines a parallel datapath with the multi-threaded control section for CODEC applications. Operations of the data paths 750, 760, and 770 are controlled by the micro-control words. The micro-control words are typical but not necessarily very long instmction words (VLIWs), and may be broken down to multiple sub-words. A number of these sub-words, e.g., uw_ALU_func, uw_RF_c, uw_AG_mux_sel, etc. are illustrated in Fig. 5.
It should be understood that the control paths and data paths of Figs. 4 and 5 are for illustrating features of the data stream processor core that are relevant to the present invention. Other implementations of data stream processors with or without these features can be used. A detailed description of multithreading processors can be found, for example, in:
• Kai Hwang, "Advanced computer architecture", McGRAW-Hill International, 1993, ISBN 0-07-113342-9;
• H. Hirata et. al., "An elementary processor architecture with simultaneous instruction issuing from multiple threads", Proc. 19th annu. Int. Symp. Computer Arch., 1992.
ALGORITHM-SPECIFIC KERNEL BLOCKS AND KERNELS
In accordance with the present invention, the algorithm-specific kemel blocks are highly user-customizable. In one embodiment, the configurations of the algorithm-specific kernel blocks are user-customizable by user-programs. The interaction between the algorithm-specific kernel blocks and other logic of the channel CODEC processor is also user-customizable by user-programs. This aspect of the invention allows the users to introduce their own custom designs in the channel CODEC processor, allowing the users to differentiate their products from others and allowing the CODEC processor to adapt easily to future wireless communication protocols.
Fig. 6 illustrates a kernel block 301 coupled to a data stream processor core (e.g., core 605b) in accordance with one embodiment of the present invention. Kernel block 301 includes algorithm-specific kernels that are reconfigurable for a range of protocols and/or signal processing algorithms within an application, or within a range of applications, with maximal efficiency. Additionally, kernel block 301 is modular, and thus can be configured to operate in groups. Furthermore, the functionality of kernel block 301 is scalable. That is, depending on the throughput requirements of the CODEC processor, multiple kernel blocks 301 can be instantiated to meet the throughput requirements. 02/054601
As illustrated in Fig. 6, kernel block 301 includes algorithm-specific kernels Kl through K3 that are coupled to a reconfigurable interconnect 304 in one embodiment, or to a bus in another embodiment. Reconfigurable interconnect 304 includes buses and/or multiplexor-based reconfigurable interconnections and/or mesh-network type interconnects commonly found in Field Programmable Gate Arrays. Data passes among the kernels K1-K3, the host communication device, and/or the data stream processor core via an input/output line (not shown) coupled to reconfigurable interconnect 304. Data also passes among the data stream processor core, the kernels K1-K3 and the reconfigurable interconnect 304 via data / control / reconfiguration bus 306. Configuration data passes from the data stream processor core to the reconfigurable interconnect 304 and kernels Kl through K3 via the data/control/reconfiguration bus 306. In the present embodiment, the configuration data is generated by the data stream processor core according to the microcodes that it executes.
In one embodiment, algorithm-specific kernels Kl through K3 are logic circuits tailored to perform particular data processing functions found in wireless communication standards and protocols, such as 3GPP. For instance, algorithm-specific kernel Kl includes specialized logic circuits for calculating interleaving addresses; algorithm-specific kemel K2 includes specialized logic circuits for performing convolutional coding; and, algorithm- specific kernel K3 includes specialized logic circuit for performing CRC calculation and/or verification. Kernels Kl through K3 can be heterogeneous with respect to one or more of each other, in terms of programmability, algorithmic-capability, performance-level, and/or math-logic. Two or more kernels, however, can also be homogeneous. The specific composition and relationship among the kernels depend upon the specific application of the channel CODEC processor in which the kemel block is used. One or more of kernels Kl through K3 may also be autonomous, thus allowing parallel processing of data, on a kernel-by-kernel basis, or on a kernel-group by kernel-group basis. Because of this autonomy, the individual algorithm-specific kernels K1-K3 are data-rate scalable to a range of system clock rates.
Although the algorithm-specific kernels K1-K3 include circuitry tailored for performing specific types of data processing operations, the kernels K1-K3 are user- reconfigurable within a class of functions. For example, the application specific kernel Kl may contain logic circuits tailored for carrying out convolutional coding. Logic for performing convolutional coding is well known. A description of exemplary convolutional 02/054601
coders may be found in "Error-Correction Coding for Digital Communications," by George C. Clark, 1981. A reconfigurable convolutional coder may incorporate externally controllable logic (e.g., multiplexors, etc.) into the convolutional coder logic. Various techniques of implementing reconfigurability are described in detail in the United States patent application bearing serial number 09/772,584.
An algorithm-specific kernel 900 utilized as a reconfigurable convolution encoder is illustrated in Fig. 7. Preferably, the reconfigurable kernel convolution encoder 900 can be configured for encoding data with a number of different code polynomials. By providing proper control signals S0-S5 to the multiplexors, the registers and modulo-2 adders of convolution circuit 900 can be selectively by-passed, thus varying the code polynomial of the encoder 900. The control signals S0-S5, in the present embodiment, are determined by the data stream processors (in response to user-defined instructions) when the algorithm- specific kernel 900 is initialized. In some embodiments, the code rate and the constraint length are reconfigurable also.
Attention now turns to Fig. 8, which is a block diagram of an algorithm-specific kernel block 940 utilized as a reconfigurable Viterbi decoder. The kernel block 940 includes a reconfigurable transition metrics unit (TMU) 944, a reconfigurable Add-Compare-Select Unit (ACSU) 948 and an optional trace back unit (TBU) 952. In some embodiments, the trace back (TB) algorithm can be implemented in software.
The reconfigurable TMU 944 in accordance with the present invention includes user-programmable code polynomials of the underlying convolutional code. Thirty-two transition metric values are generated per clock cycle to "feed" the sixteen ACS processing elements used in the reconfigurable ACSU 948 in one embodiment.
The reconfigurable ACSU 948 of the present embodiment includes eight butterfly processing elements (BPE). By using these BPEs, the path metric and branch metric data can be shared, reducing the memory bandwidth for the path metric storage by a factor of two.
The reconfigurable ACSU 948 of the present embodiment may be augmented by a min/max path metric search unit 954 for blind transport format detection. This min/max unit 954 is able to find the maximum and minimum of the sixteen path metric values the 02/054601
ASCU 948 produces in one clock cycle. In one embodiment, the min/max unit 954 includes sixteen maximum selectors and sixteen minimum selectors, which are arranged in two binary trees (one tree for maximum selection and one tree for minimum selection). In one embodiment where pipeline registers are added, for example, after every second min/max stages of the tree to reduce the critical path, the latency is two clock cycles.
In another embodiment, some operations of the Viterbi decoding process can be carried out by the data stream processor core. This embodiment is illustrated in Fig. 9. As shown, the kernel block includes a reconfigurable transition metrics unit (TMU) 944, a reconfigurable Add-Compare-Select Unit (ACSU) 948, and control logic for controlling and configuring the TMU 844 and ACSU 948. The kernel block of Fig. 9, however, does not have specialized circuits for performing Traceback operation. In this embodiment, the Traceback operation, the CRC check operation, and the Blind-rate Detection operation of the Viterbi decoder are performed as tasks on a data stream processor core 605. In another embodiment, a special shift register with reconfigurable capabilities for bit-insertion can be used to accelerate the traceback functionality. In yet another embodiment, the Traceback function can be implemented fully in hardware. Implementing the entire Traceback function in hardware would lead to fewer interrupts or task switches for the data stream processor core. More die area would be required, however.
An algorithm-specific kernel-block can be used as a Turbo decoder, an example of which is illustrated in Fig. 10. In this embodiment, the sliding window algorithm is adopted in order to avoid use of large amount of memory to store the state metrics α and β and the branch metrics γ of an entire block. The architecture as shown in Fig. 10 is known as the serial decoding architecture, which is well known. Other Turbo Decoder architectures can be used as well. A description of some Turbo encoding and decoding algorithms including MAP-algorithms and log-MAX algorithms is found in "Turbo Codes: Principles and Applications," by Vucetic and Yuan, Kluwer Academic Publishers, 2000.
Attention now turns to Fig. 11, which is block diagram of a single chip mobile electronic communication device 1100 in which a channel CODEC processor 104 according to the present invention can be integrated. The single chip mobile electronic communication device 1100, like any typical digital receiver and transmitter, conceptually includes a modem section and a CODEC section. The modem section of the device 1100 contains all the circuits and algorithms to construct and receive the baseband waveforms for a wide range of spread Spectrum Communication Standards such as 3GPP/FDD and cdma2000. The CODEC functions of the device 1100 are performed by the channel CODEC processor 104.
Preferred embodiments of the present invention and the best modes of carrying out the invention have thus been disclosed. The foregoing description, for purposes of explanation, used specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the specific details are not required in order to practice the invention. In other instances, well known devices are shown in block diagram form in order to avoid unnecessary distraction from the underlying invention. The foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, obviously many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated.

Claims

WHAT IS CLAIMED IS:
1. A channel CODEC processor, comprising: an algorithm-specific kernel block operable to receive a data stream, the kernel block comprising logic tailored to perform at least one step of a channel CODEC algorithm on the data stream; and a processor core coupled to provide configuration data to the algorithm-specific kernel block, the configuration data causing the kernel block to perform the at least one step of the channel CODEC algorithm according to one of a plurality of wireless communication standards as specified by the configuration data.
2. The channel CODEC processor of claim 1 , further comprising an interconnect through which data flows between the processor core and the algorithm-specific kernel block, wherein the processor core is operable to provide configuration data to the interconnect to control data-flow between the processor core and the algorithm-specific kernel block.
3. The channel CODEC processor of claim 1, wherein the processor core is operable to perform time-multiplexed operations for a plurality of concurrent channel CODEC tasks.
4. The channel CODEC processor of claim 1, wherein the processor core is operable to perform another step of the channel CODEC algorithm.
5. The channel CODEC processor of claim 1 , wherein the processor core is operable to perform steps of another channel CODEC algorithm.
6. The channel CODEC processor of claim 1, further comprising a local memory coupled to the processor core.
7. The channel CODEC processor of claim 1, further comprising a local memory coupled to the algorithm-specific kernel block.
8. The channel CODEC processor of claim 1 , wherein the logic of the algorithm-specific kernel block is tailored to encode data in the data stream according to a Viterbi coding algorithm.
9. The channel CODEC processor of claim 1 , wherein the logic of the algorithm-specific kernel block is tailored to decode data in the data stream according to a Viterbi decoding algorithm.
10. The channel CODEC processor of claim 1 , wherein the logic of the algorithm-specific kernel block is tailored to encode data in the data stream according to a convolutional encoding algorithm.
11. The channel CODEC processor of claim 1 , wherein the logic of the algorithm-specific kernel block is tailored to decode data in the data stream according to a convolutional decoding algorithm.
12. The channel CODEC processor of claim 1 , wherein the logic of the algorithm-specific kernel block is tailored to encode data in the data stream according to a Turbo encoding algorithm.
13. The channel CODEC processor of claim 1, wherein the logic of the algorithm-specific kernel block is tailored to decode data in the data stream according to a Turbo decoding algorithm.
14. A channel CODEC processor, comprising: a first algorithm-specific kernel block operable to receive a data stream, the first algorithm-specific kernel block comprising logic tailored to perform a step of a first channel CODEC algorithm on the data stream to generate a first processed data stream; a second algorithm-specific kernel block coupled to the first algorithm-specific kernel block to receive the first processed data stream, the second algorithm-specific kernel block comprising logic tailored to perform a step of a second channel CODEC algorithm on the first processed data stream to generate a second processed data stream; and a processor core coupled to provide configuration data to the algorithm-specific kernel blocks, the configuration data causing the algorithm-specific kernel blocks to perform the step of the first channel CODEC algorithm and the step of the second channel CODEC algorithm according to one of a plurality of wireless communication standards as specified by the configuration data.
15. The channel CODEC processor of claim 14, further comprising an interconnect through which data flows among the processor core and the algorithm-specific kemel blocks, wherein the processor core is operable to provide configuration data to the interconnect to control data-flow among the processor core and the algorithm-specific kernel blocks.
16. The channel CODEC processor of claim 14, wherein the processor core is operable to perform time-multiplexed operations for a plurality of concurrent channel CODEC tasks.
17. The channel CODEC processor of claim 14, wherein the processor core is operable to perform steps of the first channel CODEC algorithm and the second channel CODEC algorithm.
18. The channel CODEC processor of claim 14, wherein the processor core is operable to perform steps of a third channel CODEC algorithm.
19. A channel CODEC processor, comprising: an input operable to receive a data stream; a plurality of processor cores including a first processor core and a second processor core operable to process data in the data stream; a plurality of algorithm-specific kernel blocks including a first algorithm-specific kemel block and a second algorithm-specific kernel block coupled to the first processor core and the second processor core, respectively, wherein the first algorithm-specific kernel block is operable to receive first data from the first processor core and to perform at least one step of a first channel CODEC algorithm on the first data, wherein the second algorithm-specific kernel block is operable to receive second data from the second processor core and to perform at least one step of a second channel CODEC algorithm on the second data.
20. The channel CODEC processor of claim 19 wherein operation parameters of the first algorithm-specific kernel block and the second algorithm-specific kemel block are user-configurable.
21. The channel CODEC processor of claim 19 wherein at least one of the processor cores is coupled to provide configuration data to the algorithm-specific kernel blocks, the configuration data causing the algorithm-specific kernel blocks to perform the step of the first channel CODEC algorithm and the step of the second channel CODEC algorithm according to one of a plurality of wireless communication standards as specified by the configuration data.
22. The channel CODEC processor of claim 19, further comprising an interconnect through which data flows among the processor cores and the algorithm-specific kemel blocks, wherein at least one of the processor cores is operable to provide configuration data to the interconnect to control data-flow between the processor cores and the algorithm-specific kernel blocks.
23. The channel CODEC processor of claim 19, wherein the processor cores are operable to perform time-multiplexed operations for a plurality of concurrent channel CODEC tasks.
24. The channel CODEC processor of claim 19, further comprising memories coupled to the processor cores.
25. The channel CODEC processor of claim 19, further comprising memories coupled to the algorithm-specific kernel blocks.
26. A communication device, comprising: an I/O interface operable to couple to an antenna; a modem device for modulating and demodulating data coupled to the I/O interface; and a channel CODEC processor coupled to the modem device to receive a demodulated data stream, the channel CODEC processor comprising: a first algorithm-specific kernel block operable to receive the demodulated data stream, the kernel block comprising logic tailored to perform at least one step of a channel decoding algorithm on the demodulated data stream; and a first processor core coupled to provide first configuration data to the algorithm-specific kernel block, the configuration data causing the kernel block to perform the at least one step of the channel decoding algorithm according to one of a plurality of wireless communication standards as specified by the first configuration data.
27. The channel CODEC processor of claim 26, wherein the first processor core is operable to perform steps of the channel decoding algorithm.
28. The communication device of claim 26, further comprising a network interface operable to receive a data stream from a network, and wherein the channel CODEC processor further comprises: a second algorithm-specific kernel block operable to receive the data stream, the kernel block comprising logic tailored to perform at least one step of a channel encoding algorithm on the data stream; a second processor core coupled to provide second configuration data to the algorithm-specific kernel block, the configuration data causing the kernel block to perform the at least one step of the channel encoding algorithm according to one of a plurality of wireless communication standards as specified by the second configuration data.
29. The communication device of claim 28, wherein the second processor core is operable to perform steps of the channel decoding algorithm.
30. A communication device, comprising: an I/O interface operable to couple to an antenna; a modem device for modulating and demodulating data coupled to the I/O interface; and a channel CODEC processor coupled to the modem device to receive a demodulated data stream, the channel CODEC processor comprising: a first algorithm-specific kemel block operable to receive the demodulated data stream, the first algorithm-specific kernel block comprising logic tailored to perform a step of a first channel decoding algorithm on the demodulated data stream to generate a first processed data stream; a second algorithm-specific kernel block coupled to the first algorithm-specific kernel block to receive the first processed data stream, the second algorithm-specific kernel block comprising logic tailored to perform a step of a second channel decoding algorithm on the first processed data stream to generate a second processed data stream; and a first processor core coupled to provide first configuration data to the algorithm-specific kernel blocks, the configuration data causing the algorithm-specific kernel blocks to perform the step of the first channel decoding algorithm and the step of the second channel decoding algorithm according to one of a plurality of wireless communication standards as specified by the first configuration data.
31. The communication device of claim 30, wherein the first processor core is operable to perform steps of the channel decoding algorithms.
32. The communication device of claim 30, further comprising a network interface operable to receive a data stream from a network.
33. The communication device of claim 32, wherein the channel CODEC processor further comprises: a third algorithm-specific kernel block operable to receive the data stream from the network interface, the third algorithm-specific kernel block comprising logic tailored to perform a step of a first channel encoding algorithm on the data stream to generate a third processed data stream; a fourth algorithm-specific kernel block coupled to the third algorithm-specific kemel block to receive the third processed data stream, the fourth algorithm-specific kernel block comprising logic tailored to perform a step of a second channel encoding algorithm on the first processed data stream to generate a fourth processed data stream; and a first processor core coupled to provide second configuration data to the algorithm-specific kernel blocks, the configuration data causing the algorithm-specific kernel blocks to perform the step of the first channel encoding algorithm and the step of the second channel encoding algorithm according to one of a plurality of wireless communication standards as specified by the second configuration data.
34. The communication device of claim 33, wherein the second processor core is operable to perform steps of the channel encoding algorithms.
PCT/US2001/049478 2000-12-29 2001-12-28 Channel codec processor configurable for multiple wireless communications standards WO2002054601A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP01985596A EP1410513A4 (en) 2000-12-29 2001-12-28 Channel codec processor configurable for multiple wireless communications standards

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US25886500P 2000-12-29 2000-12-29
US60/258,865 2000-12-29

Publications (2)

Publication Number Publication Date
WO2002054601A1 true WO2002054601A1 (en) 2002-07-11
WO2002054601A9 WO2002054601A9 (en) 2003-09-18

Family

ID=22982445

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/049478 WO2002054601A1 (en) 2000-12-29 2001-12-28 Channel codec processor configurable for multiple wireless communications standards

Country Status (3)

Country Link
US (1) US7230978B2 (en)
EP (2) EP2627008A3 (en)
WO (1) WO2002054601A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2007002668A1 (en) * 2005-06-24 2007-01-04 Intel Corporation Techniques for reconfigurable decoder for a wireless system

Families Citing this family (90)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7139743B2 (en) 2000-04-07 2006-11-21 Washington University Associative database scanning and information retrieval using FPGA devices
US7188159B2 (en) * 2000-08-09 2007-03-06 Infineon Technologies Ag Efficient software download to configurable communication device
US7752419B1 (en) 2001-03-22 2010-07-06 Qst Holdings, Llc Method and system for managing hardware resources to implement system functions using an adaptive computing architecture
US6836839B2 (en) 2001-03-22 2004-12-28 Quicksilver Technology, Inc. Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements
US7249242B2 (en) 2002-10-28 2007-07-24 Nvidia Corporation Input pipeline registers for a node in an adaptive computing engine
US7653710B2 (en) 2002-06-25 2010-01-26 Qst Holdings, Llc. Hardware task manager
US7962716B2 (en) 2001-03-22 2011-06-14 Qst Holdings, Inc. Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements
FI20010760A0 (en) * 2001-04-11 2001-04-11 Nokia Corp Method for receiving a radio frequency (RF) signal and RF receiver
US6577678B2 (en) 2001-05-08 2003-06-10 Quicksilver Technology Method and system for reconfigurable channel coding
EP1451712A2 (en) * 2001-07-07 2004-09-01 Koninklijke Philips Electronics N.V. Processor cluster
US7046635B2 (en) 2001-11-28 2006-05-16 Quicksilver Technology, Inc. System for authorizing functionality in adaptable hardware devices
US6986021B2 (en) 2001-11-30 2006-01-10 Quick Silver Technology, Inc. Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements
US8412915B2 (en) 2001-11-30 2013-04-02 Altera Corporation Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements
US7215701B2 (en) 2001-12-12 2007-05-08 Sharad Sambhwani Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US7403981B2 (en) 2002-01-04 2008-07-22 Quicksilver Technology, Inc. Apparatus and method for adaptive multimedia reception and transmission in communication environments
US7660984B1 (en) 2003-05-13 2010-02-09 Quicksilver Technology Method and system for achieving individualized protected space in an operating system
US7328414B1 (en) 2003-05-13 2008-02-05 Qst Holdings, Llc Method and system for creating and programming an adaptive computing engine
US8108656B2 (en) 2002-08-29 2012-01-31 Qst Holdings, Llc Task definition for specifying resource requirements
EP1398881A1 (en) * 2002-09-05 2004-03-17 STMicroelectronics N.V. Combined turbo-code/convolutional code decoder, in particular for mobile radio systems
US6851039B2 (en) * 2002-09-30 2005-02-01 Lucent Technologies Inc. Method and apparatus for generating an interleaved address
DE60336570D1 (en) * 2002-10-07 2011-05-12 Panasonic Corp COMMUNICATION DEVICE AND METHOD FOR CONVERTING THE COMMUNICATION DEVICE
WO2004034227A2 (en) * 2002-10-11 2004-04-22 Quicksilver Technology, Inc. Reconfigurable bit-manipulation node
US7937591B1 (en) 2002-10-25 2011-05-03 Qst Holdings, Llc Method and system for providing a device which can be adapted on an ongoing basis
EP1416658A1 (en) * 2002-10-30 2004-05-06 Agilent Technologies Inc. Power efficient symbol processing
US8276135B2 (en) 2002-11-07 2012-09-25 Qst Holdings Llc Profiling of software and circuit designs utilizing data operation analyses
US7225301B2 (en) 2002-11-22 2007-05-29 Quicksilver Technologies External memory controller node
EP1427109A3 (en) * 2002-12-04 2004-07-14 STMicroelectronics Asia Pacific Pte Ltd Apparatus and method of calculating a cyclic redundancy check value for a multi bit input data word
KR101065426B1 (en) * 2003-03-03 2011-09-19 인터디지탈 테크날러지 코포레이션 Reduced complexity sliding window based equalizer
US7042967B2 (en) * 2003-03-03 2006-05-09 Interdigital Technology Corporation Reduced complexity sliding window based equalizer
DE10310812B4 (en) * 2003-03-12 2007-11-22 Infineon Technologies Ag Decoding device, trellis processor and method
US7350060B2 (en) * 2003-04-24 2008-03-25 International Business Machines Corporation Method and apparatus for sending thread-execution-state-sensitive supervisory commands to a simultaneous multi-threaded (SMT) processor
GB2401759A (en) * 2003-05-13 2004-11-17 Nokia Corp Method of signalling in a mobile communications network
EP2511787B1 (en) 2003-05-23 2017-09-20 IP Reservoir, LLC Data decompression and search using FPGA devices
US10572824B2 (en) 2003-05-23 2020-02-25 Ip Reservoir, Llc System and method for low latency multi-functional pipeline with correlation logic and selectively activated/deactivated pipelined data processing engines
US20040255230A1 (en) * 2003-06-10 2004-12-16 Inching Chen Configurable decoder
US7085552B2 (en) * 2003-08-18 2006-08-01 Motricity, Inc. Dispatcher for wireless device applications
US7159169B2 (en) * 2003-09-11 2007-01-02 Intel Corporation Apparatus and methods for forward error correction decoding
KR100712323B1 (en) * 2003-10-02 2007-05-02 삼성전자주식회사 Method and appatus for uplink rate transmission scheduling adapted to fast rate ramping in packet communication system
FR2867649A1 (en) * 2003-12-10 2005-09-16 France Telecom OPTIMIZED MULTIPLE CODING METHOD
GB2409133A (en) 2003-12-11 2005-06-15 Motorola Inc Interleaver for a turbo encoder and decoder
US20050204258A1 (en) * 2004-02-13 2005-09-15 Broadcom Corporation Encoding system and method for a transmitter in wireless communications
US7725798B2 (en) * 2004-02-27 2010-05-25 Joanneum Research Forschungsgesellschaft Mbh Method for recovering information from channel-coded data streams
US7505588B2 (en) * 2004-03-31 2009-03-17 Microsoft Corporation Stream cipher design with revolving buffers
JP4765260B2 (en) * 2004-03-31 2011-09-07 日本電気株式会社 Data processing device, processing method thereof, program, and mobile phone device
US7908542B2 (en) * 2004-08-25 2011-03-15 Asocs Ltd Method of and apparatus for implementing a reconfigurable trellis-type decoding
GB0420540D0 (en) * 2004-09-15 2004-10-20 Nokia Corp Burst transmission in a digital broadcasting network
US20060168637A1 (en) * 2005-01-25 2006-07-27 Collaboration Properties, Inc. Multiple-channel codec and transcoder environment for gateway, MCU, broadcast and video storage applications
US7577759B2 (en) * 2005-03-01 2009-08-18 International Business Machines Corporation Method and apparatus for in-kernel application-specific processing of content streams
US7539463B2 (en) * 2005-03-30 2009-05-26 Intel Corporation Techniques to enhance diversity for a wireless system
US8009605B1 (en) * 2005-08-08 2011-08-30 Rockwell Collins, Inc. Low power, programmable modem for software defined radio applications
JP4712090B2 (en) * 2005-08-22 2011-06-29 インテル・コーポレーション Wireless communication device with reconfigurable processing engine in physical layer
US20070127458A1 (en) * 2005-12-06 2007-06-07 Micrel, Inc. Data communication method for detecting slipped bit errors in received data packets
US7660793B2 (en) 2006-11-13 2010-02-09 Exegy Incorporated Method and system for high performance integration, processing and searching of structured and unstructured data using coprocessors
US7903724B2 (en) * 2007-01-31 2011-03-08 Broadcom Corporation RF transceiver device with RF bus
US20080256424A1 (en) * 2007-04-13 2008-10-16 Broadcom Corporation Information bit puncturing for turbo coding with parameter selectable rate matching tailored to lower eb/no without degrading bler (block error rate) performance
CN101790716B (en) 2007-09-01 2012-05-30 D2影音公司 Systems and methods for controlling hda system capabilities
WO2009029916A1 (en) 2007-09-01 2009-03-05 D2Audio Corporation Systems and methods for controlling audio volume in the processor of a high definition audio codec
WO2009029917A1 (en) * 2007-09-01 2009-03-05 D2Audio Corporation Systems and methods for communication between a pc application and the dsp in an hda audio codec
US8219226B2 (en) 2007-09-01 2012-07-10 D2Audio Corporation Systems and methods for overriding hardwired responses in an HDA codec
EP2188716A1 (en) 2007-09-01 2010-05-26 D2Audio Corporation Systems and methods for booting a codec processor over a high definition audio bus
TW200915078A (en) * 2007-09-01 2009-04-01 D2 Audio Corp Systems and methods for shadowing an HDA codec
US7852820B2 (en) * 2007-09-24 2010-12-14 Synapse Wireless, Inc. Systems and methods for reducing data collisions in wireless network communications
US7907660B2 (en) * 2008-02-26 2011-03-15 Conexant Systems, Inc. System and method for television signal demodulation and decoding
US8035537B2 (en) * 2008-06-13 2011-10-11 Lsi Corporation Methods and apparatus for programmable decoding of a plurality of code types
US20100019409A1 (en) * 2008-07-24 2010-01-28 Cathy Dawn Santa Cruz Method for fabricating a hollow replica of a pre-existing object and converting the replica into a lighted interchanging aesthetic display device
US20100058288A1 (en) * 2008-09-03 2010-03-04 Alexander Von Zitzewitz Method And System for Structuring a Software Implementation
US8392606B2 (en) 2008-09-23 2013-03-05 Synapse Wireless, Inc. Wireless networks and methods using multiple valid network identifiers
US8413033B2 (en) 2009-07-24 2013-04-02 Freescale Semiconductor, Inc. Device and method for calculating backward state metrics of a trellis
US8565811B2 (en) * 2009-08-04 2013-10-22 Microsoft Corporation Software-defined radio using multi-core processor
US9753884B2 (en) * 2009-09-30 2017-09-05 Microsoft Technology Licensing, Llc Radio-control board for software-defined radio platform
US20110090773A1 (en) * 2009-10-16 2011-04-21 Chih-Ching Yu Apparatus for generating viterbi-processed data using an input signal obtained from reading an optical disc
US8627189B2 (en) 2009-12-03 2014-01-07 Microsoft Corporation High performance digital signal processing in software radios
US20110136439A1 (en) * 2009-12-04 2011-06-09 Microsoft Corporation Analyzing Wireless Technologies Based On Software-Defined Radio
JP5990466B2 (en) 2010-01-21 2016-09-14 スビラル・インコーポレーテッド Method and apparatus for a general purpose multi-core system for implementing stream-based operations
US8451964B2 (en) * 2010-02-23 2013-05-28 Qualcomm Incorporated Code block interference cancellation
RU2010111027A (en) * 2010-03-24 2011-09-27 ЭлЭсАй Корпорейшн (US) DEVICE AND METHOD FOR HIGH-SPEED CALCULATION OF MOVEMENT TABLES FOR MULTIPLE WIRELESS COMMUNICATION STANDARDS
US8504893B1 (en) * 2010-09-30 2013-08-06 Micron Technology, Inc. Error detection or correction of a portion of a codeword in a memory device
EP2649580A4 (en) 2010-12-09 2014-05-07 Ip Reservoir Llc Method and apparatus for managing orders in financial markets
CN102624404B (en) * 2011-01-31 2014-04-30 中兴通讯股份有限公司 Tail-biting convolutional code decoding checking method and apparatus thereof
US8972923B2 (en) * 2011-02-08 2015-03-03 Maxeler Technologies Ltd. Method and apparatus and software code for generating a hardware stream processor design
US8929933B2 (en) 2011-05-04 2015-01-06 Microsoft Corporation Spectrum allocation for base station
US8989286B2 (en) 2011-11-10 2015-03-24 Microsoft Corporation Mapping a transmission stream in a virtual baseband to a physical baseband with equalization
US9130711B2 (en) 2011-11-10 2015-09-08 Microsoft Technology Licensing, Llc Mapping signals from a virtual frequency band to physical frequency bands
US9990393B2 (en) 2012-03-27 2018-06-05 Ip Reservoir, Llc Intelligent feed switch
US8432780B1 (en) * 2012-05-10 2013-04-30 Mediatek Inc. Viterbi decoding apparatus using level information generator supporting different hardware configurations to generate level information to Viterbi decoder and related method thereof
TWI565246B (en) * 2015-01-12 2017-01-01 晨星半導體股份有限公司 Decoding method for a convolutional code
EP3560135A4 (en) 2016-12-22 2020-08-05 IP Reservoir, LLC Pipelines for hardware-accelerated machine learning
WO2018182371A1 (en) 2017-03-30 2018-10-04 Samsung Electronics Co., Ltd. Apparatus and method for channel encoding/decoding in communication or broadcasting system
US11385897B2 (en) * 2019-10-01 2022-07-12 Marvell Asia Pte, Ltd. Merge execution unit for microinstructions
CN113791264B (en) * 2021-09-08 2022-08-16 宁波迦南智能电气股份有限公司 Encoding and decoding method based on external switch current of electric energy meter

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6381457B1 (en) * 1998-04-09 2002-04-30 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for determining if a mobile station is present in an area

Family Cites Families (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3910739C3 (en) 1989-04-03 1996-11-21 Deutsche Forsch Luft Raumfahrt Method for generalizing the Viterbi algorithm and means for performing the method
US5485486A (en) 1989-11-07 1996-01-16 Qualcomm Incorporated Method and apparatus for controlling transmission power in a CDMA cellular mobile telephone system
US5103459B1 (en) 1990-06-25 1999-07-06 Qualcomm Inc System and method for generating signal waveforms in a cdma cellular telephone system
US5513176A (en) 1990-12-07 1996-04-30 Qualcomm Incorporated Dual distributed antenna system
FR2675968B1 (en) 1991-04-23 1994-02-04 France Telecom METHOD FOR DECODING A CONVOLUTIVE CODE WITH MAXIMUM LIKELIHOOD AND WEIGHTING OF DECISIONS, AND CORRESPONDING DECODER.
FR2675971B1 (en) 1991-04-23 1993-08-06 France Telecom CORRECTIVE ERROR CODING METHOD WITH AT LEAST TWO SYSTEMIC CONVOLUTIVE CODES IN PARALLEL, ITERATIVE DECODING METHOD, CORRESPONDING DECODING MODULE AND DECODER.
ES2166355T3 (en) 1991-06-11 2002-04-16 Qualcomm Inc VARIABLE SPEED VOCODIFIER.
US5537444A (en) 1993-01-14 1996-07-16 At&T Corp. Extended list output and soft symbol output viterbi algorithms
MY112371A (en) 1993-07-20 2001-05-31 Qualcomm Inc System and method for orthogonal spread spectrum sequence generation in variable data rate systems
US6157668A (en) 1993-10-28 2000-12-05 Qualcomm Inc. Method and apparatus for reducing the average transmit power of a base station
ZA948134B (en) 1993-10-28 1995-06-13 Quaqlcomm Inc Method and apparatus for performing handoff between sectors of a common base station
ZA948133B (en) 1993-10-28 1996-05-17 Qualcomm Inc Method and apparatus for reducing the average transmit power from a sectorized base station
TW243568B (en) * 1993-11-16 1995-03-21 At & T Corp Digital signal processor with an embedded viterbi co-processor
FR2712760B1 (en) 1993-11-19 1996-01-26 France Telecom Method for transmitting bits of information by applying concatenated block codes.
DE69523746T2 (en) 1994-03-25 2002-08-01 Qualcomm Inc LOCATION DETERMINATION METHOD FOR USE WITH AN ANALOGUE CELLULAR SYSTEM
US5621752A (en) 1994-06-23 1997-04-15 Qualcomm Incorporated Adaptive sectorization in a spread spectrum communication system
US5519761A (en) 1994-07-08 1996-05-21 Qualcomm Incorporated Airborne radiotelephone communications system
US5559865A (en) 1994-07-08 1996-09-24 Qualcomm Incorporated Airborne radiotelephone communications system
US5603096A (en) 1994-07-11 1997-02-11 Qualcomm Incorporated Reverse link, closed loop power control in a code division multiple access system
US5822318A (en) 1994-07-29 1998-10-13 Qualcomm Incorporated Method and apparatus for controlling power in a variable rate communication system
US6185246B1 (en) 1994-09-21 2001-02-06 Qualcomm Incorporated System and method for orthogonal spread spectrum sequence generation in variable data rate systems
US5697055A (en) 1994-10-16 1997-12-09 Qualcomm Incorporated Method and apparatus for handoff between different cellular communications systems
US5691974A (en) 1995-01-04 1997-11-25 Qualcomm Incorporated Method and apparatus for using full spectrum transmitted power in a spread spectrum communication system for tracking individual recipient phase, time and energy
US5933787A (en) 1995-03-13 1999-08-03 Qualcomm Incorporated Method and apparatus for performing handoff between sectors of a common base station
US5594718A (en) 1995-03-30 1997-01-14 Qualcomm Incorporated Method and apparatus for providing mobile unit assisted hard handoff from a CDMA communication system to an alternative access communication system
JP3581430B2 (en) 1995-05-18 2004-10-27 キヤノン株式会社 Wireless switching system, communication device, and communication method
DE59610391D1 (en) 1995-06-12 2003-06-05 Siemens Ag Method and coding device for the secure transmission of data by means of multi-component coding
DE19526416A1 (en) 1995-07-19 1997-01-23 Siemens Ag Method and arrangement for determining an adaptive termination criterion in the iterative decoding of multidimensionally coded information
US5680395A (en) 1995-08-15 1997-10-21 Qualcomm Incorporated Method and apparatus for time division duplex pilot signal generation
DE19605418B4 (en) 1996-02-14 2014-11-20 Ipcom Gmbh & Co. Kg Method for processing data, in particular for transmission with a variable channel bit rate
US5917812A (en) 1996-04-16 1999-06-29 Qualcomm Incorporated System and method for reducing interference generated by a digital communication device
US5721746A (en) 1996-04-19 1998-02-24 General Electric Company Optimal soft-output decoder for tail-biting trellis codes
US5721745A (en) 1996-04-19 1998-02-24 General Electric Company Parallel concatenated tail-biting convolutional code and decoder therefor
US6205190B1 (en) 1996-04-29 2001-03-20 Qualcomm Inc. System and method for reducing interference generated by a CDMA communications device
US5848063A (en) 1996-05-23 1998-12-08 Qualcomm Incorporated Method and apparatus for hard handoff in a CDMA system
US5970413A (en) 1996-06-06 1999-10-19 Qualcomm Incorporated Using a frequency that is unavailable for carrying telephone voice information traffic for determining the position of a mobile subscriber in a CDMA cellular telephone system
US5859612A (en) 1996-06-06 1999-01-12 Qualcomm Incorporated Method for using an antenna with a rotating beam for determining the position of a mobile subscriber in a CDMA cellular telephone system
US5734962A (en) 1996-07-17 1998-03-31 General Electric Company Satellite communications system utilizing parallel concatenated coding
JP3195264B2 (en) 1997-01-21 2001-08-06 株式会社東芝 Digital radio communication equipment
US5905900A (en) * 1997-04-30 1999-05-18 International Business Machines Corporation Mobile client computer and power management architecture
US6111865A (en) 1997-05-30 2000-08-29 Qualcomm Incorporated Dual channel slotted paging
US6085349A (en) 1997-08-27 2000-07-04 Qualcomm Incorporated Method for selecting cyclic redundancy check polynomials for linear coded systems
WO1999023762A1 (en) * 1997-11-03 1999-05-14 Harris Corporation Reconfigurable radio system architecture
FI980616A (en) 1997-11-05 1999-05-06 Nokia Telecommunications Oy The method improves the quality of the radio connection in the cellular radio network
US6081229A (en) 1998-03-17 2000-06-27 Qualcomm Incorporated System and method for determining the position of a wireless CDMA transceiver
TW377427B (en) 1998-05-26 1999-12-21 Koninklijke Philips Electronics Nv Transmission system having a simplified channel decoder applicable to mobile phone systems for better reliability in serial transmission
US6434203B1 (en) * 1999-02-26 2002-08-13 Qualcomm, Incorporated Memory architecture for map decoder
US6330533B2 (en) 1998-08-24 2001-12-11 Conexant Systems, Inc. Speech encoder adaptively applying pitch preprocessing with warping of target signal
US6014411A (en) 1998-10-29 2000-01-11 The Aerospace Corporation Repetitive turbo coding communication method
JP3407706B2 (en) 1999-11-30 2003-05-19 日本電気株式会社 CDMA portable telephone apparatus and drive mode setting / cancelling method used therefor
FI19992612A (en) 1999-12-03 2001-06-04 Nokia Mobile Phones Ltd A method for transmitting communication link coverage
AU2915201A (en) 1999-12-30 2001-07-16 Morphics Technology, Inc. A fast initial acquisition and search device for a spread spectrum communicationsystem
AU2001231244A1 (en) * 2000-01-28 2001-08-07 Morphics Technology, Inc. A method of generating a configuration for a configurable spread spectrum communication device
WO2001056240A1 (en) 2000-01-28 2001-08-02 Morphics Technology Inc. Apparatus and method for sub-chip offset correlation in spread-spectrum communication systems
JP3438693B2 (en) 2000-02-03 2003-08-18 日本電気株式会社 Electronic device with display
KR20010113780A (en) 2000-02-10 2001-12-28 요트.게.아. 롤페즈 Error correction method with pitch change detection
US6542982B2 (en) 2000-02-24 2003-04-01 Hitachi, Ltd. Data processer and data processing system
GB2359703B (en) 2000-02-24 2004-04-07 Advanced Risc Mach Ltd A controller and method for controlling interfacing to a data link
JP2003526261A (en) 2000-02-29 2003-09-02 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Error concealment method for detecting wrong signal parameters
FI109957B (en) 2000-03-06 2002-10-31 Nokia Corp A method for transmitting service information and a radio system
US6907009B2 (en) 2000-03-31 2005-06-14 Matsushita Electric Industrial Co., Ltd. Rate matching calculation method and rate matching apparatus
FI112757B (en) 2000-05-19 2003-12-31 Nokia Corp Method and apparatus for data communication
DE60137657D1 (en) * 2000-08-03 2009-03-26 Infineon Technologies Ag Flexible tdma systemarchitektur

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6381457B1 (en) * 1998-04-09 2002-04-30 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for determining if a mobile station is present in an area

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ARRIGO J.F. ET AL.: "Adaptive FEC on a reconfigurable processor for wireless multimedia communications", PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS'98, vol. 4, 1998, pages 417 - 420, XP000873527 *
HALTER S. ET AL.: "Reconfigurable signal processor for channel coding and decoding in low SNR wireless communications", IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 8 October 1998 (1998-10-08) - 10 October 1998 (1998-10-10), pages 260 - 274, XP010303741 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2007002668A1 (en) * 2005-06-24 2007-01-04 Intel Corporation Techniques for reconfigurable decoder for a wireless system
GB2441475A (en) * 2005-06-24 2008-03-05 Intel Corp Techniques for reconfigurable decoder for a wireless system
GB2441475B (en) * 2005-06-24 2010-06-30 Intel Corp Techniques for reconfigurable decoder for a wireless system
US7761768B2 (en) 2005-06-24 2010-07-20 Intel Corporation Techniques for reconfigurable decoder for a wireless system

Also Published As

Publication number Publication date
WO2002054601A9 (en) 2003-09-18
EP1410513A1 (en) 2004-04-21
US20020119803A1 (en) 2002-08-29
EP2627008A3 (en) 2013-09-11
EP2627008A2 (en) 2013-08-14
US7230978B2 (en) 2007-06-12
EP1410513A4 (en) 2005-06-29

Similar Documents

Publication Publication Date Title
US7230978B2 (en) Channel CODEC processor configurable for multiple wireless communications standards
US7908542B2 (en) Method of and apparatus for implementing a reconfigurable trellis-type decoding
EP1204210A1 (en) Architecture for a communications device
JP2003528477A (en) Partitioned deinterleaver memory for map decoder
KR20070058501A (en) A method of and apparatus for implementing a reconfigurable trellis-type decoding
US6883021B2 (en) Programmable and multiplierless Viterbi accelerator
JP5840741B2 (en) Method and apparatus for programmable decoding of multiple code types
EP1204211B1 (en) Butterfly processor for telecommunications
Vogt et al. A reconfigurable ASIP for convolutional and turbo decoding in an SDR environment
Muller et al. ASIP-based multiprocessor SoC design for simple and double binary turbo decoding
JP2010016861A (en) Memory architecture for map decoder
US6697994B2 (en) Operation processing apparatus and operation processing method
US8250448B1 (en) Method of and apparatus for implementing a decoder
EP1204212B1 (en) Method and apparatus for path metric processing in telecommunications systems
Chadha et al. A reconfigurable Viterbi decoder architecture
JP2007532076A (en) Viterbi decoder
KR20030036845A (en) A Decoder For Trellis-Based Channel Encoding
Vogt et al. A reconfigurable applcation specific instruction set processor for viterbi and log-map decoding
Dielissen et al. Multistandard FEC decoders for wireless devices
Vogt et al. A reconfigurable application specific instruction set processor for convolutional and turbo decoding in a sdr environment
JP2006285386A (en) Integrated circuit device and signal processor
Li et al. Unified convolutional/turbo decoder design using tile-based timing analysis of VA/MAP kernel
Vogt et al. A Reconfigurable Multi-Processor Platform for Convolutional and Turbo Decoding.
Shin et al. A programmable turbo decoder for multiple 3G wireless standards
Asghar Flexible Interleaving Sub–systems for FEC in Baseband Processors

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
COP Corrected version of pamphlet

Free format text: PAGES 1/11-11/11, DRAWINGS, REPLACED BY NEW PAGES 1/11-11/11; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE

WWE Wipo information: entry into national phase

Ref document number: 2001985596

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 2001985596

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP