WO2002056376A2 - Method of integrating a heat spreader and a semiconductor, and package formed thereby - Google Patents

Method of integrating a heat spreader and a semiconductor, and package formed thereby Download PDF

Info

Publication number
WO2002056376A2
WO2002056376A2 PCT/US2001/051198 US0151198W WO02056376A2 WO 2002056376 A2 WO2002056376 A2 WO 2002056376A2 US 0151198 W US0151198 W US 0151198W WO 02056376 A2 WO02056376 A2 WO 02056376A2
Authority
WO
WIPO (PCT)
Prior art keywords
metal layer
heat transfer
semiconductor
depositing
adhesion
Prior art date
Application number
PCT/US2001/051198
Other languages
French (fr)
Other versions
WO2002056376A3 (en
Inventor
Howard L. Davidson
Richard Lytel
Original Assignee
Sun Microsystems, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sun Microsystems, Inc. filed Critical Sun Microsystems, Inc.
Publication of WO2002056376A2 publication Critical patent/WO2002056376A2/en
Publication of WO2002056376A3 publication Critical patent/WO2002056376A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3736Metallic materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4871Bases, plates or heatsinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3735Laminates or multilayers, e.g. direct bond copper ceramic substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01057Lanthanum [La]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA

Definitions

  • This invention relates generally to the packaging of semiconductors. More particularly, this invention relates to a technique for integrating a semiconductor and a heat spreader for low thermal resistance and improved lateral heat transfer.
  • heat spreader refers to a metallic element, such as a metallic slab, a contoured heat sink, and the like, used for heat transfer. The effectiveness of a heat spreader is contingent upon forming an efficient thermal joint with its associated semiconductor.
  • Epoxy is sometimes used between a semiconductor and a heat spreader. Unfortunately, epoxy results in relatively high thermal resistance. In addition, the epoxy provides practically no lateral heat dissipation. Lateral heat dissipation is becoming increasingly important as modern semiconductors experience large variances in heat flux across a semiconductor die. Lateral heat dissipation is required to transport heat from high heat flux density locations to low heat flux density locations.
  • solder has been used to attach a heat spreader to a semiconductor. While solder provides relatively low thermal resistance compared to epoxy, there are a number of difficulties associated with its use. First, solder attachment requires high processing temperatures in the range of 150°C to 350°C, depending upon the alloy. These relatively high temperatures can result in differential expansion between the heat spreader and the semiconductor.
  • the mismatch in coefficients of thermal expansion can produce a void between the heat spreader and the semiconductor.
  • the high temperature attachment process associated with solder also requires special equipment to contain the molten solder. In addition, special equipment must be used to prevent the formation of native oxides at the inter-metallic joint. Attempts have been made to form a heat spreader directly on a semiconductor.
  • the invention includes a method of integrating a heat spreader into a semiconductor.
  • the method includes depositing an adhesion metal layer on the back of a semiconductor at low temperature.
  • a heat transfer metal layer is subsequently deposited on the adhesion metal layer at low temperature to form a heat spreader.
  • the invention also includes a semiconductor with an integrated heat spreader.
  • the apparatus has a semiconductor with an active side and a passive side.
  • An adhesion metal layer is attached to the passive side of the semiconductor.
  • a heat transfer metal layer is positioned on the adhesion metal layer to form a heat spreader.
  • the technique of the invention provides atomic level bonding between the semiconductor and the adhesion metal.
  • the heat transfer metal layer forms a tight bond with the adhesion metal.
  • the heat spreader of the invention is deposited in a fully annealed condition, resulting in little intrinsic stress at the joint with the semiconductor.
  • the heat spreader of the invention establishes a tight joint with its substrate to resist de-lamination and to facilitate heat transfer away from the semiconductor.
  • the heat spreader of the invention facilitates extended lateral heat transfer with low thermal resistance. Therefore, excessive heat from high heat flux regions of a semiconductor is distributed to low heat flux regions of the semiconductor.
  • FIGURE 1 illustrates processing steps performed in accordance with an embodiment of the invention.
  • FIGURE 2 illustrates processing steps for in-package processing performed in accordance with an embodiment of the invention.
  • FIGURE 3 illustrates a semiconductor package with an integral heat spreader formed in accordance with an embodiment of the invention.
  • FIGURE 4 illustrates a semiconductor package with an integral heat spreader that has an extended surface formed in accordance with an embodiment of the invention.
  • FIGURE 5 illustrates an integral heat spreader of the invention utilized in connection with a supplemental heat transfer device, in this case, a finned heat sink.
  • FIGURE 6 illustrates processing steps for wafer scale processing performed in accordance with an embodiment of the invention.
  • FIGURE 7 illustrates a semiconductor with an integral heat spreader that has an extended surface formed in accordance with an embodiment of the invention.
  • FIGURE 8 illustrates, in accordance with an embodiment of the invention, a semiconductor with an integral heat spreader incorporated into a flip-chip package with a supplemental heat transfer device.
  • Like reference numerals refer to corresponding parts throughout the drawings.
  • FIG. 1 illustrates general processing steps performed in accordance with an embodiment of the invention.
  • the process 20 includes an initial step of depositing a layer of adhesion metal on the back (passive or inactive side) of a semiconductor wafer at low temperature (step 22).
  • the adhesion metal forms an inter-molecular bond with the semiconductor wafer.
  • a reactive metal may be vacuum evaporated or sputtered onto the wafer.
  • Chromium, Titanium, or Zirconium may be vacuum deposited in accordance with the invention.
  • a metal may be chemically deposited onto the wafer.
  • Copper, Silver, Nickel, Gold, or Tin may be chemically deposited onto the wafer using any number of well known techniques.
  • the process can be performed at a low temperature at or near room temperature (i.e., between approximately 15°C and 35°C).
  • the metal is deposited in a fully annealed condition, leaving no intrinsic stress at the juncture with the semiconductor.
  • a layer of heat transfer metal is deposited on the adhesion metal (step 24).
  • a layer of heat transfer metal is deposited on the adhesion metal (step 24).
  • copper or silver, metals with extremely low thermal resistance may be deposited on the adhesion metal using electro-less or electro-plate techniques well known to those skilled in the art.
  • an adhesion metal layer is formed on the back of the semiconductor.
  • the adhesion metal layer establishes a tight inter-molecular bond with the semiconductor.
  • the heat transfer metal is formed on the adhesion metal layer.
  • the heat transfer metal forms a tight inter-metallic bond with the adhesion metal layer, while providing extremely low thermal resistance for lateral heat transfer.
  • the heat spreader of the invention provides a tight inter-molecular bond with the semiconductor, which is resistant to fracturing. Heat transfer to the heat spreader is facilitated by the inter-molecular bond.
  • the heat transfer metal provides outstanding lateral heat transfer.
  • Figure 1 illustrates optional processing steps that may be performed in accordance with an embodiment of the invention.
  • the figure illustrates an optional step of creating extended surfaces on the heat transfer metal (step 26).
  • the extended surfaces increase the amount of surface area associated with the heat spreader and thereby enhance heat transfer.
  • the extended surfaces may be in the form of heat sink fins or cooling channels. Extended surfaces may also be formed on the semiconductor prior to deposition of the adhesion metal layer in order to improve bonding and heat transfer between the semiconductor and the adhesion metal layer.
  • Figure 1 also illustrates the optional processing step of attaching a supplemental heat transfer device to the heat spreader (step 28).
  • the supplemental heat transfer device is a device that supplements the heat transfer action of the heat spreader.
  • the supplemental heat transfer device may be a heat sink, a finned heat sink, a cold plate, a thermosiphon, a cover, a fan, and combinations thereof.
  • the heat transfer metal layer 48 may be machined into a uniformly flat surface prior to attaching the supplemental heat transfer device.
  • this machining operation does not damage the wafer 40.
  • the formation of a uniformly flat surface is particularly important in the case of a large package, such as a multi-chip module.
  • Figure 2 illustrates in-package processing steps performed in accordance with an embodiment of the invention.
  • the first processing step of Figure 2 is to place a die in or on a package (step 30).
  • a layer of adhesion metal is deposited on the back of the package at low temperature (step 32). This operation may be performed in accordance with the techniques discussed in connection with Figure 1. However, observe in this instance that the metal is deposited on both the semiconductor and the package. Thus, the adhesion metal, in this embodiment, has the additional role of assisting in the formation of a hermetic package.
  • FIG. 3 illustrates a semiconductor 40 positioned on a package 42.
  • the semiconductor 40 is in a flip-chip configuration with a set of bond balls 41, which interface with bond pads of the package 42.
  • a typical flip-chip is assembled by re-flowing solder balls 41 on the active side of the semiconductor 40.
  • a polymer is dispensed between the semiconductor 40 and the package 42 to encapsulate the solder balls 41 and fill the void between the surface of the semiconductor 40 and the package 42.
  • This encapsulating substance known as an under-fill, is provided in sufficient volume to form a fillet 43 between the semiconductor 40 and the package 42. Observe that the adhesion metal 46 forms a hermetic seal over both the package 42 and the fillet 46.
  • the package 42 may be a ceramic or plastic package and includes a set of external connectors 44, which may be a ball grid array, package pins, or the like. Electrical traces (not shown for the sake of simplicity) link the external connectors 44 with the bond balls 41.
  • Figure 3 also illustrates a heat transfer metal layer 48 positioned over the adhesion metal layer 46.
  • Figure 4 illustrates a heat transfer metal layer 48 with a set of ridges 49 forming an extended surface.
  • Figure 2 also illustrates an optional operation of attaching a supplemental heat transfer device to the heat transfer metal (step 60).
  • Figure 5 illustrates the results of this processing.
  • the figure illustrates a heat transfer device 62 in the form of a finned heat sink attached to the heat transfer metal layer 48.
  • the packages of Figures 3-5 provide for extended lateral heat transfer.
  • the heat spreaders formed in accordance with these embodiments are not limited to the dimensions of the semiconductors themselves, instead the dimensions laterally extend to the perimeters of the packages.
  • Figure 6 illustrates an embodiment of the invention performed at the wafer level.
  • the size of the heat spreader generally corresponds to the size of the die to which it is attached.
  • the first processing step of Figure 6 is to deposit a layer of adhesion metal on the back of a wafer at a low temperature (step 70). This is done using techniques of the type described above. Afterwards, scribe lines are masked (step 72). That is, a mask is used to protect the scribe lines that will ultimately be used when cutting individual dice of the wafer.
  • a layer of heat transfer metal is deposited on the adhesion metal (step 74) using techniques of the type described above. At this point, extended surfaces may optionally be formed in the heat transfer metal (step 76). Thereafter, the masked adhesion metal layer is etched (step 77). Then, individual dice of the wafer are cut (step 78).
  • Figure 7 illustrates an individual die 40 with an adhesion metal layer 46 and a heat transfer metal layer 48. Observe in this embodiment that the heat spreader has a size corresponding to the size of the die, instead of a size corresponding to the size of the package, as is the case in the embodiments of Figures 3-5. Figure 7 also illustrates that the heat transfer metal layer 48 has an extended surface in the form of a set of plateaus 80 and troughs 81. The troughs 81 may be used to transport a fluid.
  • the semiconductor package of Figure 7 is suitable for use in a flip-chip configuration.
  • Figure 8 illustrates the result of this processing, hi particular, Figure 8 illustrates a housing 90, which may be a ceramic or plastic package.
  • the housing 90 includes a well to receive the semiconductor 40.
  • One or more semiconductors 40 may be positioned in the housing 90 to form a multi-chip module.
  • Figure 8 illustrates a ball grid array 92 to establish a flip-chip connection with a printed circuit board or other substrate. Although only one semiconductor 40 is shown in Figure 8, multiple semiconductors may be positioned in the same housing 90.
  • a supplemental heat transfer device in the form of a finned heat sink 94 is positioned on the housing 90.
  • the invention provides an integral heat spreader and semiconductor that is formed without high temperature processing.
  • the technique of the invention results in a tight intermolecular bond between the semiconductor and the adhesion metal layer.
  • the heat transfer metal layer allows the use of copper or silver in a heat spreader without exposing the semiconductor to high temperature processing.
  • the invention relies upon known processing equipment and techniques used in a new way to solve the problem of efficient heat removal from a semiconductor.

Abstract

A method of integrating a heat speader into a semiconductor package includes depositing an adhesion metal layer on the back of a wafer at low temperature. A heat transfer metal layer is subsequently deposited on the adhesion metal layer at low temperature to form a heat spreader.

Description

METHOD OF INTEGRATING A HEAT SPREADER AND A SEMICONDUCTOR, AND PACKAGE FORMED THEREBY
BRIEF DESCRIPTION OF THE INNENTION
This invention relates generally to the packaging of semiconductors. More particularly, this invention relates to a technique for integrating a semiconductor and a heat spreader for low thermal resistance and improved lateral heat transfer.
BACKGROUND OF THE INVENTION It is becoming increasingly difficult to efficiently dissipate heat from semiconductors as the size and transistor density of semiconductors grow. It is known to use heat spreaders to remove heat from semiconductors. As used herein, the term heat spreader refers to a metallic element, such as a metallic slab, a contoured heat sink, and the like, used for heat transfer. The effectiveness of a heat spreader is contingent upon forming an efficient thermal joint with its associated semiconductor.
Epoxy is sometimes used between a semiconductor and a heat spreader. Unfortunately, epoxy results in relatively high thermal resistance. In addition, the epoxy provides practically no lateral heat dissipation. Lateral heat dissipation is becoming increasingly important as modern semiconductors experience large variances in heat flux across a semiconductor die. Lateral heat dissipation is required to transport heat from high heat flux density locations to low heat flux density locations. To overcome the problems associated with epoxy, solder has been used to attach a heat spreader to a semiconductor. While solder provides relatively low thermal resistance compared to epoxy, there are a number of difficulties associated with its use. First, solder attachment requires high processing temperatures in the range of 150°C to 350°C, depending upon the alloy. These relatively high temperatures can result in differential expansion between the heat spreader and the semiconductor. Therefore, when the high temperature attachment process is completed and the package is brought down to room temperature, the mismatch in coefficients of thermal expansion can produce a void between the heat spreader and the semiconductor. The high temperature attachment process associated with solder also requires special equipment to contain the molten solder. In addition, special equipment must be used to prevent the formation of native oxides at the inter-metallic joint. Attempts have been made to form a heat spreader directly on a semiconductor.
Unfortunately, attempts to directly deposit a metal on a semiconductor have resulted in poor adhesion. Thus, during temperature cycling, mismatches in the coefficients of thermal expansion between the heat spreader and the semiconductor have resulted in fracturing between the heat spreader and semiconductor. This problem is exacerbated as the size of a semiconductor increases.
In view of the foregoing, it would be highly desirable to provide an improved technique for integrating a semiconductor with a heat spreader for low thermal resistance and improved lateral heat transfer.
SUMMARY OF THE INVENTION
The invention includes a method of integrating a heat spreader into a semiconductor. The method includes depositing an adhesion metal layer on the back of a semiconductor at low temperature. A heat transfer metal layer is subsequently deposited on the adhesion metal layer at low temperature to form a heat spreader. The invention also includes a semiconductor with an integrated heat spreader.
The apparatus has a semiconductor with an active side and a passive side. An adhesion metal layer is attached to the passive side of the semiconductor. A heat transfer metal layer is positioned on the adhesion metal layer to form a heat spreader. The technique of the invention provides atomic level bonding between the semiconductor and the adhesion metal. In turn, the heat transfer metal layer forms a tight bond with the adhesion metal. The heat spreader of the invention is deposited in a fully annealed condition, resulting in little intrinsic stress at the joint with the semiconductor. Thus, the heat spreader of the invention establishes a tight joint with its substrate to resist de-lamination and to facilitate heat transfer away from the semiconductor. The heat spreader of the invention facilitates extended lateral heat transfer with low thermal resistance. Therefore, excessive heat from high heat flux regions of a semiconductor is distributed to low heat flux regions of the semiconductor.
BRIEF DESCRIPTION OF THE DRAWINGS
For a better understanding of the invention, reference should be made to the following detailed description taken in conjunction with the accompanying drawings, in which:
FIGURE 1 illustrates processing steps performed in accordance with an embodiment of the invention.
FIGURE 2 illustrates processing steps for in-package processing performed in accordance with an embodiment of the invention.
FIGURE 3 illustrates a semiconductor package with an integral heat spreader formed in accordance with an embodiment of the invention.
FIGURE 4 illustrates a semiconductor package with an integral heat spreader that has an extended surface formed in accordance with an embodiment of the invention.
FIGURE 5 illustrates an integral heat spreader of the invention utilized in connection with a supplemental heat transfer device, in this case, a finned heat sink.
FIGURE 6 illustrates processing steps for wafer scale processing performed in accordance with an embodiment of the invention. FIGURE 7 illustrates a semiconductor with an integral heat spreader that has an extended surface formed in accordance with an embodiment of the invention.
FIGURE 8 illustrates, in accordance with an embodiment of the invention, a semiconductor with an integral heat spreader incorporated into a flip-chip package with a supplemental heat transfer device. Like reference numerals refer to corresponding parts throughout the drawings.
DETAILED DESCRIPTION OF THE INVENTION Figure 1 illustrates general processing steps performed in accordance with an embodiment of the invention. The process 20 includes an initial step of depositing a layer of adhesion metal on the back (passive or inactive side) of a semiconductor wafer at low temperature (step 22). The adhesion metal forms an inter-molecular bond with the semiconductor wafer.
This operation may be performed utilizing a number of techniques. For example, a reactive metal may be vacuum evaporated or sputtered onto the wafer. In particular, Chromium, Titanium, or Zirconium may be vacuum deposited in accordance with the invention. Alternately, a metal may be chemically deposited onto the wafer. For example, Copper, Silver, Nickel, Gold, or Tin may be chemically deposited onto the wafer using any number of well known techniques. In either embodiment, the process can be performed at a low temperature at or near room temperature (i.e., between approximately 15°C and 35°C). Thus, the metal is deposited in a fully annealed condition, leaving no intrinsic stress at the juncture with the semiconductor. In some implementations it is desirable to deposit the metal at a temperature corresponding to the operating temperature of the semiconductor. In such instances it is desirable to deposit the metal up to a temperature of approximately 100°C.
Next, a layer of heat transfer metal is deposited on the adhesion metal (step 24). For example, copper or silver, metals with extremely low thermal resistance may be deposited on the adhesion metal using electro-less or electro-plate techniques well known to those skilled in the art.
Thus, at this processing juncture, an adhesion metal layer is formed on the back of the semiconductor. The adhesion metal layer establishes a tight inter-molecular bond with the semiconductor. The heat transfer metal is formed on the adhesion metal layer. The heat transfer metal forms a tight inter-metallic bond with the adhesion metal layer, while providing extremely low thermal resistance for lateral heat transfer. Thus, the heat spreader of the invention provides a tight inter-molecular bond with the semiconductor, which is resistant to fracturing. Heat transfer to the heat spreader is facilitated by the inter-molecular bond. The heat transfer metal provides outstanding lateral heat transfer. Figure 1 illustrates optional processing steps that may be performed in accordance with an embodiment of the invention. In particular, the figure illustrates an optional step of creating extended surfaces on the heat transfer metal (step 26). The extended surfaces increase the amount of surface area associated with the heat spreader and thereby enhance heat transfer. For example, the extended surfaces may be in the form of heat sink fins or cooling channels. Extended surfaces may also be formed on the semiconductor prior to deposition of the adhesion metal layer in order to improve bonding and heat transfer between the semiconductor and the adhesion metal layer. Figure 1 also illustrates the optional processing step of attaching a supplemental heat transfer device to the heat spreader (step 28). As implied by its name, the supplemental heat transfer device is a device that supplements the heat transfer action of the heat spreader. By way of example, the supplemental heat transfer device may be a heat sink, a finned heat sink, a cold plate, a thermosiphon, a cover, a fan, and combinations thereof. The heat transfer metal layer 48 may be machined into a uniformly flat surface prior to attaching the supplemental heat transfer device. Advantageously, this machining operation does not damage the wafer 40. The formation of a uniformly flat surface is particularly important in the case of a large package, such as a multi-chip module. Figure 2 illustrates in-package processing steps performed in accordance with an embodiment of the invention. The first processing step of Figure 2 is to place a die in or on a package (step 30). Next, a layer of adhesion metal is deposited on the back of the package at low temperature (step 32). This operation may be performed in accordance with the techniques discussed in connection with Figure 1. However, observe in this instance that the metal is deposited on both the semiconductor and the package. Thus, the adhesion metal, in this embodiment, has the additional role of assisting in the formation of a hermetic package.
The next processing step of Figure 2 is to deposit a layer of heat transfer metal on the adhesion metal (step 34). The techniques described in connection with step 24 of Figure 1 may be used for this operation. This processing results in the apparatus of Figure 3. Figure 3 illustrates a semiconductor 40 positioned on a package 42. The semiconductor 40 is in a flip-chip configuration with a set of bond balls 41, which interface with bond pads of the package 42. As known in the art, a typical flip-chip is assembled by re-flowing solder balls 41 on the active side of the semiconductor 40. After this is completed, a polymer is dispensed between the semiconductor 40 and the package 42 to encapsulate the solder balls 41 and fill the void between the surface of the semiconductor 40 and the package 42. This encapsulating substance, known as an under-fill, is provided in sufficient volume to form a fillet 43 between the semiconductor 40 and the package 42. Observe that the adhesion metal 46 forms a hermetic seal over both the package 42 and the fillet 46.
The package 42 may be a ceramic or plastic package and includes a set of external connectors 44, which may be a ball grid array, package pins, or the like. Electrical traces (not shown for the sake of simplicity) link the external connectors 44 with the bond balls 41. Figure 3 also illustrates a heat transfer metal layer 48 positioned over the adhesion metal layer 46.
Returning to Figure 2, an optional operation of creating extended surfaces on the heat transfer metal (step 50) is illustrated. By way of example, Figure 4 illustrates a heat transfer metal layer 48 with a set of ridges 49 forming an extended surface.
Figure 2 also illustrates an optional operation of attaching a supplemental heat transfer device to the heat transfer metal (step 60). Figure 5 illustrates the results of this processing. In particular, the figure illustrates a heat transfer device 62 in the form of a finned heat sink attached to the heat transfer metal layer 48.
Observe that the packages of Figures 3-5 provide for extended lateral heat transfer. In other words, the heat spreaders formed in accordance with these embodiments are not limited to the dimensions of the semiconductors themselves, instead the dimensions laterally extend to the perimeters of the packages.
Figure 6 illustrates an embodiment of the invention performed at the wafer level. Thus, in this embodiment, the size of the heat spreader generally corresponds to the size of the die to which it is attached. The first processing step of Figure 6 is to deposit a layer of adhesion metal on the back of a wafer at a low temperature (step 70). This is done using techniques of the type described above. Afterwards, scribe lines are masked (step 72). That is, a mask is used to protect the scribe lines that will ultimately be used when cutting individual dice of the wafer.
Then, a layer of heat transfer metal is deposited on the adhesion metal (step 74) using techniques of the type described above. At this point, extended surfaces may optionally be formed in the heat transfer metal (step 76). Thereafter, the masked adhesion metal layer is etched (step 77). Then, individual dice of the wafer are cut (step 78).
Figure 7 illustrates an individual die 40 with an adhesion metal layer 46 and a heat transfer metal layer 48. Observe in this embodiment that the heat spreader has a size corresponding to the size of the die, instead of a size corresponding to the size of the package, as is the case in the embodiments of Figures 3-5. Figure 7 also illustrates that the heat transfer metal layer 48 has an extended surface in the form of a set of plateaus 80 and troughs 81. The troughs 81 may be used to transport a fluid. The semiconductor package of Figure 7 is suitable for use in a flip-chip configuration.
Returning to Figure 6, the next processing step is to place one or more dice in a package (step 82). Optionally, a supplemental heat transfer device may then be attached to the package (step 84). Figure 8 illustrates the result of this processing, hi particular, Figure 8 illustrates a housing 90, which may be a ceramic or plastic package. The housing 90 includes a well to receive the semiconductor 40. One or more semiconductors 40 may be positioned in the housing 90 to form a multi-chip module. Figure 8 illustrates a ball grid array 92 to establish a flip-chip connection with a printed circuit board or other substrate. Although only one semiconductor 40 is shown in Figure 8, multiple semiconductors may be positioned in the same housing 90. A supplemental heat transfer device in the form of a finned heat sink 94 is positioned on the housing 90.
Those skilled in the art will recognize a number of benefits associated with the invention. First, the invention provides an integral heat spreader and semiconductor that is formed without high temperature processing. The technique of the invention results in a tight intermolecular bond between the semiconductor and the adhesion metal layer. The heat transfer metal layer allows the use of copper or silver in a heat spreader without exposing the semiconductor to high temperature processing. Advantageously, the invention relies upon known processing equipment and techniques used in a new way to solve the problem of efficient heat removal from a semiconductor.
The foregoing description, for purposes of explanation, used specific nomenclature to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the specific details are not required in order to practice the invention. In other instances, well known devices are shown in block diagram form in order to avoid unnecessary distraction from the underlying invention. Thus, the foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, obviously many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the following claims and their equivalents.

Claims

IN THE CLAIMS:
1. A method of integrating a heat spreader into a semiconductor, comprising: depositing an adhesion metal layer on the back of a semiconductor at low temperature; and depositing a heat transfer metal layer on said adhesion metal layer at low temperature to form a heat spreader.
2. The method of claim 1 wherein each depositing step is performed at a low temperature between 15° and 100°C.
3. The method of claim 2 wherein each depositing step is performed at a low temperature between 15° and 35°C.
4. The method of claim 1 wherein said depositing an adhesion metal layer includes depositing a reactive metal.
5. The method of claim 4 wherein said depositing an adhesion metal layer includes vacuum depositing a reactive metal.
6. The method of claim 4 wherein said depositing an adhesion metal layer includes sputtering a reactive metal.
7. The method of claim 4 wherein said depositing an adhesion metal layer includes depositing a reactive metal selected from the group consisting of: Chromium, Titanium, and Zirconium.
8. The method of claim 1 wherein said depositing an adhesion metal layer includes chemically depositing a metal selected from the group consisting of: Copper, Silver, Nickel, Tin, and Gold.
9. The method of claim 1 wherein said depositing a heat transfer metal layer includes depositing an electro-plated metal.
10. The method of claim 1 wherein said depositing a heat transfer metal layer includes depositing said heat transfer metal layer in an electro-less process.
11. The method of claim 1 wherein said depositing a heat transfer metal includes depositing a heat transfer metal selected from the group consisting of: copper and silver.
12. The method of claim 1 further comprising the step of forming an extended surface on said heat transfer metal layer.
13. The method of claim 1 further comprising the step of attaching a supplemental heat transfer device to said heat transfer metal layer.
14. The method of claim 13 wherein said attaching a supplemental heat transfer device to said heat transfer metal layer includes attaching a supplemental heat transfer device selected from the group consisting of: a heat sink, a finned heat sink, a cold plate, a thermosiphon, a cover, and a fan.
15. The method of claim 13 further comprising the step of machining said heat transfer metal layer prior to attaching said supplemental heat transfer device.
16. A semiconductor, comprising: a semiconductor with an active side and a passive side; an adhesion metal layer attached to said passive side of said semiconductor; and a heat transfer metal layer positioned on said adhesion metal layer.
17. The semiconductor of claim 16 further comprising a housing attached to said semiconductor.
18. The semiconductor package of claim 17 wherein said adhesion metal layer and said heat transfer metal layer laterally extend from said semiconductor toward the perimeter of said housing.
19. The semiconductor package of claim 18 wherein said adhesion metal layer and said heat transfer metal layer form a hermetic seal with said semiconductor and said housing.
20. The semiconductor of claim 16 wherein said heat transfer metal layer includes an extended heat transfer surface.
21. The semiconductor of claim 16 wherein said heat transfer metal layer includes a supplemental heat transfer device attached to said heat transfer metal layer.
22. The semiconductor of claim 21 wherein said supplemental heat transfer device is selected from the group consisting of: a heat sink, a finned heat sink, a cold plate, a thermosiphon, a cover, and a fan.
23. The semiconductor of claim 16 wherein said adhesion metal layer is selected from the group consisting of: Chromium, Titanium, Zirconium, Copper, Silver, Nickel, Tin, and Gold.
PCT/US2001/051198 2000-11-17 2001-11-13 Method of integrating a heat spreader and a semiconductor, and package formed thereby WO2002056376A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/715,360 2000-11-17
US09/715,360 US6586279B1 (en) 2000-11-17 2000-11-17 Method of integrating a heat spreader and a semiconductor, and package formed thereby

Publications (2)

Publication Number Publication Date
WO2002056376A2 true WO2002056376A2 (en) 2002-07-18
WO2002056376A3 WO2002056376A3 (en) 2003-03-13

Family

ID=24873713

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/051198 WO2002056376A2 (en) 2000-11-17 2001-11-13 Method of integrating a heat spreader and a semiconductor, and package formed thereby

Country Status (2)

Country Link
US (1) US6586279B1 (en)
WO (1) WO2002056376A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2006132822A2 (en) * 2005-06-07 2006-12-14 Momentive Performance Materials Inc. (A Delaware Corporation) Method for making electronic devices

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW574750B (en) * 2001-06-04 2004-02-01 Siliconware Precision Industries Co Ltd Semiconductor packaging member having heat dissipation plate
US6797530B2 (en) * 2001-09-25 2004-09-28 Kabushiki Kaisha Toshiba Semiconductor device-manufacturing method for manufacturing semiconductor devices with improved heat radiating efficiency and similar in size to semiconductor elements
US7061022B1 (en) 2003-08-26 2006-06-13 United States Of America As Represented By The Secretary Of The Army Lateral heat spreading layers for epi-side up ridge waveguide semiconductor lasers
US7259458B2 (en) * 2004-08-18 2007-08-21 Advanced Micro Devices, Inc. Integrated circuit with increased heat transfer
US20060138643A1 (en) * 2004-12-28 2006-06-29 Daoqiang Lu One step capillary underfill integration for semiconductor packages
US20060278370A1 (en) * 2005-06-08 2006-12-14 Uwe Rockenfeller Heat spreader for cooling electronic components
US20070080441A1 (en) * 2005-08-18 2007-04-12 Scott Kirkman Thermal expansion compensation graded IC package
KR100666919B1 (en) * 2005-12-20 2007-01-10 삼성전자주식회사 Package bonding sheet, semiconductor device having the same, multi-stacking package having the same, manufacturing method of the semiconductor device, and manufacturing method of the multi-stacking package
JP2008160019A (en) * 2006-12-26 2008-07-10 Shinko Electric Ind Co Ltd Electronic component
US9385060B1 (en) * 2014-07-25 2016-07-05 Altera Corporation Integrated circuit package with enhanced thermal conduction

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0194475A2 (en) * 1985-03-14 1986-09-17 Olin Corporation Semiconductor die attach system
DE4126766A1 (en) * 1990-10-04 1992-04-09 Mitsubishi Electric Corp SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE SAME
US5510956A (en) * 1993-11-24 1996-04-23 Fujitsu Limited Electronic part unit or assembly having a plurality of electronic parts enclosed within a metal enclosure member mounted on a wiring layer
US5773362A (en) * 1996-06-20 1998-06-30 International Business Machines Corporation Method of manufacturing an integrated ULSI heatsink
US5998238A (en) * 1994-10-26 1999-12-07 Mitsubishi Denki Kabushiki Kaisha Method of fabricating semiconductor device

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3781522A (en) * 1972-03-27 1973-12-25 Gen Electric Thermochromic surface heating apparatus
US4034469A (en) * 1976-09-03 1977-07-12 Ibm Corporation Method of making conduction-cooled circuit package
EP0042693B1 (en) * 1980-06-21 1985-03-27 LUCAS INDUSTRIES public limited company Semi-conductor power device assembly and method of manufacture thereof
JPH06209058A (en) * 1993-01-12 1994-07-26 Mitsubishi Electric Corp Semiconductor device, its manufacture, and its mounting method
US5336368A (en) * 1993-07-08 1994-08-09 General Electric Company Method for depositing conductive metal traces on diamond
US6020219A (en) * 1994-06-16 2000-02-01 Lucent Technologies Inc. Method of packaging fragile devices with a gel medium confined by a rim member
US6300167B1 (en) * 1994-12-12 2001-10-09 Motorola, Inc. Semiconductor device with flame sprayed heat spreading layer and method
US5631046A (en) * 1996-03-25 1997-05-20 Boudreaux; Paul J. Method of metallizing a diamond substrate without using a refractory metal
US5847929A (en) * 1996-06-28 1998-12-08 International Business Machines Corporation Attaching heat sinks directly to flip chips and ceramic chip carriers
US5956576A (en) * 1996-09-13 1999-09-21 International Business Machines Corporation Enhanced protection of semiconductors with dual surface seal
US5818107A (en) * 1997-01-17 1998-10-06 International Business Machines Corporation Chip stacking by edge metallization
US5869883A (en) * 1997-09-26 1999-02-09 Stanley Wang, President Pantronix Corp. Packaging of semiconductor circuit in pre-molded plastic package
US5981310A (en) * 1998-01-22 1999-11-09 International Business Machines Corporation Multi-chip heat-sink cap assembly
US6091603A (en) * 1999-09-30 2000-07-18 International Business Machines Corporation Customizable lid for improved thermal performance of modules using flip chips
US6232151B1 (en) * 1999-11-01 2001-05-15 General Electric Company Power electronic module packaging

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0194475A2 (en) * 1985-03-14 1986-09-17 Olin Corporation Semiconductor die attach system
DE4126766A1 (en) * 1990-10-04 1992-04-09 Mitsubishi Electric Corp SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE SAME
US5510956A (en) * 1993-11-24 1996-04-23 Fujitsu Limited Electronic part unit or assembly having a plurality of electronic parts enclosed within a metal enclosure member mounted on a wiring layer
US5998238A (en) * 1994-10-26 1999-12-07 Mitsubishi Denki Kabushiki Kaisha Method of fabricating semiconductor device
US5773362A (en) * 1996-06-20 1998-06-30 International Business Machines Corporation Method of manufacturing an integrated ULSI heatsink

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2006132822A2 (en) * 2005-06-07 2006-12-14 Momentive Performance Materials Inc. (A Delaware Corporation) Method for making electronic devices
WO2006132822A3 (en) * 2005-06-07 2007-10-25 Gen Electric Method for making electronic devices

Also Published As

Publication number Publication date
US6586279B1 (en) 2003-07-01
WO2002056376A3 (en) 2003-03-13

Similar Documents

Publication Publication Date Title
US8405187B2 (en) Chip package with channel stiffener frame
EP2224479B1 (en) Metal-ceramic composite substrate and method of its manufacture
US6964889B2 (en) Method to protect an encapsulated die package during back grinding with a solder metallization layer and devices formed thereby
KR101021846B1 (en) Microelectronic package having direct contact heat spreader and method of manufacturing same
US8236609B2 (en) Packaging an integrated circuit die with backside metallization
EP1889290B1 (en) Integrated circuit die attach using backside heat spreader
US5273940A (en) Multiple chip package with thinned semiconductor chips
US20020070443A1 (en) Microelectronic package having an integrated heat sink and build-up layers
US20040155325A1 (en) Die-in heat spreader microelectronic package
US20080142954A1 (en) Multi-chip package having two or more heat spreaders
CN107481977B (en) Wafer-level fan-out type packaging structure and packaging method
US6586279B1 (en) Method of integrating a heat spreader and a semiconductor, and package formed thereby
US20060211175A1 (en) Heatsink apparatus and thermally-conductive intermediate material for dissipating heat in semiconductor packages
US11830784B2 (en) Leadframe spacer for double-sided power module
US6770513B1 (en) Thermally enhanced flip chip packaging arrangement
JP2001118953A (en) Manufacturing method of semiconductor electronic part
US20090042339A1 (en) Packaged integrated circuits and methods to form a packaged integrated circuit
CN112151469A (en) Heat dissipation packaging structure, preparation method thereof and electronic device
TWI721898B (en) Semiconductor package structure
JP2018509771A (en) Electronic chip devices with improved thermal resistance and associated manufacturing processes
CN117012654A (en) Chip packaging method and structure
JPH11297911A (en) Semiconductor device and its manufacture

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
AK Designated states

Kind code of ref document: A3

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP