WO2003005051A1 - Improved integrated circuit burn-in methods and apparatus - Google Patents

Improved integrated circuit burn-in methods and apparatus Download PDF

Info

Publication number
WO2003005051A1
WO2003005051A1 PCT/US2002/020760 US0220760W WO03005051A1 WO 2003005051 A1 WO2003005051 A1 WO 2003005051A1 US 0220760 W US0220760 W US 0220760W WO 03005051 A1 WO03005051 A1 WO 03005051A1
Authority
WO
WIPO (PCT)
Prior art keywords
temperature value
temperature
burn
indication
value
Prior art date
Application number
PCT/US2002/020760
Other languages
French (fr)
Inventor
David Pullen
Richard Kacprowicz
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corporation filed Critical Intel Corporation
Priority to JP2003510975A priority Critical patent/JP2004534233A/en
Priority to KR1020047000041A priority patent/KR100873917B1/en
Publication of WO2003005051A1 publication Critical patent/WO2003005051A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2855Environmental, reliability or burn-in testing
    • G01R31/286External aspects, e.g. related to chambers, contacting devices or handlers
    • G01R31/2868Complete testing stations; systems; procedures; software aspects
    • G01R31/287Procedures; Software aspects
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/26Testing of individual semiconductor devices
    • G01R31/2642Testing semiconductor operation lifetime or reliability, e.g. by accelerated life tests
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2832Specific tests of electronic circuits not provided for elsewhere
    • G01R31/2836Fault-finding or characterising
    • G01R31/2849Environmental or reliability testing, e.g. burn-in or validation tests

Definitions

  • the present invention relates generally to the field of electronics and, more particularly, to improved methods and apparatus for performing burn-in testing on electronic components such as integrated circuits.
  • ICs integrated circuits
  • ICs do not prematurely fail when they have been incorporated into higher levels of electronic packaging, such as a computer systems, (e.g., desktop, laptop, handheld, server, etc.), wireless communications devices (e.g., cellular phones, cordless phones, pagers, etc.), computerrelated peripherals (e.g., printers, scanners, monitors, etc.), entertainment devices (e.g., televisions, radios, stereos, tape and compact disc players, video cassette recorders, MP3 (Motion Picture Experts Group, Audio Layer 3) players, etc.), and the like.
  • a computer systems e.g., desktop, laptop, handheld, server, etc.
  • wireless communications devices e.g., cellular phones, cordless phones, pagers, etc.
  • computerrelated peripherals e.g., printers, scanners, monitors, etc.
  • entertainment devices e.g., televisions, radios, stereos, tape and compact disc players, video cassette recorders, MP3 (Motion Picture Experts Group,
  • a goal of burn- in is to provide infant-mortality screening of ICs for reliability defects.
  • BIOM burn-in time
  • the transistor channel length L e has been made increasingly shorter to improve performance.
  • FIG. 1 illustrates a block diagram of a system to perform component burn-in testing and binning, in accordance with one embodiment of the invention
  • FIG. 2 illustrates an IC comprising devices to implement burn-in testing and binning, in accordance with one embodiment of the invention
  • FIG. 4 is a simplified view of burn-in test fixtures in a bum-in oven, in accordance with one embodiment of the invention.
  • the present invention provides improved methods for performing burn-in testing of electronic components, such as ICs.
  • ICs electronic components
  • Bin split can be improved by adjusting the burn-in conditions to limit yield loss that results from thermal run-away. Further, a real-time estimate of the burn-in time for each IC is obtained, so that burn-in time can be adjusted in real-time to maximize burn-in throughput.
  • Burn-in system 1 comprises at least one processor 6.
  • processor means any type of computational circuit, such as but not limited to a microprocessor, a microcontroller, a complex instruction set computing (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, an application-specific integrated circuit (ASIC), an artificial intelligence circuit, neural network, or any other type of circuit for performing processing functions, or a combination of such computational circuits.
  • Burn-in system 1 includes a system bus 2 to provide communications links among the various components of burn-in system 1.
  • System bus 2 can be implemented as a single bus, as a combination of busses, or in any other suitable manner.
  • Burn-in system 1 can also include a display device 8 and a keyboard and/or controller 20, which can include a mouse, trackball, voice-recognition device, or any other device that permits a system user to input information into and receive information from burn-in system 1.
  • processor 6 of burn-in system 1 controls burn-in and/or binning functions under the direction of computer instructions.
  • the computer instructions are stored on one or more computer-readable media within bum-in system 1, including any or all of the memory elements within external memory 10, and/or within memory elements such as high-speed cache (not shown) of processor 6.
  • FIG. 2 illustrates an IC 100 comprising devices to implement burn-in testing and binning, in accordance with one embodiment of the invention.
  • IC 100 is only one example of an IC that can be tested and/or binned using the present invention.
  • IC 100 comprises a processor 102, which can be any type of computational circuit such as, but not limited to, those listed earlier.
  • Processor 102 is coupled to bidirectional internal bus 120.
  • the present invention should not be construed as limited to the burn-in and binning of processor ICs, because it can also be applied to any other type of IC, such as memory chips, chipset components, peripheral component interconnect (PCI) devices, bus controllers, high-volume data exchange devices, amplifiers, thyristors, or the like. Any type of IC having an on-board thermal sense circuit can be tested and/or binned using the present invention.
  • PCI peripheral component interconnect
  • IC 100 in this embodiment, also comprises a memory circuit or memory 104 coupled to internal bus 120.
  • Memory 104 can be of any type or size, provided only that it has sufficient storage space to store a temperature value.
  • memory 104 can be eliminated from IC 100, and a temperature value is stored in a memory circuit or memory segment of burn-in system 1 (FIG. 1).
  • IC 100 in this embodiment, also comprises logic circuitry 106 coupled to internal bus 120.
  • Logic circuitry 106 can be of any type, provided only that it can perform a comparison function or match- determining function between a temperature indication generated by thermal sense circuitry 108 and a temperature value stored in memory, either in memory 104 or in burn-in system 1 (e.g. in external memory 10, FIG. 1).
  • logic circuitry 106 can be eliminated from IC 100, and a match- determining function is performed by processor 6 (FIG. 1) of burn-in system 1.
  • a temperature value is stored for the IC, either in the second electronic device or in a burn-in system coupled to the IC.
  • a temperature value above the highest expected junction temperature of the IC is chosen. For example, in one burn-in embodiment, a temperature value of approximately 110 degrees C is initially stored.
  • the IC is thermally stressed by elevating or lowering its ambient temperature. For burning- in ICs, the temperature is raised, e.g. to 60 degrees C.
  • the components are thermally stressed, e.g. by elevating the ambient temperature.
  • the temperature value and unique ID are recorded for each electronic component whose temperature indication matched the temperature value in 616. From 616, the process goes to 618.
  • the temperature value is changed to a new temperature value (e.g. a lower temperature value for a burn-in operation).
  • a determination is made, for each IC, whether its temperature indication substantially matches the new stored temperature value. If so, the process goes to 716; otherwise, it returns to 712.
  • P ( j power dissipation at Tj (in watts), which can be in the range of 10-60 watts for some current processors products.
  • the present invention provides a direct assessment of the burn-in test stability. It also allows an IC manufacturer to substantially remove any thermal margin from burn-in testing by allowing parts having a shorter channel length, and/or parts operating at a higher power or frequency into burn-in testing. It also increases overall bin split, as will now be discussed immediately below.
  • Bin split is the process of evaluating a group of electronic components, such as ICs, to sort or allocate them into a number of different groups according to some characteristic.
  • the characteristic could be, for example, a performance-related characteristic or an operational-related characteristic, such as standby current Igg.
  • High performance processors generally operate at a higher Igg value (and a correspondingly higher junction temperature Tj) compared with lower performance processors of the same design running at the same clock speed.
  • the higher the junction temperature Tj the shorter the burn-in time BITM.
  • the burn-in conditions can be set to maximize bin split and to limit yield loss that results from thermal run-away.
  • junction temps between the lowest performance processor and highest performance processor of a batch undergoing burn-in testing can be determined at a relatively fine increment, such as degree-by-degree from 110 degrees C down to 60 degrees C.
  • Each IC has an on-chip thermal sense circuit that provides T j for the IC.
  • Ambient temperature T a is maintained constant in the burn-in oven, e.g. at 60 C.
  • An initial temperature value (e.g. 110 C) is programmed for all ICs, and all ICs are checked to see whether any have a junction temperature indication T j of 110 C. Any ICs whose T j is 110 C are identified.
  • the ID and the 110 C value are stored.
  • the temperature value is decremented to 109 C, and all ICs are again checked. Any ICs whose T j is 109 C are identified.
  • Tj This is continued down to a relatively low temperature, e.g. 60 C, and/or until a T value has been logged for all ICs (excepting those that may have failed during burn-in testing).
  • a relatively low temperature e.g. 60 C
  • Tj This continuous monitoring of Tj allows the burn-in conditions to be adjusted to minimize yield loss due to thermal run-away, and thus to improve bin split.
  • Burn-In testing to screen out infant-mortality failures by testing at elevated voltages and temps is performed for a specified length of time, referred to as the burn-in time BITM.
  • BITM must be long enough in duration to provide satisfactory statistical and experiential assurance that most, if not all, of the failure- prone electronic components under test will have been identified.
  • BITM duration which is driven in part by high volume manufacturing costs (including labor costs and energy costs), by production throughput requirements, and by a potential decrease in product reliability in that the stresses applied during burn-in may adversely impact reliability once components are installed in customers' products.
  • BITM can be calculated from Equation (2):
  • T j is the intended use temperature for the IC (in degrees C); and T2 is the burn-in temperature (in degrees C).
  • A-p can be obtained for each IC, so BITM can be readily calculated in real time for each individual IC undergoing burn-in, using Equation (2) above.
  • the BITM can be dynamically varied. For example, BITM can be shortened or lengthened to correspond with the highest calculated BITM for any IC undergoing burn-in.
  • BITM can be kept relatively constant, but certain test fixtures could be pulled from the burn-in oven early if all of their ICs have completed burn-in, and other test fixtures could be left in the burn-in oven longer, if some of their ICs require a longer than normal burn-in time.
  • the burn-in test process can result in significant savings in labor, energy, and production time.
  • the present invention provides improved methods for performing burn-in testing and/or binning of electronic components, such as ICs.
  • ICs electronic components
  • a temperature indication provided by an on-board thermal sense circuit of each IC with a gradually decrementing thermal set-point value
  • all of the ICs can be characterized or binned according to a desired thermal parameter, such as junction temperature.
  • a desired thermal parameter such as junction temperature.
  • a relatively high bin split is obtained, because burn-in conditions can be tuned to minimize thermal run-away loss.
  • thermal margin based upon Tj can be removed to improve BITM, e.g. by increasing the ambient temperature T a .
  • a real-time estimate of the burn-in time for each IC is obtained, so that burn-in time can be adjusted to optimize burn-in throughput, and to reduce production costs.
  • an IC having an interface circuit to a burn-in system, an IC burn-in system, and a computer-readable medium comprising computer instructions for instructing a processor to perform a method of binning a plurality of ICs have been described.

Abstract

Improved methods for performing burn-in of electronic components, such as integrated circuits (ICs) with on-board thermal sense circuits (108), are used to obtain a higher bin split. According to one embodiment, a thermal set-point is loaded into each IC. While the ICs are maintained at a constant elevated temperature, the burn-in system checks each IC to determine whether the set-point has been exceeded. If so, it characterizes the IC by that set-point; if not, it decrements the set-point and checks again. The method continues until all ICs have been characterized to a specific set-point. As a result of the method, a junction temperature is obtained for each IC. In addition, a real-time estimate of the burn-in time for each IC is obtained, so that burn-in time can be adjusted to maximize burn-in throughput. Apparatus for implementing improved IC burn-in is also described.

Description

Improved Integrated Circuit Burn-In Methods and Apparatus
Technical Field of the Invention
The present invention relates generally to the field of electronics and, more particularly, to improved methods and apparatus for performing burn-in testing on electronic components such as integrated circuits.
Background of the Invention
In the field of electronic systems there is an incessant competitive pressure among manufacturers to drive the performance of their equipment up while driving down production costs. This is particularly true regarding the testing of integrated circuits (hereinafter "ICs"). ICs must generally be tested before they are incorporated into an electronic assembly in order to verify that each element on the IC functions properly.
It is well known to perform accelerated life testing on ICs to ensure that the ICs do not prematurely fail when they have been incorporated into higher levels of electronic packaging, such as a computer systems, (e.g., desktop, laptop, handheld, server, etc.), wireless communications devices (e.g., cellular phones, cordless phones, pagers, etc.), computerrelated peripherals (e.g., printers, scanners, monitors, etc.), entertainment devices (e.g., televisions, radios, stereos, tape and compact disc players, video cassette recorders, MP3 (Motion Picture Experts Group, Audio Layer 3) players, etc.), and the like.
A goal of burn- in is to provide infant-mortality screening of ICs for reliability defects. By operating the ICs at increased voltage and/or temperature levels, while stimulating as many transistors on the ICs as possible, ICs that might fail prematurely are identified early and pulled out prior to shipment to customers. It is desirable to keep burn-in time (BITM) to a minimum to reduce production costs.
As high performance ICs are packed with increasing numbers of transistors numbering in the millions, the transistor channel length Le has been made increasingly shorter to improve performance.
Generally, the shorter the channel length Le the higher the leakage current Igg As the leakage current Igβ increases, so does the corresponding power requirement, and the attendant heat dissipation. Thus, testing large quantities of ICs can require substantial consumption of electrical power resources, even as such resources become increasingly scarce and costly.
It is desirable to thoroughly test ICs undergoing burn-in testing while at the same time minimizing the cost, time, and complexity of such testing.
For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a significant need in the art for improved IC burn-in methods and apparatus. Brief Description of the Drawings
FIG. 1 illustrates a block diagram of a system to perform component burn-in testing and binning, in accordance with one embodiment of the invention; FIG. 2 illustrates an IC comprising devices to implement burn-in testing and binning, in accordance with one embodiment of the invention;
FIG. 3 is a simplified view of several electronic components mounted on a burn-in test fixture, in accordance with one embodiment of the invention;
FIG. 4 is a simplified view of burn-in test fixtures in a bum-in oven, in accordance with one embodiment of the invention; and
FIGS. 5 A and 5B together illustrate a flow diagram of an improved method of testing an IC comprising a plurality of electronic devices, in accordance with one embodiment of the invention;
FIGS. 6A and 6B together illustrate a flow diagram of an improved method of testing a plurality of electronic components, such as ICs, in accordance with one embodiment of the invention; and FIGS. 7A and 7B together illustrate a flow diagram of a method of instructing a processor to perform a method of binning a plurality of ICs, wherein each IC has a thermal sense circuit and a unique identifier, in accordance with one embodiment of the invention
Detailed Description of Embodiments of the Invention
In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, procedural, mechanical, and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
The present invention provides improved methods for performing burn-in testing of electronic components, such as ICs. By comparing a temperature indication provided by an on-board thermal sense circuit located on each IC with a gradually decrementing temperature value, all of the ICs can be characterized or binned according to a desired thermal parameter, such as junction temperature. Bin split can be improved by adjusting the burn-in conditions to limit yield loss that results from thermal run-away. Further, a real-time estimate of the burn-in time for each IC is obtained, so that burn-in time can be adjusted in real-time to maximize burn-in throughput. Various embodiments are illustrated and described herein, including methods of testing and binning, as well as an IC having an interface circuit to a burn-in system, an IC burn-in system, and a computer-readable medium comprising computer instructions for instructing a processor to perform a method of binning a plurality of ICs each having a thermal sense circuit. FIG. 1 illustrates a block diagram of a burn-in system 1 to perform component burn-in testing and binning, in accordance with one embodiment of the invention. Burn-in system 1 is merely one example of a burn-in system in which the present invention can be used. In this example, burn-in system 1 is implemented with a data processing system. Burn-in system 1 includes equipment such as a burn-in receptacle or fixture 4 (shown in greater detail in FIG. 3). In one embodiment, fixture 4 contains a plurality of printed circuit boards (PCBs), each of which in turn includes a plurality of ICs undergoing burn-in test; however, in other embodiments, fixture 4 could contain other types of electronic components, examples of which are described elsewhere herein.
Burn-in system 1 comprises at least one processor 6. As used herein, "processor" means any type of computational circuit, such as but not limited to a microprocessor, a microcontroller, a complex instruction set computing (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, an application-specific integrated circuit (ASIC), an artificial intelligence circuit, neural network, or any other type of circuit for performing processing functions, or a combination of such computational circuits. Burn-in system 1 includes a system bus 2 to provide communications links among the various components of burn-in system 1. System bus 2 can be implemented as a single bus, as a combination of busses, or in any other suitable manner.
Burn-in system 1 can also include an external memory 10, which in turn can include one or more memory or storage elements, such as a main memory 12 in the form of random access memory (RAM), one or more hard drives 14, and/or one or more drives that handle removable media 16 such as floppy diskettes, compact disks (CDs), tape drives, and the like.
Burn-in system 1 can also include a display device 8 and a keyboard and/or controller 20, which can include a mouse, trackball, voice-recognition device, or any other device that permits a system user to input information into and receive information from burn-in system 1. In operation, processor 6 of burn-in system 1 controls burn-in and/or binning functions under the direction of computer instructions. The computer instructions are stored on one or more computer-readable media within bum-in system 1, including any or all of the memory elements within external memory 10, and/or within memory elements such as high-speed cache (not shown) of processor 6.
FIG. 2 illustrates an IC 100 comprising devices to implement burn-in testing and binning, in accordance with one embodiment of the invention. IC 100 is only one example of an IC that can be tested and/or binned using the present invention.
In the embodiment illustrated in FIG. 2, IC 100 comprises a processor 102, which can be any type of computational circuit such as, but not limited to, those listed earlier. Processor 102 is coupled to bidirectional internal bus 120. However, the present invention should not be construed as limited to the burn-in and binning of processor ICs, because it can also be applied to any other type of IC, such as memory chips, chipset components, peripheral component interconnect (PCI) devices, bus controllers, high-volume data exchange devices, amplifiers, thyristors, or the like. Any type of IC having an on-board thermal sense circuit can be tested and/or binned using the present invention.
IC 100, in this embodiment, also comprises a memory circuit or memory 104 coupled to internal bus 120. Memory 104 can be of any type or size, provided only that it has sufficient storage space to store a temperature value. In an alternative embodiment, memory 104 can be eliminated from IC 100, and a temperature value is stored in a memory circuit or memory segment of burn-in system 1 (FIG. 1).
IC 100, in this embodiment, also comprises logic circuitry 106 coupled to internal bus 120. Logic circuitry 106 can be of any type, provided only that it can perform a comparison function or match- determining function between a temperature indication generated by thermal sense circuitry 108 and a temperature value stored in memory, either in memory 104 or in burn-in system 1 (e.g. in external memory 10, FIG. 1). In an alternative embodiment, logic circuitry 106 can be eliminated from IC 100, and a match- determining function is performed by processor 6 (FIG. 1) of burn-in system 1.
IC 100 additionally comprises thermal sense circuitry 108 coupled to internal bus 120. Thermal sense circuitry 108 can be implemented by any circuit that is capable of generating a temperature parameter or temperature indication. In one embodiment, thermal sense circuitry 108 provides an indication proportional to or indicative of the substrate temperature or junction temperature on IC 100. Thermal sense circuit 108 can be implemented, for example, by a temperature-sensing diode such as a forward-biased diode.
IC 100 also comprises suitable interface circuitry 110 between internal bus 120 and test fixture bus 112, to transmit data, instructions, and/or control signals between IC 100 and burn-in system 1 (FIG. 1).
FIG. 3 is a simplified view of several electronic components 100 mounted on a burn-in test fixture 150, in accordance with one embodiment of the invention. Test board or test fixture 150 comprises a plurality of sockets or connectors (not shown) to which one or more electronic components 100 are coupled. In one embodiment, electronic components 100 are ICs; however, in other embodiments electronic components can be virtually any other type of electronic or electrical device that generates heat in operation. Examples include cellular phones, pagers, computers of all types, electric tools, appliances, entertainment equipment, aerospace and vehicular components, and the like.
Test fixture 150 comprises a bus 112 (FIG. 2) to which electronic components 100 are electrically connected to burn-in system 1 (FIG. 1). FIG. 4 is a simplified view of test fixtures 150 in a burn-in oven 200, in accordance with one embodiment of the invention. Burn-in test fixtures 150 are situated within an environmentally controlled chamber containing a temperature-altering mechanism, such as a heater and/or a chiller. In one embodiment, the chamber is heated; however, in another embodiment, the chamber could be chilled. Burn-in system 1, operating under the control of a human operator or of computer instructions, thermally stresses the electronic components 100 on test fixtures 150 by, for example, elevating the temperature in burn-in oven 200.
In an embodiment wherein the electronic components 100 being burned-in are ICs, in addition to being heat-stressed they are typically subjected to higher operating voltages. The burn-in voltage varies according to the type of IC and the process used to fabricate it. For example, a burn-in voltage of 2.1 volts is used for one current processor IC product. In addition to increasing the operating voltage, it is desirable to toggle most if not all of the circuit nodes within the ICs during the burn- in period
Thus, while burn-in test fixturesl50 are inside burn-in oven 200, they are functionally connected to burn-in system 1 (FIG. 1) via a network of connectors and wires (not shown) in order to operate the ICs on test fixtures 150 at elevated operating voltage and to toggle as many circuit nodes as possible on the ICs. Burn-in oven 200 can also include power and clock circuits (not shown) to provide power and clock signals to the ICs undergoing burn-in.
FIGS. 5A and 5B together illustrate a flow diagram of an improved method 500 of testing an IC comprising a plurality of circuits or electronic devices, in accordance with one embodiment of the invention. A first one of the electronic devices provides a temperature indication, and this device can be any suitable thermal sense device, such as thermal sense circuitry 108 (FIG. 2). An optional, second one of the electronic devices stores a temperature value, and this device can be implemented by any suitable memory storage device, such as memory circuit 104 (FIG. 2). If the optional, second memory storage device is not on the IC, the memory storage function can be performed by suitable memory storage within burn-in system 1 (FIG. 1).
In 502, a temperature value is stored for the IC, either in the second electronic device or in a burn-in system coupled to the IC. A temperature value above the highest expected junction temperature of the IC is chosen. For example, in one burn-in embodiment, a temperature value of approximately 110 degrees C is initially stored. In 504, the IC is thermally stressed by elevating or lowering its ambient temperature. For burning- in ICs, the temperature is raised, e.g. to 60 degrees C.
In 506, the first electronic device (e.g. a temperature sensing diode) provides a temperature indication.
In 508, a determination is made whether the temperature indication matches the stored temperature value. "Match" means having the same value or substantially the same value. If there is a match, the method goes to 510; otherwise, it goes to 512.
In 510, the temperature value is recorded, and the process ends for this IC.
In 512, the temperature value is incremented to a new temperature value, by lowering it one or two degrees (e.g. for a burn-in test), or by raising it one or two degrees (e.g. for a cold test). In 514, a determination is made whether the temperature indication matches the new stored temperature value. If so, the method goes to 516; other wise, it returns to 512.
In 516, the temperature value is recorded.
In 518, the process ends for this IC.
FIGS. 6A and 6B together illustrate a flow diagram of an improved method 600 of testing a plurality of electronic components, such as ICs, in accordance with one embodiment of the invention. Electronic components could also be any other type of component besides an IC, examples of which are provided elsewhere in this description. Each electronic component comprises a thermal sense circuit. Each electronic component can also comprise an optional, storage circuit. If the electronic component doesn't have the optional, storage circuit, the memory storage function can be performed by suitable memory storage within burn-in system 1 (FIG. 1). Each electronic component is also identified by a unique identification (ID), which can be of any type but is typically a number. In 602, a temperature value is stored for each component, either in the component's optional storage circuit or in a burn-in system coupled to the component.
In 604, the components are thermally stressed, e.g. by elevating the ambient temperature.
In 606, the thermal sense units each provide a temperature indication for their respective components. In 608, a determination is made whether the temperature indication for each of the plurality of electronic components matches the temperature value. For those components for which this is true, the process goes to 610; otherwise, it goes to 612, for those components for which this is not true.
In 610, the temperature value and unique ID are recorded for each electronic component whose temperature indication matched the temperature value in 608. From 610, the process goes to 618. In 612, the temperature value is changed to a new temperature value (e.g. a lower temperature value for a burn-in operation).
In 614, a determination is made whether the temperature indication for each of the plurality of electronic components still being evaluated at this point matches the temperature value. If so, the process goes to 616 for those components for which the match is true; otherwise, it returns to 612 for those components for which the match is false.
In 616, the temperature value and unique ID are recorded for each electronic component whose temperature indication matched the temperature value in 616. From 616, the process goes to 618.
In 618, a determination is made whether all electronic components have had a temperature value recorded for them. If so, the process goes to 620 and ends; otherwise, it returns to 612. In the present invention, the stimulus pattern for the components being tested during burn-in can be the same for all components under test. It is unnecessary to provide a unique test stimulus pattern to each component undergoing the burn-in test.
FIGS. 7A and 7B together illustrate a flow diagram of a method 700 of instructing a processor to perform a method of binning a plurality of ICs, wherein each IC has a thermal sense circuit and a unique identifier (ID), in accordance with one embodiment of the invention. The processor is an element in a system that includes a temperature-altering mechanism to thermally stress the ICs. In a burn-in system, the temperature-altering mechanism raises the ambient temperature; in a chill-down system, the temperature- altering mechanism lowers the ambient temperature. The system also includes a comparison mechanism that can be implemented in any suitable manner, e.g. using a "compare" program instruction or a hard-wired comparison circuit.
In 702, a temperature value is stored for the ICs undergoing test. For an IC bum-in operation, a temperature value above the highest expected junction temperature of any of the ICs is chosen. For example, in one burn-in embodiment, a temperature value of approximately 110 degrees C is initially stored.
In 704, a temperature indication is obtained from the thermal sense circuit of each IC. Each temperature indication is suitably linked with the IC generating it. This can be done, for example, using the ICs ID, and storing an ID/temperature indication pair for each IC under test at this point. In 706, for each IC, the stored temperature value is compared with its own temperature indication.
In 708, a determination is made, for each IC, whether its temperature indication substantially matches the stored temperature value. If so, the process goes to 710; otherwise, it goes to 712.
In 710, for each IC for which the match of 708 is true, the temperature value and unique ID are recorded. Also, at this time, using the temperature value recorded for the ICs for which the match of 708 is true, an estimate of the burn-in time can be calculated if desired. This estimate can be further refined as additional ICs are binned in 712 and 714, and in successive iterations of 712 and 714. From 710, the process goes to 718.
In 712, the temperature value is changed to a new temperature value (e.g. a lower temperature value for a burn-in operation). In 714, a determination is made, for each IC, whether its temperature indication substantially matches the new stored temperature value. If so, the process goes to 716; otherwise, it returns to 712.
In 716, for each IC for which the match of 714 is true, the temperature value and unique ID are recorded.
In 718, a check is made whether all ICs have had a temperature value and ID recorded for them. If so, the process goes to 720; else, it returns to 712.
In 720, the process ends.
The operations described above with respect to the methods illustrated in FIGS. 5, 6A, 6B, 7A, and 7B can be performed in a different order from those described herein.
Determining Junction Temperature Ti for Each Component
The present invention can determine a junction temperature Tj for each IC undergoing a burn-in test. Making use of a temperature indication generated by thermal sense device on-board each IC, the burn- in system initially stores a temperature value above the highest expected junction temperature Tj for the group of ICs undergoing test. By successively comparing the temperature indication output by the thermal sense device of each IC and decrementing the temperature value in successive steps of a degree or two, eventually a match, corresponding to the junction temperature Tj, will be made and recorded for each IC in the group of ICs.
The junction temperature Tj of an IC can be represented by Equation (1) as follows:
Equation (1) τj = τa + ((ja x Pd)
wherein T; = junction temperature (in degrees C); Ta = ambient temperature (in degrees C);
(;a = the junction-to-ambient thermal resistance (in degrees C / watt), which can be in the range of
.4 — 2.0 C/watt for some current processor products; and
P(j = power dissipation at Tj (in watts), which can be in the range of 10-60 watts for some current processors products.
By obtaining a distribution of junction temps for all ICs undergoing burn-in testing, the present invention provides a direct assessment of the burn-in test stability. It also allows an IC manufacturer to substantially remove any thermal margin from burn-in testing by allowing parts having a shorter channel length, and/or parts operating at a higher power or frequency into burn-in testing. It also increases overall bin split, as will now be discussed immediately below.
Increasing Bin Split The present invention provides a relatively high bin split for electronic components undergoing thermal stress testing. "Bin split" is the process of evaluating a group of electronic components, such as ICs, to sort or allocate them into a number of different groups according to some characteristic. The characteristic could be, for example, a performance-related characteristic or an operational-related characteristic, such as standby current Igg. High performance processors generally operate at a higher Igg value (and a correspondingly higher junction temperature Tj) compared with lower performance processors of the same design running at the same clock speed. In general, the higher the junction temperature Tj, the shorter the burn-in time BITM. However, if the burn-in conditions are set too high, the risk of thermal run-away increases. By obtaining a Tj for each component, the burn-in conditions can be set to maximize bin split and to limit yield loss that results from thermal run-away.
In this invention, distribution of junction temps between the lowest performance processor and highest performance processor of a batch undergoing burn-in testing can be determined at a relatively fine increment, such as degree-by-degree from 110 degrees C down to 60 degrees C. By obtaining a Tj value for each component, thermal margin is better understood, and transistor channel length Lg can be retargeted
(e.g. shortened) to obtain higher frequency bin split.
How the present invention provides for a relatively high bin split will now be discussed. Each IC has an on-chip thermal sense circuit that provides Tj for the IC. Ambient temperature Ta is maintained constant in the burn-in oven, e.g. at 60 C. Burn-in voltage Vgj is maintained constant during burn-in, e.g. Vgj = 2.1 volts for one current processor product having a normal operating voltage of 1.7 volts.
An initial temperature value (e.g. 110 C) is programmed for all ICs, and all ICs are checked to see whether any have a junction temperature indication Tj of 110 C. Any ICs whose Tj is 110 C are identified.
For each of these ICs, the ID and the 110 C value are stored.
Next the temperature value is decremented to 109 C, and all ICs are again checked. Any ICs whose Tj is 109 C are identified.
This is continued down to a relatively low temperature, e.g. 60 C, and/or until a T value has been logged for all ICs (excepting those that may have failed during burn-in testing). This continuous monitoring of Tj allows the burn-in conditions to be adjusted to minimize yield loss due to thermal run-away, and thus to improve bin split.
The ICs are binned according to their T values. Those with the highest Tj values are generally capable of highest performance.
Determining Burn-In Time (BITM) Burn-in testing to screen out infant-mortality failures by testing at elevated voltages and temps is performed for a specified length of time, referred to as the burn-in time BITM. BITM must be long enough in duration to provide satisfactory statistical and experiential assurance that most, if not all, of the failure- prone electronic components under test will have been identified. However, there is a practical upper limit to BITM duration, which is driven in part by high volume manufacturing costs (including labor costs and energy costs), by production throughput requirements, and by a potential decrease in product reliability in that the stresses applied during burn-in may adversely impact reliability once components are installed in customers' products.
The present invention can achieve significant savings in the burn-in test process by accurately determining the BITM for each component undergoing burn-in testing in the test fixture, as will now be explained.
BITM can be calculated from Equation (2):
Equation (2) BITM = Ay * Aτ
wherein Ay is a voltage acceleration factor. For one current processor product, Ay is approximately 30.
A-p is a temperature acceleration factor that can vary within ICs of the same design. A-γ is derivable from the well-known Arrhenius relationship expressed in Equation (3):
Equation (3) Aτ = exp [(Ea/k) (1/T1 - 1/T2)]
wherein Ea is an activation energy (in eV), typically in the range of .3-2.0 eV; k is Bolzmann's constant = 8.617 x 10"5 eV/K;
Tj is the intended use temperature for the IC (in degrees C); and T2 is the burn-in temperature (in degrees C).
A^ is a function of power P^ dissipated from the IC, and it can vary within ICs of the same design.
Pd is a function of standby current Igg to the IC, and it can vary within ICs of the same design. Igg is a function of transistor channel length Lg and other process parameters, and it can vary within ICs of the same design.
Using the binning operation performed earlier, A-p can be obtained for each IC, so BITM can be readily calculated in real time for each individual IC undergoing burn-in, using Equation (2) above. As a result, the BITM can be dynamically varied. For example, BITM can be shortened or lengthened to correspond with the highest calculated BITM for any IC undergoing burn-in.
Alternatively, BITM can be kept relatively constant, but certain test fixtures could be pulled from the burn-in oven early if all of their ICs have completed burn-in, and other test fixtures could be left in the burn-in oven longer, if some of their ICs require a longer than normal burn-in time. Thus, the burn-in test process can result in significant savings in labor, energy, and production time.
It can also result in a significant increase in quality over a burn-in process that uses only a static BITM.
Conclusion
The present invention provides improved methods for performing burn-in testing and/or binning of electronic components, such as ICs. By comparing a temperature indication provided by an on-board thermal sense circuit of each IC with a gradually decrementing thermal set-point value, all of the ICs can be characterized or binned according to a desired thermal parameter, such as junction temperature. By employing the burn-in testing concepts of the present invention, it is unnecessary to provide a unique test stimulus pattern to each component under test. The stimulus pattern can be the same for all components undergoing the burn-in test.
A relatively high bin split is obtained, because burn-in conditions can be tuned to minimize thermal run-away loss. In addition, thermal margin based upon Tj can be removed to improve BITM, e.g. by increasing the ambient temperature Ta. Further, a real-time estimate of the burn-in time for each IC is obtained, so that burn-in time can be adjusted to optimize burn-in throughput, and to reduce production costs.
In addition to the above-mentioned methods, an IC having an interface circuit to a burn-in system, an IC burn-in system, and a computer-readable medium comprising computer instructions for instructing a processor to perform a method of binning a plurality of ICs have been described.
As shown herein, the present invention can be implemented in a number of different embodiments. Other embodiments will be readily apparent to those of ordinary skill in the art. The elements, architecture, functions, and sequence of operations can all be varied to suit particular product and test requirements. For example, instead of recording the temperature value when a match occurs, the temperature indication could be recorded, because it is either identical to or substantially identical to the temperature value. Also, the components undergoing burn-in testing could be subjected to other environmental accelerators, such as humidity, vibration, thermal cycling, and so forth.
Also, instead of storing a temperature value (e.g. initially a high value), comparing a temperature indication generated by a thermal sense unit on each IC with the temperature value, logging any matches, and then successively decrementing the temperature value until a Tj value has been recorded for all ICs, a slightly different implementation could be used in which a thermal set-point is loaded into each IC. While the ICs are maintained at a constant elevated temperature, the burn-in system checks each IC to determine whether the set-point has been exceeded. If so, it characterizes the component by that set-point; if not, it decrements the set-point and checks again. This process would continue until all ICs have been characterized to a specific set-point. As a result of the method, a junction temperature is obtained for each IC.
The various elements depicted in the drawings are merely representational and are not drawn to scale. Certain proportions thereof may be exaggerated, while others may be minimized. The drawings are intended to illustrate various implementations of the invention, which can be understood and appropriately carried out by those of ordinary skill in the art.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. Therefore, it is manifestly intended that this invention be limited only by the claims and the equivalents thereof.

Claims

CLAIMS What is claimed is:
1. An integrated circuit (IC) comprising: interface circuitry to interface the IC to a burn-in system, the interface circuitry to receive at least one temperature value from the burn-in system and to send at least one temperature indication to the burn-in system; a storage circuit coupled to the interface circuitry to store the at least one temperature value; and a thermal sense circuit coupled to the interface circuitry to provide the at least one temperature indication.
2. The IC recited in claim 1, wherein the at least one temperature value is a set-point.
3. The IC recited in claim 1, wherein the at least one temperature indication is proportional to the junction temperature of the IC.
4. An integrated circuit (IC) burn-in system comprising: a computer system comprising a processor operating under the control of a computer program; and at least one IC comprising: interface circuitry to interface the IC to the computer system; and a thermal sense circuit, coupled to the interface circuitry, to provide a temperature indication that is proportional to the junction temperature of the IC.
5. The IC burn-in system recited in claim 4, wherein the computer system compares the temperature indication with a temperature value determined by the computer program; wherein if the temperature indication substantially matches the temperature value, the computer system bins the IC at that temperature value; and wherein if the temperature indication is less than the temperature value, the computer system decrements the temperature value and compares the temperature indication with the decremented temperature value.
6. The IC burn-in system recited in claim 4, wherein the IC further comprises: logic circuitry coupled to the interface circuitry; and wherein the logic circuitry is responsive to the temperature indication generated by the thermal sense circuit; wherein the logic circuit is also responsive to a temperature value generated by the computer system as determined by the computer program; wherein the logic circuitry compares the temperature indication with the temperature value; wherein if the temperature indication substantially matches the temperature value, the logic circuitry generates a first indication to the computer system, and the computer system bins the IC at that temperature value; and wherein if the temperature indication is less than the temperature value, the logic circuitry generates a second indication to the computer system, and the computer system decrements the temperature value and compares the temperature indication with the decremented temperature value.
7. A burn-in system for an IC comprising a thermal sense circuit, the burn-in system comprising: a fixture to electrically couple to the IC; a temperature-altering mechanism to alter the ambient temperature of the IC; and a data processing system coupled to the fixture, the data processing system executing a computer program, the computer program operating the burn-in system to characterize the IC and comprising the operations of: storing a temperature value for the IC; controlling the temperature-altering mechanism to thermally stress the IC; determining whether a temperature indication from the thermal sense circuit substantially matches the temperature value; if so, recording the temperature value; and if not, changing the temperature value to a new temperature value and determining whether the temperature indication matches the new temperature value.
8. The burn-in system recited in claim 7, wherein the computer program operating the burn-in system further comprises the operations of: determining whether the temperature indication matches the new temperature value; if so, recording the new temperature value; otherwise, repeatedly changing the temperature value and comparing the temperature indication with the changed temperature value, until the temperature indication matches the changed temperature value; and recording the changed temperature value.
9. The burn-in system recited in claim 7, wherein the temperature value is stored in a storage circuit in the IC.
10. The burn-in system recited in claim 7, wherein the temperature value is stored in a storage element in the data processing system.
11. A method of testing an integrated circuit (IC) comprising a plurality of electronic devices, one of which is to provide a temperature indication, the method comprising: storing a temperature value for the IC; thermally stressing the IC; the one electronic device providing a temperature indication; determining whether the temperature indication matches the temperature value; if so, recording the temperature value; and if not, changing the temperature value to a new temperature value and determining whether the temperature indication matches the new temperature value.
12. The method recited in claim 11 and further comprising; if the temperature indication matches the new temperature value, recording the temperature value; otherwise, repeatedly changing the temperature value and comparing the temperature indication with the changed temperature value, until the temperature indication matches the changed temperature value; and recording the changed temperature value.
13. The method recited in claim 11, wherein storing is performed by another one of the plurality of electronic devices in the IC.
14. The method recited in claim 11, wherein storing is performed by a burn-in system coupled to the IC and comprising a stored-program digital computer.
15. The method recited in claim 11, wherein the plurality of electronic devices includes a logic circuit, and wherein determining is performed by the logic circuit.
16. The method recited in claim 11, wherein determining is performed by a burn-in system coupled to the IC and comprising a stored-program digital computer.
17. A method of testing a plurality of integrated circuits (ICs), each comprising a thermal sense circuit, the method comprising: storing a temperature value for each IC; thermally stressing the ICs; each thermal sense circuit providing a temperature indication for its respective IC; determining whether the temperature indication matches the temperature value; if so, recording the temperature value for the corresponding IC; and if not, changing the temperature value to a new temperature value and determining whether the temperature indication matches the new temperature value.
18. The method recited in claim 17 and further comprising; if the temperature indication matches the new temperature value, recording the temperature value for the corresponding IC; otherwise, repeatedly changing the temperature value and comparing the temperature indication with the changed temperature value, until the temperature indication matches the changed temperature value; and recording the changed temperature value for the respective IC.
19. The method recited in claim 17, wherein each IC comprises a storage circuit, and wherein storing is performed by the storage circuit.
20. The method recited in claim 17, wherein storing is performed by a burn-in system coupled to the IC and comprising a stored-program digital computer.
21. The method recited in claim 17, wherein each IC comprises a logic circuit, and wherein determining is performed by the logic circuit.
22. The method recited in claim 17, wherein determining is performed by a burn-in system coupled to the IC and comprising a stored-program digital computer.
23. A method of testing a plurality of electronic components, each comprising a thermal sense circuit, the method comprising: storing a temperature value for each electronic component; thermally stressing the electronic components; each thermal sense circuit providing a temperature indication for its respective electronic component; determining whether the temperature indication matches the temperature value; if so, recording the temperature value for the corresponding electronic component; and if not, changing the temperature value to a new temperature value and determining whether the temperature indication matches the new temperature value.
24. The method recited in claim 23 and further comprising; if the temperature indication matches the new temperature value, recording the temperature value for the corresponding electronic component; otherwise, repeatedly changing the temperature value and comparing the temperature indication with the changed temperature value, until the temperature indication matches the changed temperature value; and recording the changed temperature value for the respective electronic component.
25. The method recited in claim 23, wherein each electronic component comprises a storage circuit, and wherein storing is performed by the storage circuit.
26. The method recited in claim 23, wherein storing is performed by a burn-in system coupled to the electronic component and comprising a stored-program digital computer.
27. The method recited in claim 23, wherein each electronic component comprises a logic circuit, and wherein determining is performed by the logic circuit.
28. The method recited in claim 23, wherein determining is performed by a burn-in system coupled to the electronic component and comprising a stored-program digital computer.
29. The method recited in claim 23, wherein the electronic components are integrated circuits.
30. A computer-readable medium containing computer instructions for instructing a processor to perform a method of binning a plurality of ICs each having a thermal sense circuit, the processor forming an element in a system comprising a temperature-altering mechanism to thermally stress the ICs and a comparison mechanism, wherein the instructions comprise: storing a temperature value for each IC; obtaining a temperature indication from the thermal sense circuit of each IC; for each IC not yet binned, comparing the stored temperature value with the temperature indication; and if the temperature indication substantially matches the stored temperature value, recording the temperature value; otherwise, changing the temperature value to a new temperature value and comparing the new temperature value with the temperature indication.
31. The computer-readable medium recited in claim 30, wherein the instructions further comprise: if the temperature indication substantially matches the new temperature value, recording the new temperature value; otherwise, repeatedly changing the temperature value and comparing the temperature indication with the changed temperature value, until the temperature indication substantially matches the changed temperature value, and recording the changed temperature value.
32. The computer-readable medium recited in claim 30, wherein the instructions further comprise: determining an estimate of the burn-in time for each IC, using the particular temperature value recorded for each IC.
PCT/US2002/020760 2001-07-02 2002-06-27 Improved integrated circuit burn-in methods and apparatus WO2003005051A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2003510975A JP2004534233A (en) 2001-07-02 2002-06-27 Improved integrated circuit burn-in method and apparatus
KR1020047000041A KR100873917B1 (en) 2001-07-02 2002-06-27 Improved integrated circuit burn-in method and apparatus

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/897,252 US6980016B2 (en) 2001-07-02 2001-07-02 Integrated circuit burn-in systems
US09/897,252 2001-07-02

Publications (1)

Publication Number Publication Date
WO2003005051A1 true WO2003005051A1 (en) 2003-01-16

Family

ID=25407622

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/020760 WO2003005051A1 (en) 2001-07-02 2002-06-27 Improved integrated circuit burn-in methods and apparatus

Country Status (7)

Country Link
US (2) US6980016B2 (en)
JP (1) JP2004534233A (en)
KR (1) KR100873917B1 (en)
CN (1) CN100409021C (en)
MY (1) MY142735A (en)
TW (1) TWI224199B (en)
WO (1) WO2003005051A1 (en)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6980016B2 (en) * 2001-07-02 2005-12-27 Intel Corporation Integrated circuit burn-in systems
US20040150417A1 (en) * 2003-01-30 2004-08-05 Paulos John James Integrated circuit with junction temperature sensing diode
US6897671B1 (en) * 2004-03-01 2005-05-24 Transmeta Corporation System and method for reducing heat dissipation during burn-in
US6900650B1 (en) 2004-03-01 2005-05-31 Transmeta Corporation System and method for controlling temperature during burn-in
US7248988B2 (en) * 2004-03-01 2007-07-24 Transmeta Corporation System and method for reducing temperature variation during burn in
US7170310B2 (en) * 2004-09-08 2007-01-30 International Business Machines Corporation System and method using locally heated island for integrated circuit testing
US7818614B2 (en) * 2004-10-25 2010-10-19 Hewlett-Packard Development Company, L.P. System and method for reintroducing a processor module to an operating system after lockstep recovery
KR20060067560A (en) * 2004-12-15 2006-06-20 주식회사 현대오토넷 Environment reliability test system
US7915902B2 (en) * 2006-10-18 2011-03-29 Mongtage Technology Group Limited Dynamic burn-in systems and apparatuses
US7589520B2 (en) * 2006-12-05 2009-09-15 Delta Design, Inc. Soak profiling
US7991955B2 (en) * 2006-12-13 2011-08-02 Advanced Micro Devices, Inc. Method and apparatus to achieve more level thermal gradient
TWI395276B (en) * 2008-10-27 2013-05-01 King Yuan Electronics Co Ltd Chip can be expanded to control the number of signal burner
TWI398646B (en) * 2009-08-14 2013-06-11 Inventec Appliances Corp Method of testing and verification
JP5758790B2 (en) * 2011-12-14 2015-08-05 Necフィールディング株式会社 STRESS TEST SYSTEM AND METHOD, STRESS TEST CONTROL DEVICE AND ITS CONTROL METHOD AND CONTROL PROGRAM, COOLING / HEATING DEVICE, AND TEST PROGRAM
CN104048694B (en) * 2013-03-13 2016-12-28 环旭电子股份有限公司 Test equipment and method of testing
US9506977B2 (en) 2014-03-04 2016-11-29 International Business Machines Corporation Application of stress conditions for homogenization of stress samples in semiconductor product acceleration studies
US20150277393A1 (en) * 2014-04-01 2015-10-01 Qualcomm Incorporated Integrated circuit dynamic de-aging
CN105807157B (en) * 2016-03-10 2020-09-04 深圳市硅格半导体有限公司 High-temperature aging test system

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5126656A (en) * 1991-05-31 1992-06-30 Ej Systems, Inc. Burn-in tower
JPH08213438A (en) * 1995-02-06 1996-08-20 Tokyo Electron Ltd Inspecting method and inspecting apparatus

Family Cites Families (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3746604B2 (en) * 1997-12-09 2006-02-15 株式会社ルネサステクノロジ Semiconductor device and manufacturing method thereof
US5030905A (en) 1989-06-06 1991-07-09 Hewlett-Packard Company Below a minute burn-in
GB2248151A (en) * 1990-09-24 1992-03-25 Philips Electronic Associated Temperature sensing and protection circuit.
JPH0536793A (en) 1991-07-31 1993-02-12 Sumitomo Electric Ind Ltd Method and apparatus for burn-in
CA2073886A1 (en) 1991-07-19 1993-01-20 Tatsuya Hashinaga Burn-in apparatus and method
JPH05196700A (en) 1992-01-22 1993-08-06 Sharp Corp Integrated circuit having test function
US5457400A (en) * 1992-04-10 1995-10-10 Micron Technology, Inc. Semiconductor array having built-in test circuit for wafer level testing
US5557559A (en) * 1992-07-06 1996-09-17 Motay Electronics, Inc. Universal burn-in driver system and method therefor
US6058497A (en) * 1992-11-20 2000-05-02 Micron Technology, Inc. Testing and burn-in of IC chips using radio frequency transmission
US5391502A (en) 1993-08-27 1995-02-21 Vlsi Technology, Inc. Per-wafer method for globally stressing gate oxide during device fabrication
US5422832A (en) * 1993-12-22 1995-06-06 Advanced Micro Devices Variable thermal sensor
GB9420320D0 (en) * 1994-10-08 1994-11-23 Honeywell Sa Electronic apparatus
US5798653A (en) * 1995-04-20 1998-08-25 Sun Microsystems, Inc. Burn-in system for reliable integrated circuit manufacturing
US5822218A (en) 1996-08-27 1998-10-13 Clemson University Systems, methods and computer program products for prediction of defect-related failures in integrated circuits
CN1088899C (en) * 1997-07-18 2002-08-07 联华电子股份有限公司 Dynamic memory module capable of being pre-aging tested and its circuit board
US6140860A (en) 1997-12-31 2000-10-31 Intel Corporation Thermal sensing circuit
US6119255A (en) * 1998-01-21 2000-09-12 Micron Technology, Inc. Testing system for evaluating integrated circuits, a burn-in testing system, and a method for testing an integrated circuit
JP3259679B2 (en) * 1998-03-23 2002-02-25 日本電気株式会社 Semiconductor memory burn-in test circuit
US6060895A (en) 1998-04-20 2000-05-09 Fairchild Semiconductor Corp. Wafer level dielectric test structure and related method for accelerated endurance testing
JP2000097990A (en) 1998-09-24 2000-04-07 Mitsubishi Electric Corp Burn-in tester for semiconductor device
JP2000206176A (en) 1999-01-07 2000-07-28 Nippon Scientific Co Ltd Burn-in apparatus
JP2000206201A (en) 1999-01-20 2000-07-28 Mitsubishi Electric Corp Semiconductor integrated circuit
JP4054473B2 (en) * 1999-02-22 2008-02-27 株式会社アドバンテスト Electronic component testing apparatus and electronic component testing method
US6717530B1 (en) * 1999-08-30 2004-04-06 Texas Instruments Incorporated Multiple temperature threshold sensing having a single sense element
GB0000067D0 (en) * 2000-01-06 2000-02-23 Delta Electrical Limited Current detector and current measurement apparatus including such detector with temparature compensation
AU2001243200A1 (en) * 2000-02-22 2001-09-03 Don Mccord Method and system for wafer and device-level testing of an integrated circuit
US6980016B2 (en) * 2001-07-02 2005-12-27 Intel Corporation Integrated circuit burn-in systems
US6774653B2 (en) * 2001-08-22 2004-08-10 Sun Microsystems, Inc. Two-pin thermal sensor calibration interface
US6924636B2 (en) * 2003-11-10 2005-08-02 Unisys Corporation System for testing one or more groups of IC-chips while concurrently loading/unloading another group
US7199597B2 (en) * 2004-02-16 2007-04-03 Delta Design, Inc. Dual feedback control system for maintaining the temperature of an IC-chip near a set-point
US7042240B2 (en) * 2004-02-27 2006-05-09 Wells-Cti, Llc Burn-in testing apparatus and method
US7167806B2 (en) * 2004-08-17 2007-01-23 International Business Machines Corporation Method and system for measuring temperature and power distribution of a device
US7103495B2 (en) * 2004-09-17 2006-09-05 Kabushiki Kaisha Toshiba System and method for burn-in test control
US7091737B2 (en) * 2004-10-01 2006-08-15 Intel Corporation Apparatus and methods for self-heating burn-in processes
US20070030019A1 (en) * 2005-08-04 2007-02-08 Micron Technology, Inc. Power sink for IC temperature control

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5126656A (en) * 1991-05-31 1992-06-30 Ej Systems, Inc. Burn-in tower
JPH08213438A (en) * 1995-02-06 1996-08-20 Tokyo Electron Ltd Inspecting method and inspecting apparatus

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1996, no. 12 26 December 1996 (1996-12-26) *
SUYKO A ET AL: "Development of a burn-in time reduction algorithm using the principles of acceleration factors", PROCEEDINGS OF THE ANNUAL RELIABILITY PHYSICS SYMPOSIUM. LAS VEGAS, APR. 9 - 11, 1991, NEW YORK, IEEE, US, vol. SYMP. 29, 9 April 1991 (1991-04-09), pages 264 - 270, XP010041346, ISBN: 0-87942-680-2 *

Also Published As

Publication number Publication date
KR100873917B1 (en) 2008-12-15
JP2004534233A (en) 2004-11-11
US7449904B2 (en) 2008-11-11
MY142735A (en) 2010-12-31
TWI224199B (en) 2004-11-21
CN1610835A (en) 2005-04-27
CN100409021C (en) 2008-08-06
US20050240844A1 (en) 2005-10-27
US20030001604A1 (en) 2003-01-02
US6980016B2 (en) 2005-12-27
KR20040008251A (en) 2004-01-28

Similar Documents

Publication Publication Date Title
US7449904B2 (en) Integrated circuit burn-in methods and apparatus
US7519880B1 (en) Burn-in using system-level test hardware
US6757857B2 (en) Alternating current built in self test (AC BIST) with variable data receiver voltage reference for performing high-speed AC memory subsystem self-test
JP5288454B2 (en) System, method and computer program for classifying IC chips based on thermal design points
US7358714B2 (en) Testing method and testing apparatus
US20020147564A1 (en) Digital temperature sensor (DTS) system to monitor temperature in a memory subsystem
JP4768710B2 (en) System and method for reducing temperature variations during burn-in
US8234511B2 (en) Speed binning for dynamic and adaptive power control
US8442784B1 (en) Adaptive power control based on pre package characterization of integrated circuits
US6489912B2 (en) Analog-to-digital converter for monitoring VDDQ and dynamically updating programmable Vref when using high-frequency receiver and driver circuits for commercial memory
US6901303B2 (en) Method and apparatus for controlling fans and power supplies to provide accelerated run-in testing
JP2009217830A (en) Microprocessor, integrated circuit module including microprocessor, electronic device, computer, method for operating and manufacturing microprocessor, and data structure for microprocessor
CN107621865A (en) Series-fed circuit and its powering method, dig ore deposit machine, server, equipment
US6694492B1 (en) Method and apparatus for optimizing production yield and operational performance of integrated circuits
KR100865190B1 (en) Self-heating burn-in
US6965208B2 (en) Motor speed detecting device for use between motor and system
US6987399B2 (en) Systems and method for testing and recording temperatures of a CPU
US7987399B2 (en) System and method for electronic device development
US20090322344A1 (en) Method and apparatus for testing electronic device
US7282938B2 (en) Testing apparatus and method for providing temperature stress to electronic component
Hamilton Thermal aspects of burn-in of high power semiconductor devices
JP2007232620A (en) Semiconductor evaluation method, specimen mounting substrate, and semiconductor evaluation device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1020047000041

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2003510975

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 20028172086

Country of ref document: CN

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase