WO2003098634A2 - Magnetoresistive memory cell array and mram memory comprising such array - Google Patents
Magnetoresistive memory cell array and mram memory comprising such array Download PDFInfo
- Publication number
- WO2003098634A2 WO2003098634A2 PCT/IB2003/002019 IB0302019W WO03098634A2 WO 2003098634 A2 WO2003098634 A2 WO 2003098634A2 IB 0302019 W IB0302019 W IB 0302019W WO 03098634 A2 WO03098634 A2 WO 03098634A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- column
- cell
- row
- line
- read
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/16—Multiple access memory array, e.g. addressing one storage element via at least two independent addressing line groups
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1653—Address circuits or decoders
- G11C11/1655—Bit-line or column circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1653—Address circuits or decoders
- G11C11/1657—Word-line or row circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1673—Reading or sensing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
Definitions
- Magnetoresistive memory cell array and MRAM memory comprising such array
- the present invention relates to a matrix of magnetoresistive memory cells and to non-volatile magnetic memories, more particularly to magnetoresistive random access memories (MRAMs), comprising such a matrix and methods of operating the same.
- MRAMs magnetoresistive random access memories
- MRAM Magnetic or Magnetoresistive Random Access Memory
- SRAM static RAM
- each cell in an MRAM array must be able to store at least two states which represent either a "l" or a "0".
- MR magnetoresistive
- GMR Giant Magneto-Resistance
- TMR Tunnel Magneto-Resistance
- MTJ Magnetic Tunnel Junction
- SDT Spin Dependent Tunneling
- the effective in-plane resistance of the composite multilayer structure is smallest when the magnetization directions of the films are parallel and largest when the magnetization directions of the films are anti-parallel. If a thin dielectric interlayer is placed between two ferromagnetic or ferrimagnetic films, tunneling current between the films is observed to be the largest (or thus resistance to be the smallest) when the magnetization directions of the films are parallel and tunneling current between the films is the smallest (or thus resistance the largest) when the magnetization directions of the films are anti-parallel. Magneto-resistance is usually measured as the percentage increase in resistance of the above structures going from parallel to anti-parallel magnetization states.
- TMR devices provide higher percentage magneto-resistance than GMR structures, and thus have the potential for higher signals and higher speed. Recent results indicate tunneling giving over 40% magneto-resistance, compared to 6-9% magneto-resistance in good GMR cells.
- a magnetic tunnel junction magnetoresistive random access memory comprises a plurality of magnetoresistive memory cells 1 arranged in an array.
- One such prior art memory cell 1 is shown in Fig. 1.
- Each memory cell 1 comprises a magnetoresistive memory element 2, a first intersection of a digit line 4 and a bit line 6, and a second intersection of the bit line 6 and a word line 8.
- the memory cells 1 are coupled in series in columns by means of the bit lines 6 and coupled in series in rows by means of the digit lines 4 and word lines 8, thus forming the array.
- the magnetoresistive memory elements 2 used are magnetic tunnel junctions (MTJs).
- MTJ memory elements 2 generally include a non-magnetic conductor forming a lower electrical contact, a pinned magnetic layer, a dielectric barrier layer positioned on the pinned layer, and a free magnetic layer positioned on the dielectric ' barrier layer, with an upper contact on the free magnetic layer.
- the pinned magnetic layer and the free magnetic layer may both be composed of e.g. NiFe, and the dielectric barrier layer may e.g. be made of AlOx.
- the pinned layer of magnetic material has a magnetic vector that always points in the same direction.
- the magnetic vector of the free layer is free, but constrained by the physical size of the layer, to point in either of two directions: parallel or anti-parallel with the magnetization direction of the pinned layer.
- An MTJ memory element 2 is used by connecting it in a circuit such that electricity can flow vertically through the element 2 from one of the magnetic layers to the other.
- the MTJ cell 1 can be electrically represented by a resistor R in series with a switching element such as a transistor T, as shown in Fig. 1.
- the size of the resistance of the resistor R depends on the orientation of the magnetic vectors of the free and pinned magnetic layers of the memory element 2.
- the MTJ element 2 has a relatively high resistance (HiRes) when the magnetic vectors point in opposite directions, and it has a relatively low resistance (LoRes) when the magnetic vectors point in the same direction.
- FIG. 2 Cross-section and top views of an MTJ cell 1 according to the prior art are shown in Fig. 2, and a diagrammatic elevational view of a 2x2 array of prior art cells is shown in Fig. 3.
- orthogonal conductive lines 4, 6 pass under and over each bit or memory element 2, carrying current that produces the switching field.
- Each bit is designed so that it will not switch when current is applied to just one line, but will switch when current is flowing through both lines that cross at the selected bit (switching will occur only if the magnetic vector of the free layer is not in accordance with the direction of the switching field).
- Digit lines 4 and bit lines 6 are provided in an array of MTJ memory cells 1, where the digit lines 4 travel along the rows of the array on one side of the memory elements 2, and the bit lines 6 travel down the columns of the array on the opposite side of the memory elements 2.
- the structure in Fig. 3 is partially inverted for clarity purposes: digit lines 4 physically run underneath the MTJ elements 2 (at that side of the MTJ elements 2 oriented towards the substrate in which the transistor T is provided), and bit lines 6 physically run over the MTJ elements 2 (at that side of the MTJ elements 2 oriented away from the substrate in which the transistor T is provided). However, if drawn that way, the bit lines 6 would obscure the magnetoresistive elements 2, which are the more relevant parts of the drawing.
- Each memory element 2 is a layered structure comprising a fixed or pinned layer 10, a free layer 12 and a dielectric barrier 14 in between. By applying a small voltage over the sandwich of ferromagnetic or ferrimagnetic layers 10, 12 with the dielectric 14 therebetween, electrons can tunnel through the dielectric barrier 14.
- the memory element 2 is connected to the transistor T by means of an interconnect layer 16 and a plurality of metalization layers 18 and vias 20. There is a galvanic connection 22 between the memory element 2 and the bit line 6.
- the transistor T of each memory cell 1 is connected to a ground line 24.
- Fig. 4 In write or program mode, represented in Fig. 4, required currents flow through selected digit lines 4 and bit lines 6 so that at their intersection a peak magnetic field is generated, sufficient to switch the polarization of the free layer 12 of the MTJ element 2, so as to switch the resistance of the MTJ cell 2 from the LoRes (low resistance) state to the HiRes (high resistance) state or vice versa (depending on the direction of the current through the bit line 6).
- the transistor T in the selected memory cell 1 is in the cut- off state by keeping the voltage on the word line 8 low (0 volt).
- the left cell is selected to be programmed.
- the current through the left bit line 6 is common for both the left cell and all other cells on that column.
- the MTJ elements 2 in reference memory cells are not programmed, and their resistance value always remains at, for example, the minimum level.
- a memory cell 1 is selected by driving the word line 8 of that cell to V DD and in that way selecting a row and turning on all transistors. Current is sent through the bit line 6 of the column in which the selected cell is located. Since, of the memory cells in that column, only the transistor associated with a selected MTJ cell 1 is activated, current can only flow from the selected bit line 6 to the ground line 24 through the selected cell 1. Generally, during a readout operation of the whole or a part of the memory array, a first bit line 6 will be activated, and the word lines 8 will then be sampled sequentially, i.e. for each cell of each row.
- a sense current has to be applied perpendicular to the layer planes (CPP - current perpendicular to plane) because the electrons have to tunnel through the barrier layer. It is a disadvantage of the known MRAM memories that it is not possible to read one memory cell while writing another memory cell on the same row or column.
- the present invention describes a matrix with magnetoresistive memory cells arranged in logically organized rows and columns, wherein each memory cell includes a magnetoresistive element.
- the matrix furthermore comprises means for simultaneously reading from one cell in a column and writing to another cell in a column, or means for simultaneous reading from one cell in a row and writing to another cell in the same row.
- the means for simultaneously reading and writing in a row or a column may comprise a first column line and a second column line for each column, the first column line being a write bit line and the second column line being a read bit line.
- the first column line is then a continuous conductive strip which is magnetically couplable to the magnetoresistive element of each of the memory cells of the column
- the second column line is a continuous conductive strip which is electrically couplable to an electrode of each of the same magnetoresistive elements of the memory cells of the column to which the first column line is magnetically couplable.
- Each row may have a digit line and a word line and each cell may have a switching element for connecting another electrode of the magnetoresistive element to a voltage source.
- the digit line is a continuous conductive strip which is magnetically couplable to the magnetoresistive element of each of the memory cells of a row and the word line is a continuous strip electrically connected to each of the switching elements of a row.
- a closest approach distance of the first column line to the magnetoresistive element of a cell may be smaller than a closest approach distance of the second column line to the same magnetoresistive element.
- the magnetoresistive elements in the matrix may comprise a magnetic tunnel junction (MTJ).
- a matrix according to the present invention may be connected to selecting circuitry for selecting a cell to be read and a cell to be written, so as to form a read- while- write MRAM memory.
- the selecting circuitry may comprise a row select decoder and a column select decoder.
- the selecting circuitry may be adapted to provide electrical energy to the first and second column lines, the digit lines and the word lines for simultaneous reading of one cell in a column and writing to another cell in the same column or reading from one cell in a row and writing to another cell in the same row.
- a row current source may be connected to the row select decoder for providing a selected digit line with electrical energy.
- a write bit line current source may be connected to the column select decoder for providing a selected write bit line with electrical energy.
- sense amplifiers connectable to the second column lines may be provided for sensing current in the second column lines for reading out selected memory cells.
- a method of operating a matrix with magnetoresistive memory cells arranged in logically organized rows and columns, each cell including a magnetoresistive element comprises simultaneously reading from one cell in a column and writing to another cell in the same column or simultaneously reading from one cell in a row and writing of another cell in the same row.
- the method may furthermore comprise a selecting step for selecting one row for reading and another row for writing or selecting one column for reading and another column for writing.
- the selecting step may include providing electrical energy to a write bit line which is magnetically couplable to the magnetoresistive element to be written, to a read bit line which is electrically couplable to a first electrode of the magnetoresistive element to be read, to a digit line which is magnetically couplable to the memory element to be written and to a word line which is electrically connected to a switching element for connecting a second electrode of the magnetoresistive element to be read to a voltage source.
- Fig. 1 is an electrical representation of an MTJ cell for connection in an array according to the prior art.
- Fig. 2 shows a cross-section and a schematic top view of an MTJ cell with line 6 partly removed according to the prior art.
- Fig. 3 is a diagrammatic elevational view of a 2x2 array of MTJ cells according to the prior art.
- Fig. 4 illustrates the conventional process of programming an MTJ memory cell.
- Fig. 5 illustrates the conventional process of reading an MTJ memory cell.
- Fig. 6 is an electrical representation of an MTJ cell for connection in an array according to an embodiment of the present invention.
- Fig. 7 shows a cross-section and a partly sectioned top view of an MTJ cell according to an embodiment of the present invention.
- Fig. 8 shows an electrical representation of a 2x2 matrix of MTJ cells according to an embodiment of the present invention.
- Fig. 9 shows a schematic block diagram of the matrix of Fig. 8.
- Fig. 10 is a diagrammatic elevational view of the 2x2 matrix of Fig. 8, wherein the magnetoresistive memory elements are MTJ elements.
- Fig. 11 shows a simplified block schematic of an MRAM memory according to an embodiment of the present invention.
- the same reference numbers refer to the same or analogous elements.
- the terms “column” and “row” are used to describe sets of array elements which are linked together.
- the linking can be in the form of a Cartesian array of rows and columns however the present invention is not limited thereto.
- columns and rows can be easily interchanged and it is intended in this disclosure that these terms be interchangeable.
- non-Cartesian arrays may be constructed and are included within the scope of the " invention. Accordingly the terms “row” and “column” should be interpreted widely. To facilitate in this wide interpretation, the claims refer to logically organized rows and columns. By this is meant that sets of memory elements are linked together in a topologically linear intersecting manner however, that the physical or topographical arrangement need not be so.
- the rows may be circles and the columns radii of these circles and the circles and radii are described in this invention as "logically organized" rows and columns.
- specific names of the various lines e.g. bit line, word line, digit line, etc. are intended to be generic names used to facilitate the explanation and to refer to a particular function and this specific choice of words is not intended to limit the invention.
- FIG. 6 An MTJ memory cell, which can be used in a memory array according to an embodiment of the present invention, is shown schematically in Fig. 6 and in cross-section and in partly sectioned topview in Fig. 7.
- two bit lines are provided: a read bit line 32 and a write bit line 34.
- the write bit line 34 is not connected, and thus not electrically couplable, to the MTJ element 2. It is however magnetically coupled to the MTJ element 2 when current is flowing therein.
- the read bit line 32 is galvanically connected to the MTJ element 2, e.g.
- FIG. 8 A diagrammatic elevational view is shown in Fig. 10. It is to be noted that Fig. 8 to Fig. 11 concern a 2x2 array only. In reality the memory array 38 will generally be a lot larger. It is furthermore to be noted that the structure in Fig.
- digit lines 4 physically run underneath the MTJ elements 2 (at that side of the MTJ elements 2 oriented towards the substrate in which the transistor T is provided), and write bit lines 34 physically run over the MTJ elements 2 (at that side of the MTJ elements 2 oriented away from the substrate in which the transistor T is provided).
- Read bit lines 32 are physically located adjacent write bit lines 34. However, if drawn that way, the read and write bit lines 32, 34 would obscure the magnetoresistive elements 2.
- bit lines 32, 34 are common for all memory cells 30 in one column of the memory array 38, and that digit lines 4 and word lines 8 are common for all memory cells 30 in a row of the memory array 38.
- a word line 8 is connected to a switching element T in each cell, e.g. to a transistor switching element.
- the space Dl between the read bit line 32 and the write bit line 34 is preferably the minimum metal pitch of the manufacturing process in which the MRAM cells 30 are made, e.g. typically limited by lithography.
- the width D2 of the read bit lines 32 is preferably as close as possible to the minimum metal width of the manufacturing process with which the MRAM cells 30 are made, e.g. typically limited by lithography. It may be somewhat larger than this minimum width, however.
- the width D3 of the write bit lines 34 is preferably at least that width that substantially covers the MTJ element 2.
- the distance D4 between the MTJ element 2 and the write bit line 34 is somewhat larger than in a conventional MRAM cell 1. It should, however, preferably be kept as small as possible. As an example, the distance D4 can be equal or less than a regular oxide thickness between two subsequent metallization layers.
- Blocks 40, 42, 44, 46, 48 form together selecting circuitry.
- cell A is selected for write. This means that the appropriate write bit line 34 is connected through a "bit line or column select” block 42 to a “write bit line current source” 44.
- the "precoders and logic” block 40 together with a “row select decoder” 46 selects cell A also for write, which means that the appropriate digit line 4 is connected with a "digit line current source” 48.
- the word line 8 of the cell to be written in is set to a value to turn off the associated switching element T, e.g. in case of a transistor, for instance, zero volt.
- the relative resistance change between HiRes and LoRes depends on the voltage applied to the bit line: it is about 25% at a bit line voltage of 0.6V, about 35% at a bit line voltage of 0.3 V and about 45% at a bit line voltage of 0.1 V.
- the write current through the write bit line 34 is between 0.5 mA and 5 niA.
- the write current in the MRAM cell 30 according to the present invention needs to be somewhat higher than in prior art devices, because the distance between line 34 and the magnetic layers of the memory element is slightly larger than when the prior art write bit line 6 was attached to the memory element 2.
- the write current to be used depends on the size of the memory element 2 and on the technology used.
- cell C (fig. 8) is selected for read.
- the "bit line or column select” block 42 connects the read bit line 32 of cell C (which happens to be also the read bit line 32 of cell A in the example given) with the "sense amplifiers" 50.
- the "row select decoder” 46 applies to the word line 8 of the row on which cell C is located, a voltage suitable to turn the associated switching element T in the on-state. For example in case of a transistor as switching element T, the applied voltage can be Vdd.
- the read bit line 32 is electrically coupled to the MTJ element 2.
- the state of the memory cell 30 is determined by measuring the resistance of memory element 2 when a sense current much smaller than the write currents (typically in the ⁇ A range), is passed perpendicularly through the memory element 2.
- the magnetic field of this sense or read current is negligible and does not affect the magnetic state of the memory cell 30.
- the probability of tunneling of charge carriers across the tunnel barrier layer 14 depends on the relative alignment of the magnetic moments of the free layer 12 and the pinned layer 10. The tunneling probability of the charge carriers is highest, and thus the resistance lowest, when the magnetic moments of both layers are aligned. The tunneling probability of the charge carriers is lowest, and thus the resistance highest, when the magnetic moments are anti- aligned.
- the two possible magnetization directions of the free layer uniquely define two possible bit states (0 or 1) for the memory cell.
- Cell A can thus be written, and cell C can be read at the same time, cell A and cell C being two cells on the same column of the array.
- the matrix or array 38 described can be used in a read- while-write operation.
- the write bit line 34 of cell A and the digit line 4 of cell A are connected to their respective current sources 44, 48. Furthermore, the read bit line 32 of cell A is disabled by disconnecting it from the sense amplifiers 50. For cell B, the write bit line 34 is disabled of course, but the read bit line 32 of cell B is connected to the sense amplifiers 50. Also the word line 8 of the switching element, e.g. selecting transistor T of cell B (and automatically for cell A, but this does not have consequences) is applied with a voltage which sets the switching element, e.g. selecting transistor T in the on-state. Now cell A can be written and cell B can be read at the same time, cell A and cell B being two cells on the same row of the array.
- a high current (mA range) in the write bit line 34 will induce a magnetic field.
- a small current will flow in the ⁇ A range, which is basically the current through the read MTJ and the switching element, e.g. the selecting transistor of the MRAM cell.
- This small current will cause only a small magnetic field, which does not influence the storage state of the MTJ. It is noted that this small magnetic field in the read bit line 32 is in distance farther away from the MTJ element 2 than the write bit line 34, which reduces the effect of the small magnetic field on the MTJ element 2 even further.
- the speed of operation of the MRAM memory array 38 can be doubled with regard to the speed of a prior art MRAM memories with one bit line because write and read operations on different cells can now be done simultaneously. For example, in 0.6 ⁇ m technology, a write or read speed of 18ns can be reached. In future more advanced technologies, still higher read and write speeds will be possible.
- an MRAM memory according to the present invention can also be used for separate read and write operations by only selecting one memory cell at a time. Read and write operations can also be carried out at the same moment on different cells when they are located on different rows and columns. It is to be understood that although specific constructions and configurations, as well as materials, have been discussed herein for devices according to the present invention, deviations can be made therein without departing from the spirit and scope of the present invention.
- the switching element T can also be connected between the read bit line 32 and the memory element 2 (instead of between the memory element 2 and the ground line 24).
- the switching element T can again be switched on or off by means of a word line 8.
- the switching element T may be for example a transistor, the word line 8 being connected to its gate. In this case, a memory element 2 is only electrically connected to the read bit line 32 at the moment of being read.
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/515,155 US7095648B2 (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and MRAM memory comprising such array |
KR10-2004-7018684A KR20050004160A (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and mram memory comprising such array |
JP2004506038A JP2006501587A (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and MRAM memory including this array |
AU2003230126A AU2003230126A1 (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and mram memory comprising such array |
EP03722969A EP1573742A2 (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and mram memory comprising such array |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP02077000 | 2002-05-22 | ||
EP02077000.4 | 2002-05-22 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2003098634A2 true WO2003098634A2 (en) | 2003-11-27 |
WO2003098634A3 WO2003098634A3 (en) | 2005-09-29 |
Family
ID=29433171
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2003/002019 WO2003098634A2 (en) | 2002-05-22 | 2003-05-16 | Magnetoresistive memory cell array and mram memory comprising such array |
Country Status (7)
Country | Link |
---|---|
US (1) | US7095648B2 (en) |
EP (1) | EP1573742A2 (en) |
JP (1) | JP2006501587A (en) |
KR (1) | KR20050004160A (en) |
AU (1) | AU2003230126A1 (en) |
TW (1) | TW200404308A (en) |
WO (1) | WO2003098634A2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006031795A (en) * | 2004-07-14 | 2006-02-02 | Renesas Technology Corp | Nonvolatile semiconductor memory |
CN1734662B (en) * | 2004-04-19 | 2010-06-09 | 三星电子株式会社 | Magnetic tunnel junction structures, magnetic random access memory cells employing the same and photomasks used in formation thereof |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7372722B2 (en) * | 2003-09-29 | 2008-05-13 | Samsung Electronics Co., Ltd. | Methods of operating magnetic random access memory devices including heat-generating structures |
US7369428B2 (en) * | 2003-09-29 | 2008-05-06 | Samsung Electronics Co., Ltd. | Methods of operating a magnetic random access memory device and related devices and structures |
KR100615089B1 (en) * | 2004-07-14 | 2006-08-23 | 삼성전자주식회사 | Magnetic random access memory with low switching current |
US7463507B2 (en) * | 2005-11-09 | 2008-12-09 | Ulrike Gruening-Von Schwerin | Memory device with a plurality of memory cells, in particular PCM memory cells, and method for operating such a memory cell device |
KR100735748B1 (en) | 2005-11-09 | 2007-07-06 | 삼성전자주식회사 | Semiconductor devices including memory cells employing variable resistors as data storage elements, systems employing the same and methods of operating the same |
KR100735750B1 (en) | 2005-12-15 | 2007-07-06 | 삼성전자주식회사 | Semiconductor devices including a reference cell block and sense amplification units for generating a plurality of uniform reference data and systems employing the same |
US7577021B2 (en) * | 2007-11-21 | 2009-08-18 | Magic Technologies, Inc. | Spin transfer MRAM device with separated CPP assisted writing |
KR100833327B1 (en) | 2007-12-11 | 2008-05-28 | 한양대학교 산학협력단 | Nonvolatile memory device and the writing method of the same |
KR20100129808A (en) | 2009-06-02 | 2010-12-10 | 삼성전자주식회사 | Method of preventing coupling noises in a non-volatile memory device capable of performing read-while-write operations |
US8064246B2 (en) * | 2009-12-10 | 2011-11-22 | John Casimir Slonczewski | Creating spin-transfer torque in oscillators and memories |
US8063460B2 (en) * | 2009-12-18 | 2011-11-22 | Intel Corporation | Spin torque magnetic integrated circuits and devices therefor |
US8796794B2 (en) | 2010-12-17 | 2014-08-05 | Intel Corporation | Write current reduction in spin transfer torque memory devices |
KR102261817B1 (en) | 2014-12-15 | 2021-06-07 | 삼성전자주식회사 | Resistive Memory Device and Resistive Memory System including a plurality of layers and Operating Method thereof |
KR102477093B1 (en) | 2015-10-13 | 2022-12-13 | 삼성전자주식회사 | Apparatus and Method for performing Fourier transform |
US10224368B2 (en) | 2017-06-30 | 2019-03-05 | Qualcomm Incorporated | Voltage-switched magneto-resistive random access memory (MRAM) employing separate read operation circuit paths from a shared spin torque write operation circuit path |
KR20210126436A (en) | 2020-04-10 | 2021-10-20 | 삼성전자주식회사 | Memory device for write operation including verification and operating method thereof |
DE102021107045A1 (en) | 2021-03-10 | 2022-09-15 | Elmos Semiconductor Se | Computer system for an engine control with a program memory and a data memory |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4964081A (en) | 1989-08-11 | 1990-10-16 | Cray Research, Inc. | Read-while-write ram cell |
EP1094467A2 (en) | 1999-10-19 | 2001-04-25 | Motorola, Inc. | Processing equipment with embedded MRAMS including dual read ports |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1991007754A1 (en) * | 1989-11-13 | 1991-05-30 | Cray Research, Inc. | Read-while-write-memory |
US5347485A (en) * | 1992-03-03 | 1994-09-13 | Mitsubishi Denki Kabushiki Kaisha | Magnetic thin film memory |
US6215707B1 (en) * | 2000-04-10 | 2001-04-10 | Motorola Inc. | Charge conserving write method and system for an MRAM |
US6563743B2 (en) * | 2000-11-27 | 2003-05-13 | Hitachi, Ltd. | Semiconductor device having dummy cells and semiconductor device having dummy cells for redundancy |
DE10118197C2 (en) * | 2001-04-11 | 2003-04-03 | Infineon Technologies Ag | Integrated magnetoresistive semiconductor memory device and method for describing the same |
US6611455B2 (en) * | 2001-04-20 | 2003-08-26 | Canon Kabushiki Kaisha | Magnetic memory |
US6498747B1 (en) * | 2002-02-08 | 2002-12-24 | Infineon Technologies Ag | Magnetoresistive random access memory (MRAM) cross-point array with reduced parasitic effects |
-
2003
- 2003-05-16 AU AU2003230126A patent/AU2003230126A1/en not_active Abandoned
- 2003-05-16 JP JP2004506038A patent/JP2006501587A/en active Pending
- 2003-05-16 KR KR10-2004-7018684A patent/KR20050004160A/en not_active Application Discontinuation
- 2003-05-16 WO PCT/IB2003/002019 patent/WO2003098634A2/en active Application Filing
- 2003-05-16 EP EP03722969A patent/EP1573742A2/en not_active Withdrawn
- 2003-05-16 US US10/515,155 patent/US7095648B2/en not_active Expired - Lifetime
- 2003-05-19 TW TW092113473A patent/TW200404308A/en unknown
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4964081A (en) | 1989-08-11 | 1990-10-16 | Cray Research, Inc. | Read-while-write ram cell |
EP1094467A2 (en) | 1999-10-19 | 2001-04-25 | Motorola, Inc. | Processing equipment with embedded MRAMS including dual read ports |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1734662B (en) * | 2004-04-19 | 2010-06-09 | 三星电子株式会社 | Magnetic tunnel junction structures, magnetic random access memory cells employing the same and photomasks used in formation thereof |
JP2006031795A (en) * | 2004-07-14 | 2006-02-02 | Renesas Technology Corp | Nonvolatile semiconductor memory |
Also Published As
Publication number | Publication date |
---|---|
TW200404308A (en) | 2004-03-16 |
WO2003098634A3 (en) | 2005-09-29 |
KR20050004160A (en) | 2005-01-12 |
EP1573742A2 (en) | 2005-09-14 |
AU2003230126A1 (en) | 2003-12-02 |
US7095648B2 (en) | 2006-08-22 |
US20060062067A1 (en) | 2006-03-23 |
JP2006501587A (en) | 2006-01-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101009891B1 (en) | Mram architecture for low power consumption and high selectivity | |
US7411815B2 (en) | Memory write circuit | |
US7095648B2 (en) | Magnetoresistive memory cell array and MRAM memory comprising such array | |
US7173848B2 (en) | Magnetic random access memory with memory cell stacks having more than two magnetic states | |
US6477077B2 (en) | Non-volatile memory device | |
US7206220B2 (en) | MRAM-cell and array-architecture with maximum read-out signal and reduced electromagnetic interference | |
JP2007518216A (en) | Separate write and read access architecture for magnetic tunnel junctions | |
US20020000597A1 (en) | Nonvolatile semiconductor memory device and method for recording information | |
KR20030074469A (en) | Magneto resistive storage device having a double tunnel junction | |
US6754097B2 (en) | Read operations on multi-bit memory cells in resistive cross point arrays | |
US6667901B1 (en) | Dual-junction magnetic memory device and read method | |
JP2003188359A (en) | Magneto-resistive device including magnetically soft synthetic ferrimagnet reference layer | |
US7061795B2 (en) | Magnetic random access memory device | |
US6933550B2 (en) | Method and system for providing a magnetic memory having a wrapped write line | |
US7796421B2 (en) | Programmable magnetic read only memory (MROM) | |
US6747335B1 (en) | Magnetic memory cell | |
KR20050085158A (en) | Magnetic memory architecture with shared current line | |
US7986548B2 (en) | Current re-routing scheme for serial-programmed MRAM | |
CN117321975A (en) | Magnetic random access memory and electronic equipment |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2003722969 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2006062067 Country of ref document: US Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10515155 Country of ref document: US Ref document number: 2004506038 Country of ref document: JP Ref document number: 1020047018684 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1020047018684 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2003722969 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 10515155 Country of ref document: US |