WO2004073175A2 - Adaptive input logic for phase adjustments - Google Patents
Adaptive input logic for phase adjustments Download PDFInfo
- Publication number
- WO2004073175A2 WO2004073175A2 PCT/US2004/001556 US2004001556W WO2004073175A2 WO 2004073175 A2 WO2004073175 A2 WO 2004073175A2 US 2004001556 W US2004001556 W US 2004001556W WO 2004073175 A2 WO2004073175 A2 WO 2004073175A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- delay
- delayed
- circuit
- register
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0814—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/133—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0818—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter comprising coarse and fine delay or phase-shifting means
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K2005/00013—Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
- H03K2005/00019—Variable delay
- H03K2005/00058—Variable delay controlled by a digital setting
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/0033—Correction by delay
- H04L7/0041—Delay of data signal
Definitions
- the present invention relates generally to electrical circuits and, more particularly, to adaptive input logic for performing phase adjustments.
- phase- locked loop PLL
- DLL delay-locked loop
- the PLL monitors and locks onto a reference signal, such as a system clock, to manage or synthesize various clock signals.
- the DLL also monitors and locks onto a reference signal (e.g., a system clock), but utilizes a delay line rather than a voltage controlled oscillator, to manage and provide the clock management function.
- a drawback of these types of systems is that the PLL and DLL methods often involve the generation of numerous clock signals and routing structures (e.g., a PLL or a DLL and associated clock distribution network for each type of I/O interface standard being supported), which is inefficient and consumes valuable circuit area and may result in difficult layout constraints. As a result, there is a need for an improved technique for managing clock and data timing relationships.
- input data is delayed by a coarse delay amount and a fine delay amount prior to receipt by data capture elements so as to match the timing of a clock received by the data capture elements.
- the input data delay may be statically and/or dynamically adjusted as a function of positive and/or negative clock edges on an individual input data basis (e.g., for each associated input pad). Consequently, by utilizing techniques discussed herein, conventional PLL and DLL circuits are not required to provide proper clock and data timing relationships.
- a circuit in accordance with one embodiment of the present invention, includes a delay circuit adapted to receive a first signal and apply a selectable delay to the first signal to provide a delayed first signal having a timing relationship relative to a clock signal; and a first register, coupled to the delay circuit, adapted to receive the delayed first signal and the clock signal and store the delayed first signal based upon a timing of the clock signal.
- an integrated circuit includes means for delaying an input signal to provide a plurality of delayed versions of the input signal with each having a different amount of delay applied; means for storing the plurality of delayed versions of the input signal relative to a clock signal; and means for controlling an amount of delay applied by the delaying means and determining which of the plurality of delayed versions of the input signal within the storing means to provide as an output signal.
- a method of controlling a timing relationship between an input signal and a clock signal includes receiving the input signal; delaying the input signal and providing a delayed version of the input signal; storing the delayed version of the input signal; and controlling an amount of delay applied to the input signal relative to a timing of the clock signal.
- FIG. 1 shows a block diagram illustrating adaptive input logic in accordance with an embodiment of the present invention.
- Fig. 2 shows a block diagram illustrating an exemplary implementation of an input data delay structure for a portion of the adaptive input logic in accordance with an embodiment of the present invention.
- Fig. 3 shows a block diagram illustrating an exemplary implementation of control logic for the adaptive input logic in accordance with an embodiment of the present invention.
- Fig. 4 shows an exemplary circuit implementation for a fine delay portion of the adaptive input logic in accordance with an embodiment of the present invention.
- Fig. 5 shows an exemplary circuit implementation of the adaptive input logic in accordance with an embodiment of the present invention.
- Fig. 6 shows an exemplary circuit implementation for an AILXOR portion of the adaptive input logic of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 7 shows an exemplary circuit implementation for an AILMUX portion of the adaptive input logic of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 8 shows an exemplary circuit implementation for an AILWAIT portion of the adaptive input logic of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 9 shows an exemplary circuit implementation for an AILMOVE portion of the adaptive input logic of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 10 shows an exemplary circuit implementation for an AILLOCK portion of the adaptive input logic of Fig. 5 in accordance with an embodiment of the present invention.
- the preferred embodiments of the present invention and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
- Fig. 1 shows a block diagram illustrating an adaptive input logic 100 in accordance with an embodiment of the present invention.
- Adaptive input logic 100 is a block diagram of a circuit that may be formed as part of an integrated circuit, such as a programmable logic device (e.g., a field programmable gate array (FPGA) or a complex programmable logic device (CPLD)) or incorporated into a design of an application specific integrated circuit (ASIC), to maintain data timing relationships relative to a clock.
- a programmable logic device e.g., a field programmable gate array (FPGA) or a complex programmable logic device (CPLD)
- ASIC application specific integrated circuit
- adaptive input logic 100 may be implemented as part of an FPGA input buffer to provide the necessary management (e.g., logic) to capture data from input pads, while maintaining desired data/clock timing requirements.
- Adaptive input logic 100 adjusts a delay of input data (e.g., on an individual pad basis), to compensate for timing issues, such as skew between the input clock and the input data.
- the timing relationship between the input clock and the input data may be monitored and maintained for the positive and/or the negative clock edges, such as for single data rate (SDR) and double data rate (DDR) applications.
- Adaptive input logic 100 includes a coarse delay 102, a fine delay 104, registers
- Coarse delay 102 receives a data signal on a data input lead 120 and provides a coarse delay adjustment (i.e., a timing delay) to the data signal, which is followed by fine delay 104 providing a fine delay adjustment to the data signal.
- coarse delay adjustment i.e., a timing delay
- fine delay 104 providing a fine delay adjustment to the data signal.
- the amount of delay applied to the data signal by coarse delay 102 and fine delay 104 is determined by control logic 114 via a coarse delay control signal and a fine delay control signal on respective leads 130 and 132 (where lead used herein may represent one or more signal paths, including a bus structure).
- the data signal is then stored in registers 106 and 108 (also referred to as input data capture elements) prior to being selectively read out by corresponding multiplexers 110 and 112 under control of control logic 114.
- the data signal (e.g., from an input pad of the integrated circuit) is delayed prior to reaching registers 106 and 108 to match a phase of a clock signal (on a clock input lead 118) received by registers 106 and 108.
- the data signal may be delayed (i.e., by coarse delay 102 and fine delay 104) to match the delay (or meet a minimum phase relationship) of the clock signal resulting from the propagation time of the path of the clock signal from an input pad, through a clock distribution network 116, to registers 106 and 108.
- Clock distribution network 116 may represent one type of clock routing structure or may represent a flexible clock routing structure that may be configured (e.g., programmed) into a number of custom routing configurations.
- Coarse delay 102 and fine delay 104 function to provide maximum flexibility for the amount of delay applied to the data signal. However, certain applications may only require coarse delay 102 or fine delay 104, such as when supporting only a limited number of similar I/O interface standards or where the clock signal and the data signal paths are well matched.
- Coarse delay 102 is utilized, for example, to match the delay of the data signal to the type of clock distribution network 116 at a specific environment setting (e.g., for expected process, voltage, and temperature (PVT) conditions).
- Fine delay 104 is utilized, for example, to compensate for a range of conditions, including for example a change in PVT conditions, system noise, skew variations of the data signal relative to the clock signal, and jitter effects, and statically and/or continuously adjust the delay of the data signal within a range centered around the setting of coarse delay 102.
- coarse delay 102 provides a coarse delay setting based upon expected conditions
- fine delay 104 provides an additional fine delay setting to fine tune the amount of delay of the data signal relative to the clock signal.
- Control logic 114 monitors the clock signal at registers 106 and 108 (i.e., from a lead 128) and output signals from registers 106 and 108 (i.e., from corresponding leads 126 and 124) and determines the amount of delay to be applied by coarse delay 102 and fine delay 104. For example, control logic 114 may be employed to maintain a programmable phase relationship between the clock signal and the data signal. Control logic 114 may also provide a lock signal (on a lead 122) when the timing relationship of the data signal relative to the clock signal is within desired (e.g., programmable) specifications for a given period of time, as explained in further detail herein.
- Control logic 114 may be programmed or commanded by control signals to control various settings (e.g., features or parameters) of adaptive input logic 100, which includes the timing relationship of the data signal relative to the clock signal. These settings may be set or programmed for example by memory (e.g., programmable random access memory (RAM) or static RAM (SRAM) as is typically found in a PLD), a programmable fuse, hardwired (e.g., a metal layer within an ASIC), and/or by user provided control signals received by control logic 114.
- RAM programmable random access memory
- SRAM static RAM
- control logic 114 may be programmed or commanded by control signals to control various settings (e.g., features or parameters) of adaptive input logic 100, which includes the timing relationship of the data signal relative to the clock signal. These settings may be set or programmed for example by memory (e.g., programmable random access memory (RAM) or static RAM (SRAM) as is typically found in a PLD), a programmable fuse, hardwired (
- these setting may include a clock/data margin, a delay range, a bit swapping, a register reset, a dynamic adjustment option, a run setting, and a logic reset.
- the clock/data margin sets the amount of delay margin permitted between data edges and clock edges.
- the delay range sets the range of delay permitted (e.g., from a narrow delay range to a wide delay range).
- the bit swapping provides the ability for the programmed delay, when reaching its maximum or minimum setting, to wrap around to the opposite setting.
- the register reset provides the capability of synchronously resetting control logic
- the dynamic adjustment option provides an on/off setting for dynamic delays, where for example the on setting permits control logic 114 to dynamically adjust (i.e., continuous or periodic) the amount of delay provided by coarse delay 102 and/or fine delay 104, while the off setting forces control logic 114 to maintain the static delay settings for coarse delay 102 and/or fine delay 104.
- the run setting when the dynamic adjustment option is set to allow dynamic delay adjustments, controls whether dynamic adjustments are performed. For example, if the run setting is asserted, then dynamic delay adjustments are allowed to occur, while if the run setting is not asserted, then dynamic delay adjustments are prevented (i.e., the current delay setting is not changed).
- the logic reset allows for an asynchronous reset or a synchronous reset.
- Fig. 2 shows a block diagram illustrating an exemplary implementation and application of an input data delay structure (IIDS) 200 for a portion of adaptive input logic 100 in accordance with an embodiment of the present invention.
- IIDS input data delay structure
- This exemplary implementation provides additional details for a data signal path, while additional details for an exemplary implementation of control logic 114 is described in reference to Fig. 3.
- coarse delay 102 receives the data signal on lead 120 and applies a coarse delay that approximately matches a clock delay (e.g., injection time) of the clock signal on lead 128, for example, from an input pad via lead 118, through clock distribution network 116, to registers 106 and 108.
- a clock delay e.g., injection time
- Clock distribution network 116 may represent numerous types of different clock distribution structures, such as found in a PLD, to meet the various clocking requirements that may be desired by a user's design. Therefore, coarse delay 102 provides various selectable delays to match the delay corresponding to a selected clock distribution structure of clock distribution network 116.
- the delay of the data signal may be adjusted to meet a minimum amount of margin for data setup and/or hold times at registers 106 and 108 (i.e., the input capture elements).
- the amount of margin is programmable by a user to adjust for different I/O interface standards (e.g., various specifications, such as frequency or data rate).
- the total amount of delay adjustment is also programmable or the input delay can be programmed to be a specific static delay.
- the amount of coarse delay, if any, applied by coarse delay 102 is determined by coarse delay control signal on lead 130 provided by control logic 114 (Fig. 1).
- Control logic 114 may represent, for example, a microprocessor or a microcontroller or logic circuits as described in reference to Fig. 3.
- the coarse delay control signal controls a multiplexer 202 to select the appropriate amount of delay applied to the data signal.
- the amount of delay may be selected by representative delays of a delay 0, a delay 1, a delay 2, ..., through a delay m, where the delay 0 represents a minimum delay or no delay and the delay m represents a maximum amount of delay, with "m" plus one being the number of delay choices available.
- the data signal may also be delayed by fine delay 104, as described above, to provide a smaller increment of delay than is available from coarse delay 102 (e.g., to adjust for physical and surrounding environmental conditions).
- the amount of delay applied by fine delay 104 is controlled by fine delay control signal on lead 132 from control logic 114.
- fine delay 104 may include a multi-stage delay element, with the amount of delay selectable by the fine delay control signal.
- the multi-stage delay element may include "n" stages, with each element stage having a different delay adjustment range and control settings and providing the data signal with a corresponding delay.
- the multi-stage delay element may include "n" stages, which may programmably select from a narrow range of delay or from a wider range of delay.
- the data signal (labeled data) is received by a plurality of delay elements 402 (which are separately referenced as delay elements 402(1), 402(2), ... through 402(n), where "n" represents the number of delay elements 402).
- Delay elements 402 may each represent a pair of inverters or any other type of delay element to provide a delay to the data signal.
- Multiplexers 404 through 418 select from a number of taps among delay elements 402, as shown, to provide a corresponding output signal to registers 420 through 434.
- a multiplexer 436 selects via an NS or a PS control signal, which of registers 420 through 434 to utilize to provide a delayed version of the data signal.
- the range of delay available may be viewed as a narrow range, where only one of the plurality of inputs to multiplexers 404 through 418 are utilized, or as a wide range, where all of the plurality of inputs to multiplexers 404 through 418 are utilized.
- the narrow range or the wide range of delay may be controlled by an NW control signal or a PW control signal.
- NW control signal or a PW control signal may be controlled by an NW control signal or a PW control signal.
- Coarse delay 102 may be implemented in a similar fashion as is shown in Fig. 4 for fine delay 104.
- coarse delay 102 may be a delay chain (e.g., a chain of inverters) providing a selectable delay to the data signal.
- fine delay 104 provides "n" different delayed versions of the data signal to registers 106 and 108, which are n-bit registers.
- the "n" different delayed versions of the data signal, provided by fine delay 104 are captured by corresponding bits within register 106 and/or register 108.
- Register 106 may be utilized to capture data associated with a positive edge of the clock signal (i.e., referred to as DataP or Positive Data in Figs. 1 and 2, respectively), while register 108 may be utilized to capture data associated with a negative edge of the clock signal (i.e., referred to as DataN or Negative Data in Figs. 1 and 2, respectively).
- registers 106 and 108 would be utilized for DDR applications, while only register 106 or register 108 would be utilized for SDR applications (depending upon whether the data signal for the SDR application is clocked on the positive or negative clock edge of the clock signal).
- control logic 114 determines which register bit from registers 106 and/or
- a control signal on a lead 208 and a control signal on a lead 210 provided by control logic 114 to corresponding multiplexers 110 and 112, select which register bit from corresponding registers 106 and 108 is utilized to provide the data signal (labeled Positive Data and Negative Data, respectively, in Fig. 2).
- Control logic 114 may also monitor output signals from registers 106 and 108 (on leads 126 and 124, respectively, as shown in Fig. 1) and determine the proximity of any data edges to clock edges for each register bit.
- Control logic 114 may reselect which register bit from registers 106 and/or 108 will be utilized to provide the data signal if a series of data bits are determined to be too close to a clock edge for the currently selected register bit used to provide the data signal via multiplexer 110 and/or multiplexer 112.
- Fig. 3 shows a block diagram of control logic 300, which illustrates an exemplary implementation of control logic 114 for adaptive input logic 100 in accordance with an embodiment of the present invention.
- Control logic 300 includes an edge detector 302, a direction detector 304, a wait counter 306, a move counter 308, and a lock counter 310.
- Edge detector 302 monitors the output signals from registers 106 and 108 (e.g., the positive and negative data registers) on corresponding leads 126 and 124 to determine the relative location of a data transition to a clock edge for all of the register bits from registers 106 and 108.
- a margin range signal (e.g., a digital signal) is provided to edge detector 302 to set or control the distance from a clock edge to search for a data transition.
- Direction detector 304 determines the relative position of data transitions to the currently selected register bit.
- Direction detector 304 provides an output signal to wait counter 306 to increase, decrease, or not change the current register bit selected.
- a run signal is provided to direction detector 304, which for example when asserted allows direction detector 304 to change the selected register bit, but when not asserted prevents direction detector 304 from changing which register bit is selected to provide the data signal.
- a DDR mode signal is also provided to direction detector 304, which indicates whether the data signal being received is SDR or DDR (i.e., whether only one or both of registers 106 and 108 are to be monitored).
- Direction detector 304 may also retain knowledge regarding one or more of its previous direction commands provided on the output signal as to whether to increase, decrease, or not change the current register bit selected. This knowledge (e.g., stored in memory) assists direction detector 304 in making a more intelligent decision as to whether to command a change of the selected register bit. For example, if the current register bit selected is in a close timing relationship to a clock edge that is experiencing jitter, direction detector 304 may view the clock edge on one side and then the other side of the selected register bit from one determination to the next. Consequently, direction detector 304 may issue a command to, for example, increase to the next register bit to move away from the clock edge, while due to the jitter would issue a following command to decrease to a lower register bit.
- This knowledge e.g., stored in memory
- direction detector 304 may view the clock edge on one side and then the other side of the selected register bit from one determination to the next. Consequently, direction detector 304 may issue a command to, for example, increase to the next register
- direction detector 304 may fail to move out of the jitter area near the clock edge. By knowing which direction was chosen on the last command by direction detector 304, direction detector 304 may, for example, continue to choose to move in that same direction to escape the jitter area of the clock signal (i.e., until the selected register bit for the data signal is clear of the jitter area of the clock signal). Wait counter 306 is utilized to allow a buffering of time between instructions from direction detector 304 and the time control logic 300 selects the new data register positions of registers 106 and 108 to provide the data signal.
- Wait counter 306 waits for a minimum number of instructions from direction detector 304 prior to moving in a desired direction, where the amount of time to wait can be selectable (e.g., controlled by an input signal or programmable).
- An output signal e.g., an instruction
- wait counter 306 moves counter 308 to change the selected register bit, which therefore results in an increase or a decrease in the amount of delay applied to the data signal (i.e., each register bit corresponds to a different amount of delay).
- a wrap around signal is received by wait counter 306. If the wrap around signal is asserted, wait counter 306 will allow move counter 308, when it reaches a maximum or a minimum amount of delay, to wrap around to the opposite extreme delay setting (i.e., from a maximum amount of delay to a minimum amount of delay or vice versa). If the wrap around signal is not asserted, wait counter 306 will prevent move counter 308 from wrapping around. Move counter 308 selects the register bit with the correct amount of delay applied to properly capture the data signal.
- a delay range signal, received by move counter 308, sets the limits or delay range that can be set or adjusted for the total amount of delay, with the delay range being any number of register bits. For example, the delay range signal sets the amount of total delay.
- move counter 308 selects a different register bit to maintain the margin.
- a delay setting signal, received by move counter 308, sets the amount of static delay to be applied to the data signal (e.g., if not dynamically adjusting) or may provide an initial value to start with if dynamic adjustments are permitted.
- An auto signal received by move counter 308, when asserted allows control logic 300 to adjust the input delay applied to the data signal and register bit selection as a function of the data signal and the clock signal relationship (i.e., dynamic adjustments).
- the input delay applied to the data signal is set by a fixed delay setting (i.e., static adjustment).
- Move counter 308 provides delay and register selection signals to control the amount of delay applied to the data signal and to select a specific register bit from multiplexers 110 and 112 (e.g., controls the coarse delay control signal to multiplexer 202 and the fine delay control signal to fine delay 104 and controls multiplexer 110 and 112).
- Lock counter 310 monitors direction detector 304, wait counter 306, and move counter 308, along with the run signal, and generates the lock signal (e.g., a flag signal on lead 122) when a minimum amount of margin has been met for a minimum amount of time.
- the lock signal e.g., a flag signal on lead 122
- the amount of time and margin may be selectable by a user.
- lock counter 310 monitors direction detector 304 and asserts the lock signal if no requested change in the register bit is made for a certain period of time. Once the lock signal is asserted, the lock signal may remain asserted even if a change in the selected register bit is performed (i.e., to maintain desired margins). Lock counter 310 may lose lock (i.e., de-assert the lock signal) if a reset occurs or if bit swapping occurs.
- Fig. 5 shows an exemplary circuit implementation 500 of adaptive input logic 100 in accordance with an embodiment of the present invention.
- the data signal (labeled DIN) enters a delay element 502, which provides coarse and fine delay (i.e., includes coarse delay 102 and fine delay 104), with the amount of delay selectable by multiplexers 504 and
- NW[1:0] control signals prior to capture by registers 106 and 108, respectively.
- the desired register bit from registers 106 and 108 is selected by multiplexers 110 and 112 via respective PS and NS control signals (note DDRP and DDRN labels correspond to DataP and DataN labels of Fig. 1).
- Control logic 114 of Fig. 1 is represented by modules AILXOR 508, AILMUX 510,
- Fig. 6 shows an exemplary specific circuit implementation for AILXOR 508 of the adaptive input logic circuit implementation of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 7 shows an exemplary specific circuit implementation for
- AILMUX 510 of the adaptive input logic circuit implementation of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 8 shows an exemplary circuit implementation for AILWAIT 512 of the adaptive input logic circuit implementation of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 9 shows an exemplary circuit implementation for AILMOVE 514 of the adaptive input logic circuit implementation of Fig. 5 in accordance with an embodiment of the present invention.
- Fig. 10 shows an exemplary circuit implementation for AILLOCK 516 of the adaptive input logic circuit implementation of Fig. 5 in accordance with an embodiment of the present invention.
- one or more embodiments of the present invention provide an improved system and method for capturing high-speed input data.
- integrated circuit e.g., FPGA
- PLL or a DLL is not required to adjust the phase of an input clock, and input data from a given input pad can be adjusted independently.
- all of the input data paths may be used for dynamic and static high-speed input paths without the requirements of numerous PLLs and corresponding clock routing structures typically associated with each I/O interface (e.g., a PLL allocated to each I/O interface standard with a given data rate and requiring clock phase adjustments).
- One or more embodiments may be implemented as a generic I/O block to support numerous types of I/O interface standards by employing a self-adjusting delay technique for a data path.
- the positive and negative clock edges are monitored and the delay in the data path is adjusted to compensate for skew between the clock and data (e.g., SDR and DDR applications).
- the delay may be statically set and/or dynamically adjusted relative to a clock to maintain a data to clock phase relationship for each data path (e.g., on an individual pad basis).
- one or more embodiments are applicable for any type of clock distribution (e.g., generic or custom distribution scheme).
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04703082A EP1593199A4 (en) | 2003-02-11 | 2004-01-16 | Adaptive input logic for phase adjustments |
JP2005518472A JP2006516839A (en) | 2003-02-11 | 2004-01-16 | Adaptive input logic for phase adjustment |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/365,083 | 2003-02-11 | ||
US10/365,083 US7034596B2 (en) | 2003-02-11 | 2003-02-11 | Adaptive input logic for phase adjustments |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004073175A2 true WO2004073175A2 (en) | 2004-08-26 |
WO2004073175A3 WO2004073175A3 (en) | 2005-01-20 |
Family
ID=32824553
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2004/001556 WO2004073175A2 (en) | 2003-02-11 | 2004-01-16 | Adaptive input logic for phase adjustments |
Country Status (4)
Country | Link |
---|---|
US (1) | US7034596B2 (en) |
EP (1) | EP1593199A4 (en) |
JP (1) | JP2006516839A (en) |
WO (1) | WO2004073175A2 (en) |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7100067B2 (en) * | 2003-03-19 | 2006-08-29 | Victor Hansen | Data transmission error reduction via automatic data sampling timing adjustment |
US6952115B1 (en) | 2003-07-03 | 2005-10-04 | Lattice Semiconductor Corporation | Programmable I/O interfaces for FPGAs and other PLDs |
US7290201B1 (en) * | 2003-11-12 | 2007-10-30 | Xilinx, Inc. | Scheme for eliminating the effects of duty cycle asymmetry in clock-forwarded double data rate interface applications |
US20070103141A1 (en) * | 2003-11-13 | 2007-05-10 | International Business Machines Corporation | Duty cycle measurment circuit for measuring and maintaining balanced clock duty cycle |
US7961559B2 (en) * | 2003-11-13 | 2011-06-14 | International Business Machines Corporation | Duty cycle measurement circuit for measuring and maintaining balanced clock duty cycle |
US7400555B2 (en) * | 2003-11-13 | 2008-07-15 | International Business Machines Corporation | Built in self test circuit for measuring total timing uncertainty in a digital data path |
US7113001B2 (en) * | 2003-12-08 | 2006-09-26 | Infineon Technologies Ag | Chip to chip interface |
US7138844B2 (en) * | 2005-03-18 | 2006-11-21 | Altera Corporation | Variable delay circuitry |
US7818705B1 (en) * | 2005-04-08 | 2010-10-19 | Altera Corporation | Method and apparatus for implementing a field programmable gate array architecture with programmable clock skew |
US7671647B2 (en) * | 2006-01-26 | 2010-03-02 | Micron Technology, Inc. | Apparatus and method for trimming static delay of a synchronizing circuit |
US20070247206A1 (en) * | 2006-04-21 | 2007-10-25 | Vook Dietrich W | Programmable trigger delays |
US7423928B2 (en) * | 2007-01-30 | 2008-09-09 | Atmel Corporation | Clock circuitry for DDR-SDRAM memory controller |
US7890788B2 (en) * | 2007-07-09 | 2011-02-15 | John Yin | Clock data recovery and synchronization in interconnected devices |
US7863931B1 (en) * | 2007-11-14 | 2011-01-04 | Lattice Semiconductor Corporation | Flexible delay cell architecture |
US8219846B2 (en) * | 2008-05-20 | 2012-07-10 | Xilinx, Inc. | Circuit for and method of receiving video data |
CN101808460B (en) * | 2010-03-25 | 2014-06-11 | 中兴通讯股份有限公司 | Routing method for PCB and PCB |
CN102843127B (en) * | 2012-08-10 | 2016-01-06 | 中国电子科技集团公司第四十一研究所 | For the numerical data related method thereof that prompt varying signal controls |
US9024670B2 (en) * | 2013-10-08 | 2015-05-05 | Texas Instruments Incorporated | System and method for controlling circuit input-output timing |
JP5717897B2 (en) * | 2014-03-14 | 2015-05-13 | キヤノン株式会社 | Information processing apparatus or information processing method |
US9413344B2 (en) * | 2014-09-08 | 2016-08-09 | Qualcomm Incorporated | Automatic calibration circuits for operational calibration of critical-path time delays in adaptive clock distribution systems, and related methods and systems |
FR3053860A1 (en) * | 2016-07-06 | 2018-01-12 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | METHOD AND DEVICE FOR IMPROVING SYNCHRONIZATION IN A COMMUNICATION LINK |
CN107819456B (en) * | 2016-09-13 | 2021-04-06 | 南京理工大学 | High-precision delay generator based on FPGA carry chain |
US10340931B1 (en) * | 2017-12-30 | 2019-07-02 | Tektronix, Inc. | Dynamic delay adjustment for multi-channel digital-to-analog converter synchronization |
US11681324B2 (en) | 2021-10-01 | 2023-06-20 | Achronix Semiconductor Corporation | Synchronous reset deassertion circuit |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5457718A (en) * | 1992-03-02 | 1995-10-10 | International Business Machines Corporation | Compact phase recovery scheme using digital circuits |
US5515403A (en) * | 1994-06-21 | 1996-05-07 | Dsc Communications Corporation | Apparatus and method for clock alignment and switching |
JP3233801B2 (en) * | 1994-12-09 | 2001-12-04 | 沖電気工業株式会社 | Bit phase synchronization circuit |
US6101197A (en) * | 1997-09-18 | 2000-08-08 | Micron Technology, Inc. | Method and apparatus for adjusting the timing of signals over fine and coarse ranges |
US6765973B1 (en) * | 2000-02-09 | 2004-07-20 | Motorola, Inc. | Low power apparatus and algorithm for sub-rate bit acquisition and synchronization of high speed clockless data streams |
US6445231B1 (en) * | 2000-06-01 | 2002-09-03 | Micron Technology, Inc. | Digital dual-loop DLL design using coarse and fine loops |
JP2002009748A (en) * | 2000-06-26 | 2002-01-11 | Hitachi Ltd | Interface circuit |
US6330197B1 (en) * | 2000-07-31 | 2001-12-11 | Credence Systems Corporation | System for linearizing a programmable delay circuit |
US6373312B1 (en) * | 2000-09-29 | 2002-04-16 | Agilent Technologies, Inc. | Precision, high speed delay system for providing delayed clock edges with new delay values every clock period |
US6491634B1 (en) * | 2000-10-13 | 2002-12-10 | Koninklijke Philips Electronics N.V. | Sub-beamforming apparatus and method for a portable ultrasound imaging system |
US6628154B2 (en) * | 2001-07-31 | 2003-09-30 | Cypress Semiconductor Corp. | Digitally controlled analog delay locked loop (DLL) |
-
2003
- 2003-02-11 US US10/365,083 patent/US7034596B2/en not_active Expired - Lifetime
-
2004
- 2004-01-16 WO PCT/US2004/001556 patent/WO2004073175A2/en not_active Application Discontinuation
- 2004-01-16 EP EP04703082A patent/EP1593199A4/en not_active Withdrawn
- 2004-01-16 JP JP2005518472A patent/JP2006516839A/en active Pending
Non-Patent Citations (1)
Title |
---|
See references of EP1593199A4 * |
Also Published As
Publication number | Publication date |
---|---|
EP1593199A4 (en) | 2007-05-09 |
US7034596B2 (en) | 2006-04-25 |
WO2004073175A3 (en) | 2005-01-20 |
JP2006516839A (en) | 2006-07-06 |
US20040155690A1 (en) | 2004-08-12 |
EP1593199A2 (en) | 2005-11-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7034596B2 (en) | Adaptive input logic for phase adjustments | |
US6327318B1 (en) | Process, voltage, temperature independent switched delay compensation scheme | |
US6922111B2 (en) | Adaptive frequency clock signal | |
US6943602B1 (en) | Delay locked loop and locking method thereof | |
US8207764B2 (en) | Enhancement of power management using dynamic voltage and frequency scaling and digital phase lock loop high speed bypass mode | |
US7009433B2 (en) | Digitally controlled delay cells | |
US7282971B2 (en) | Digital delay lock loop | |
US6573776B2 (en) | Timing generation circuit and method for timing generation | |
US7227398B2 (en) | High resolution digital delay circuit for PLL and DLL | |
JP2007502067A (en) | Delay-locked loop phase mixing circuit | |
JP2000347765A (en) | Internal clock generation circuit | |
GB2341286A (en) | A delay locked loop device | |
JPH11316616A (en) | Clock signal supply method and device | |
US7279944B2 (en) | Clock signal generator with self-calibrating mode | |
US6670835B2 (en) | Delay locked loop for controlling phase increase or decrease and phase control method thereof | |
US7109767B1 (en) | Generating different delay ratios for a strobe delay | |
US7576622B1 (en) | Method of generating an output of a frequency synthesizer | |
KR100800139B1 (en) | DLL device | |
JP3156781B2 (en) | Delay time adjustment circuit | |
CA2242209C (en) | Process, voltage, temperature independent switched delay compensation scheme | |
US6320445B1 (en) | Circuitry and a method for introducing a delay |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2004703082 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005518472 Country of ref document: JP |
|
WWP | Wipo information: published in national office |
Ref document number: 2004703082 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2004703082 Country of ref document: EP |