WO2004084232A1 - Circuit for fast and accurate memory read operations - Google Patents

Circuit for fast and accurate memory read operations Download PDF

Info

Publication number
WO2004084232A1
WO2004084232A1 PCT/US2004/006127 US2004006127W WO2004084232A1 WO 2004084232 A1 WO2004084232 A1 WO 2004084232A1 US 2004006127 W US2004006127 W US 2004006127W WO 2004084232 A1 WO2004084232 A1 WO 2004084232A1
Authority
WO
WIPO (PCT)
Prior art keywords
node
neighboring cell
cell
bit line
bit
Prior art date
Application number
PCT/US2004/006127
Other languages
French (fr)
Inventor
Binh Quang Le
Pau-Ling Chen
Roger Tsao
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Priority to JP2006508932A priority Critical patent/JP4520982B2/en
Priority to EP04716104A priority patent/EP1602109B1/en
Priority to DE602004017137T priority patent/DE602004017137D1/en
Publication of WO2004084232A1 publication Critical patent/WO2004084232A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/28Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
    • G09G3/288Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
    • G09G3/291Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
    • G09G3/293Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for address discharge
    • G09G3/2932Addressed by writing selected cells that are in an OFF state
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0466Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
    • G11C16/0475Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS] comprising two or more independent storage sites which store independent data
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • G09G2310/066Waveforms comprising a gently increasing or decreasing portion, e.g. ramp
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/04Maintaining the quality of display appearance
    • G09G2320/041Temperature compensation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0491Virtual ground arrays
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/24Bit-line control circuits

Definitions

  • the present invention relates generally to the field of semiconductor devices. More particularly, the present invention relates to semiconductor memory devices.
  • a typical memory device comprises a number of memory cells.
  • memory cells are arranged in an array format, where a row of memory cells corresponds to a word line and a column of memory cells corresponds to a bit line, and where each memory cell defines a binary bit, i.e., either a zero ("0") bit or a one ("1") bit.
  • a memory may be defined as either being a "programmed” cell or an "erased” cell. According to one particular convention, a programmed cell is representative of a "0" bit, and an erased cell is representative of a "1" bit.
  • each cell stores two binary bits, a "left bit” and a "right bit.”
  • the left bit can represent a “0” or a “1” while the right bit can represent a "0” or a “1” independent of the left bit.
  • the state of a memory cell is determined during a read operation by sensing the current drawn by the memory cell. For example, to ascertain the current drawn by a particular memory cell using drain-side sensing, the drain terminal of the memory cell is connected to a sensing circuit, the source terminal of the memory cell is connected to ground, and the gate of the memory cell is selected.
  • the sensing circuit attempts to detect the current drawn by the memory cell, and compares the sensed memory cell current against a reference current. If the sensed memory cell current exceeds the reference current, the memory cell is considered an erased cell (corresponding to a "1" bit). However, if the sensed memory cell current is below the reference current, the memory cell is considered a programmed cell (corresponding to a "0" bit).
  • read margin is defined as the absolute value of the difference between current drawn by a target memory cell and the current drawn by a reference cell during a read operation. With a sufficient read margin, the impact of extraneous factors, such as noise, for example, upon the detection of the memory cell current is greatly reduced.
  • reference current used for comparison is fifteen (15) microAmps ( ⁇ A) in a particular memory device.
  • the present invention is directed to a circuit for fast and accurate memory read operations.
  • the invention addresses and resolves the need in the art for a memory circuit and technique which results in reduced read margin loss in a fast and accurate manner during memory read operations.
  • the memory circuit for sensing current in a target cell during a read operation comprises the target cell, a first neighboring cell, and an operational amplifier.
  • the target cell has a first bit line connected to ground, and further has a second bit line connected to a drain voltage.
  • a sensing circuit is coupled at a first node to at least one of the first bit line or the second bit line.
  • the sensing circuit in drain-side sensing, the sensing circuit is coupled to the second bit line whereas in source-side sensing, the sensing circuit is coupled to the first bit line.
  • the first neighboring cell has a third bit line connected to a second node.
  • the operational amplifier has an output terminal connected at the second node to the third bit line.
  • the operational amplifier also has a noninverting input terminal connected to said first node, and has an inverting input terminal connected to the second node.
  • Each of the target cell and the first neighboring cell comprises a respective gate terminal connected to a common word line.
  • the target cell may also store a first bit and a second bit.
  • the memory circuit further comprises a second neighboring cell and a third neighboring cell.
  • the second neighboring cell has a fourth bit line coupled to the first node, and the second neighboring cell is adjacent to the target cell.
  • the third neighboring cell also has a fifth bit line coupled to the first node.
  • the third neighboring cell is adjacent to the second neighboring cell, and the first neighboring cell is adjacent to the third neighboring cell.
  • the memory circuit further comprises a fourth neighboring cell.
  • the fourth neighboring cell has a sixth bit line coupled to the second node, and the fourth neighboring cell is adjacent to the first neighboring cell.
  • the memory circuit further comprises a fifth neighboring cell.
  • the fifth neighboring cell has a seventh bit line coupled to the second node, and the fifth neighboring cell is adjacent to the fourth neighboring cell.
  • Figure 1 A depicts a circuit diagram of a known memory circuit.
  • Figure IB depicts a simplified Y-decoder or Y-select path, designated as Y-Path.
  • Figure 2 depicts a circuit diagram of another known memory circuit.
  • Figure 3 depicts a circuit diagram of one embodiment of a memory circuit in accordance with the present invention.
  • Figure 4 depicts a circuit diagram of another embodiment of a memory circuit in accordance with the present invention.
  • the present invention is directed to a circuit for fast and accurate memory read operations.
  • the following description contains specific information pertaining to the implementation of the present invention.
  • One skilled in the art will recognize that the present invention may be implemented in a manner different from that specifically discussed in the present application. Moreover, some of the specific details of the invention are not discussed in order not to obscure the invention.
  • bit lines 116 and 121 are connected through a selection circuit, generally shown as Y-Pafhs 166a and 166b, in a manner so as to sense memory cell current 110 drawn by memory cell 105.
  • Y-Pafhs 166a and 166b establish connections for bit lines 116 and 121, respectively, in circuit 100 and can, for brevity, be represented by simplified Y-Path 166 as shown in Figure IB.
  • Figure IB depicts a simplified "Y-decoder" or "Y-select path,” referred to simply as "Y-Path" 166.
  • Y-Path 166 provides a connection between node 117 and node 118 through resistor 169, transistor 167, resistor 168, and transistor 164, when both transistors 167 and 164 are activated, e.g., by providing activation signals to respective gates of transistors 167 and 164.
  • Resistors 168 and 169 represent resistance due to global metal bit lines and diffusion bit line.
  • bit line 121 is configured as a "drain” bit line (designated “D” in Figure 1) by connecting node 123 to sensing circuit 160 through Y-Path 166b.
  • Bit line 116 is configured as a "source” bit line (designated “S” in Figure 1) by connecting node 117 to ground 165 through Y-Path 166a.
  • Bit lines 141 and 151 are "floating" and may have a pattern-dependant path to ground through the neighboring memory cells.
  • Word line 125 (designated “WL” in Figure 1) is connected to the gate terminal of memory cell 105 and is utilized to activate memory cell 105.
  • the amount of current 110 drawn by memory cell 105 indicates the "programmed” or "erased” status of memory cell 105.
  • a low current for example less 10 ⁇ A
  • a high current for example greater than 20 ⁇ A
  • sensing circuit 160 senses current 130 in an attempt to ascertain memory cell current 110 through memory cell 105.
  • memory cell 105 is a programmed cell (corresponding to a "0" bit)
  • leakage current 135 from node 123 to node 143 may be drawn when neighboring memory cell 155 and all its neighboring cells between memory cell 155 and ground are erased cells (corresponding to a "1" bit).
  • another potential source for leakage current 135 is transient current that could be present for charging some of the bit lines for memory cells situated on the right side of memory cell 155 in Figure 1A.
  • current 130 detected by sensing circuit 160 will be the sum of memory cell current 110 and leakage current 135, effectively raising current 130 and reducing the read margin during the read operation when memory cell 105 is a programmed cell. As described above, reducing this read margin during a read operation reduces the reliability of the read operation.
  • bit line 221 of memory cell 205 is configured as a "drain” bit line (designated “D” in Figure 2) by connecting node 223 to sensing circuit 260 through Y-Path 266b, while bit line 216 is configured as a "source” bit line (designated “S” in Figure 2) by connecting node 217 to ground 265 through Y-Path 266a, in a manner so as to sense memory cell current 210 drawn by memory cell 205.
  • Word line 225 (designated “WL” in Figure 2) is connected to the gate terminal of memory cell 205 and is utilized to activate memory cell 205. When memory cell 205 is activated, the amount of current 210 drawn by memory cell 205 indicates the "programmed” or "erased” status of memory cell 205.
  • bit line 241 of neighboring cell 255 is configured as a "precharge” bit line (designated “P” in Figure 2) by connecting node 243 to precharge circuit 280 through Y-Path 266c.
  • Bit line 251 is "floating" and may have a pattern-dependant path to ground through the neighboring memory cells.
  • Y- Paths 266a, 266b and 266c can be represented by Y-Path 166 as shown in Figure IB and described above.
  • Node 243 connected to bit line 241 is supplied a precharge voltage in an effort to reduce leakage current from node 223 to node 243 when memory cell 205 is a programmed cell (corresponding to a "0" bit) and neighboring memory cell 255 is an erased or over-erased cell (corresponding to a "1" bit).
  • precharge circuit 280 attempts to provide at node 243 a voltage at about the same level as that provided at node 223 by sensing circuit 260. In practice, however, the voltages at node 243 and at node 223 vary significandy from each other, even when sensing circuit 260 and precharge circuit 280 are similarly designed.
  • the voltage difference between node 243 and node 223 may be as high as 50 milliVolts (mV).
  • the difference in voltages between nodes 243 and 223 cannot be easily controlled and/or compensated for in memory circuit 200 because the difference in voltages at nodes 243 and 223 are due, in large part, to the different magnitude of the currents drawn from sensing circuit 260 and precharge circuit 280, respectively, particularly when memory cell 205 is an erased cell (corresponding to a "1" bit) and memory cell 255 is an erased or over-erased cell and memory cell 270 is a programmed cell.
  • memory circuit 200 Since the amount of current 210 drawn through memory cell 205 depends on whether memory cell 205 is an erased cell (corresponding to a "1" bit) or a programmed cell (corresponding to a "0" bit), memory circuit 200 is unable to effectively control and compensate for the disparity in the currents drawn from sensing circuit 260 and precharge circuit 280, resulting in a significant voltage difference between nodes 243 and 223. Consequently, leakage current 235 from node 243 to node 223 is drawn through memory cell 255 in the case where memory cell 205 is an erased cell and neighboring memory cell 255 is an erased or over-erased cell and memory cell 270 is a programmed cell.
  • memory cell current 210 acts to decrease the voltage supplied at node 223. As a result, the difference in voltages between nodes 243 and 223 acts to draw leakage current 235 from node 243 to node 223 through memory cell 255. In this case, sensing circuit 260 will sense current 230 corresponding to the difference between memory cell current 210 and leakage current 235, effectively reducing current 230 when memory cell 205 is an erased cell and thereby reducing the read margin during a read operation. As pointed out above, reducing this read margin during a read operation reduces the accuracy and reliability of the read operation. By way of example, memory cell current 210 may be approximately 30 ⁇ A when memory cell 205 is an erased cell.
  • leakage current 235 through neighboring cell 255 may be about 5 ⁇ A.
  • current 230 sensed by sensing circuit 260 will be the difference between memory cell current 210 and leakage current 235, and is approximately 25 ⁇ A.
  • leakage current 235 through memory cell 255 reduces the read margin such that the magnitude of sensed current 230 (25 ⁇ A) erroneously indicates that memory cell 205 is a programmed cell when memory cell 205 is actually an erased cell.
  • Such reductions in read margins resulting in erroneous determinations of memory cell status during read operations are intolerable.
  • FIG. 3 there is shown a circuit diagram of memory circuit 300 in accordance with one embodiment of the present invention.
  • memory circuit 300 results in substantially reduced leakage current and significantly reduced read margin loss during memory read operations.
  • the present invention is suitable for use with memory cells capable of storing two binary bits, a "left" bit and a "right” bit, as illustrated in the present exemplary embodiment.
  • the left bit can represent a "0" or a "1” while the right bit can represent a "0" or a "1” independent of the left bit.
  • the present invention is also suitable for use with other types of memory cells, such as those storing only a single bit, for example.
  • Memory circuit 300 depicts a portion of a memory device including adjacent memory cells 305, 355 and 370 along the same word line 325 (designated "WL" in Figure 3). In the particular embodiment depicted in Figure 3, memory circuit 300 depicts an exemplary arrangement when a read operation involving left bit 382 of memory cell 305 is to be performed. Although not described herein for brevity, a similar memory circuit (not shown) can be implemented in accordance with the present invention when a read operation involving right bit 384 of memory cell 305 is to be performed. In the present application, memory cell 305, on which a read operation is to be performed, is also referred to as a "target cell” while each memory cell 355 and 370 adjacent to memory cell 305 is also referred to as a "neighboring cell.”
  • bit line 316 is configured as the "source” bit line (designated “S” in Figure 3) of memory cell 305 by coupling node 317 to ground 365 through Y-Path 366a.
  • Bit line 321 is configured as the “drain” bit line (designated “D” in Figure 3) of memory cell 305 by connecting node 323 to node 320 through Y-Path 366b, where sensing circuit 360 is connected at node 320 (in the present application, the voltage supplied by sensing circuit 360 to node 323 through Y-Path 366b is also referred to as "drain" voltage).
  • Word line 325 is connected to the gate terminal of memory cell 305 and is utilized to activate memory cell 305 during a read operation. In the present example, when memory cell 305 is activated, the amount of current 310 drawn by memory cell 305 indicates the "programmed” or "erase” status of left bit 382 of memory cell 305.
  • memory circuit 300 further comprises operational amplifier 381 having an output terminal connected to and driving node 350.
  • Node 350 is also coupled to node 343 through Y-Path 366c so that bit line 341 of neighboring cell 355 is connected to the output terminal of operational amplifier 381 through Y-Path 366c.
  • the noninverting input of operational amplifier 381 is coupled to node 320, and the inverting input of operational amplifier 381 is connected to its output terminal at node 350 through negative feedback loop 383.
  • Bit line 351 of neighboring cell 370 is "floating" and may have a pattern-dependant path to ground through the neighboring memory cells.
  • Operational amplifier 381 typically comprises a high-gain operational amplifier so that the voltage at its output terminal at node 350 is driven very close to the voltage at its noninverting input terminal at node 320.
  • the voltage difference between node 350 and node 320 may be reduced to about 5 mV.
  • node 343 is coupled to node 350 through Y-Path 366c and node 423 is coupled to node 320 through Y-Path 366b, the voltages at node 343 is also very close to the voltage at node 323.
  • operational amplifier 381 configures bit line 341 of memory cell 355 as a
  • discharge bit line (designated “P” in Figure 3) by providing at node 343 a voltage that is very close to the voltage at node 323.
  • leakage current 335 through memory cell 355, i.e., from node 343 to node 323, is substantially reduced.
  • memory circuit 300 results in a significant reduction in leakage current 335, e.g., leakage current 335 being reduced from about 5 ⁇ A in the embodiment shown in Figure 2 to approximately 2 ⁇ A in the present exemplary embodiment.
  • total current 330 sensed by sensing circuit 360 is significantly less affected by leakage current 335 when target cell 305 is an erased cell and neighboring cell 355 is an erased or over-erased cell, and, therefore, the read margin loss is also reduced. Moreover, total current 330 detected by sensing circuit 360 more accurately represents current 310 drawn by left bit 382 of target cell 305 during a read operation, and thus the state of left bit 382 of target cell 305 can be more accurately determined.
  • Memory circuit 400 depicts a portion of a memory device including adjacent memory cells 401, 405, 455, 470, 472, 490 and 492 along the same word line (designated "WL" in Figure 4) 425.
  • the particular embodiment shown in Figure 4 depicts an exemplary arrangement when a read operation involving left bit 482 of memory cell 405 is to be performed.
  • a similar memory circuit (not shown) can be implemented in accordance with the present invention when a read operation involving right bit 484 of memory cell 405 is to be performed.
  • memory cell 405, on which a read operation is to be performed can be referred to as a "target cell” while each memory cell 401, 455, 470, 472, 490 and 492 adjacent to memory cell 405 can be referred to as a "neighboring cell.”
  • Y-Pafhs 466a, 466b, 466c, 466d, 466e, 466f, 466g and 466h as shown in Figure 4 and described below can be represented by Y-Path 166 as shown in Figure IB and described above.
  • bit line 416 is configured as the "source” bit line (designated “S” in Figure 4) of memory cell 405 by coupling node 417 to ground 465 through Y-Path 466b.
  • bit line 414 of neighboring memory cell 401 is also configured as a source bit line (memory cell 401 shares bit line 416 with memory cell 405).
  • node 415 is coupled to ground 465 through Y-Path 466a.
  • Bit line 421 is configured as the "drain” bit line (designated “D” in Figure 4) of memory cell 405 by connecting node 423 to node 420 through Y-Path 466c, where node 420 is connected to sensing circuit 460 (in the present application, the voltage supplied by sensing circuit 460 to node 423 through Y-Path 466b is also referred to as "drain" voltage).
  • Word line 425 is connected to the gate terminal of memory cell 05 and is utilized to activate memory cell 405 during a read operation. In the present example, when memory cell 05 is activated, the amount of current 10 drawn by memory cell 405 indicates the "programmed” or "erased” status of memory left bit 482 of memory cell 405.
  • bit lines 441 and 451 of memory cells 455 and 470 are configured as "drain” bit lines.
  • node 443 of bit line 441 and node 453 of bit line 451 are connected at node 420 to sensing circuit 460 through Y-Paths 466d and 466e, respectively.
  • current 432 more accurately represents current 410 associated with left bit 482 of memory cell 405, and further results in reduced read margin loss, particularly when left bit 482 of memory cell 405 is an erased bit (corresponding to a "1" bit) and memory cells 455 and 470 are erased cells (each corresponding to a "1").
  • memory circuit 400 further comprises operational amplifier 481 having an output terminal connected to and driving node 474.
  • the noninverting input of operational amplifier 481 is coupled to node 420, and the inverting input of operational amplifier 481 is connected to its output terminal at node 474 through negative feedback loop 483.
  • bit lines 475, 496 and 498 of memory cells 472, 490 and 492, respectively are configured as "precharge” bit lines (designated “P” in Figure 4) by connecting each of node 476 of bit line 475, node 495 of bit line 496, and node 497 of bit line 498 to the output terminal of operational amplifier 481 at node 474 through Y-Paths 466f, 466g and 466h, respectively.
  • Operational amplifier 481 typically comprises a high-gain operational amplifier so that the voltage at its output terminal at node 474 is driven very close to the voltage at its noninverting input terminal at node 420. As a further result of this arrangement, operational amplifier 481 provides, at each node 476, 495 and 497, a voltage that is very close to the voltage at node 453.
  • leakage current 439 through memory cell 472 (i.e., from node 453 to node 476) is greatly reduced, particularly when left bit 482 of memory cell 405 is a programmed bit (corresponding to a "0" bit) and when memory cell 472 and all its neighboring cells between memory cell 472 and ground are erased cells (corresponding to a "1" bits), and/or when leakage current 439 is drawn through memory cell 472 due to transient current that could be present for charging some of the bit lines for memory cells situated on the right side of memory cell 492 in Figure 4.
  • Leakage current 439 is reduced because by providing additional precharge voltages to the right side of node 476, i.e., at nodes 495 and 497, node 476 is significantly less affected by the ground path and/or transient current path to the right side of node 497.
  • the voltages at nodes 495 and 497 act to buffer the voltage at node 476 from the ground path and/or transient cur ent path to the right side of node 497. Since node 476 is less affected by the ground path and/or transient current path to the right side of node 497, voltage at node 476 is close to the voltage at node 453.
  • operational amplifier 481 further improves the accuracy of memory circuit 400 by further reducing leakage currents 439 and 440.
  • operational amplifier 481 acts to drive the voltage at node 474 very close to the voltage at node 420.
  • the voltage difference between node 474 and node 420 may be reduced to about 5 mV. Since node 476 is coupled to node 474 through Y-Path 466f and node 453 is coupled to node 420 through Y-Path 466e, the voltage at node 476 is also brought very close to the voltage at node 453.
  • leakage current 440 from node 476 to node 453 is even further reduced, thereby improving the accuracy of total current 432 when left bit 482 of memory cell is an erased bit and neighboring memory cells 455, 470, 472, 490, and 492 are erased cells.
  • memory circuit 400 results in a significant reduction in leakage current 440, e.g., leakage current 335 being reduced from about 5 ⁇ A in the embodiment shown in Figure 2 to approximately 0.5 ⁇ A in the present exemplary embodiment.
  • leakage current 439 from node 453 to node 476 is also further reduced, thereby improving the accuracy of total current 432 when left bit 482 of memory cell is a programmed bit and neighboring memory cells 455, 470, 472, 490, and 492 are erased cells.
  • the read margin loss is greatly reduced due to memory circuit 400 in either the case where left bit 482 of memory cell 405 is a programmed bit or an erased bit, even when neighboring memory cells 455, 470, 472, 490, and 492 are erased cells. Accordingly, comparison of current 432 against a reference current (not shown) can be made with greater accuracy and reliability during a read operation involving left bit 482 of memory cell 405. In sum, memory circuit 400 results in fast, accurate read memory operations with significantly reduced read margin loss.
  • additional drain bit lines e.g., bit lines 441 and 451 configured for adjacent neighboring memory cells (e.g., memory cells 455 and 470) to the memory cell to be read (e.g., target cell 405) reduce the read margin loss when the bit of the memory cell to be read is an erased bit, and where bits associated with neighboring memory cells are erased bits.
  • additional precharge bit lines e.g., bit lines 496 and 498 configured for other adjacent neighboring memory cells (e.g., memory cells 490 and 492) reduce the read margin loss when the bit of the memory cell to be read is a programmed bit, and where bits associated with neighboring memory cells are erased bits.
  • the number of "drain” bit lines and/or “precharge” bit lines may be selected in accordance with a particular desired accuracy, power budget, and access speed.

Abstract

A memory circuit for sensing current in a target cell during a read operation is disclosed. According to one exemplary embodiment, the memory circuit comprises the target cell (305), a first neighboring cell (355), and an operational amplifier (381). The first target cell has a first bit line (316) connected to ground; the target cell also has a second bit line (321) connected to a drain voltage. A sensing circuit (360) is coupled at a first node (320) to at least one of the first bit line (316) or the second bit line (321). The first neighboring cell (355) has a third bit line (341) connected to a second node (350). The operational amplifier (381) has an output terminal connected at the second node (350) to the third bit line (341). The operational amplifier (381) has a noninverting input terminal connected to said first node (320), and also has an inverting input terminal connected to the second node (350).

Description

CIRCUIT FOR FAST AND ACCURATE MEMORY READ OPERATIONS
1. TECHNICAL FIELD The present invention relates generally to the field of semiconductor devices. More particularly, the present invention relates to semiconductor memory devices.
2. BACKGROUND ART
Memory devices are known in the art for storing data in a wide variety of electronic devices and applications. A typical memory device comprises a number of memory cells. Often, memory cells are arranged in an array format, where a row of memory cells corresponds to a word line and a column of memory cells corresponds to a bit line, and where each memory cell defines a binary bit, i.e., either a zero ("0") bit or a one ("1") bit. For example, a memory may be defined as either being a "programmed" cell or an "erased" cell. According to one particular convention, a programmed cell is representative of a "0" bit, and an erased cell is representative of a "1" bit. In one type of memory cell, each cell stores two binary bits, a "left bit" and a "right bit." The left bit can represent a "0" or a "1" while the right bit can represent a "0" or a "1" independent of the left bit.
Typically, the state of a memory cell is determined during a read operation by sensing the current drawn by the memory cell. For example, to ascertain the current drawn by a particular memory cell using drain-side sensing, the drain terminal of the memory cell is connected to a sensing circuit, the source terminal of the memory cell is connected to ground, and the gate of the memory cell is selected. The sensing circuit attempts to detect the current drawn by the memory cell, and compares the sensed memory cell current against a reference current. If the sensed memory cell current exceeds the reference current, the memory cell is considered an erased cell (corresponding to a "1" bit). However, if the sensed memory cell current is below the reference current, the memory cell is considered a programmed cell (corresponding to a "0" bit). In practice, it is desirable to have the sensed memory cell current be greater than or less than the reference current by a "read margin." In the present application, read margin is defined as the absolute value of the difference between current drawn by a target memory cell and the current drawn by a reference cell during a read operation. With a sufficient read margin, the impact of extraneous factors, such as noise, for example, upon the detection of the memory cell current is greatly reduced. By way of illustration, suppose the reference current used for comparison is fifteen (15) microAmps (μA) in a particular memory device. In this case, in order to provide a read margin of five (5) μA, it would be desirable to sense a memory cell current of twenty (20) μA or greater for an erased cell (corresponding to a "1" bit) and a memory cell current of ten (10) μA or less for a programmed cell (corresponding to a "0" bit). With a 5 μA read margin, the impact of extraneous factors, such as noise, is significantly reduced. Conventional memory circuits, however, considerably reduce the read margin for sensing memory cell current during read operations (in the present application, reduction of the read margin is also referred to as "read margin loss"). When the read margin is significantly reduced, the reliability of sensing the memory cell current also decreases, since extraneous factors, such as noise, have a greater impact. The reliability and accuracy of the read operation are thus reduced, resulting in poor performance of the memory device. Accordingly, there exists a strong need in the art to overcome deficiencies of known memory circuits and to provide a memory circuit and technique which results in reduced read margin loss in a fast and accurate manner during memory read operations. SUMMARY
The present invention is directed to a circuit for fast and accurate memory read operations. The invention addresses and resolves the need in the art for a memory circuit and technique which results in reduced read margin loss in a fast and accurate manner during memory read operations. According to one exemplary embodiment, the memory circuit for sensing current in a target cell during a read operation comprises the target cell, a first neighboring cell, and an operational amplifier. In the exemplary embodiment, the target cell has a first bit line connected to ground, and further has a second bit line connected to a drain voltage. A sensing circuit is coupled at a first node to at least one of the first bit line or the second bit line. For example, in drain-side sensing, the sensing circuit is coupled to the second bit line whereas in source-side sensing, the sensing circuit is coupled to the first bit line. The first neighboring cell has a third bit line connected to a second node. The operational amplifier has an output terminal connected at the second node to the third bit line. The operational amplifier also has a noninverting input terminal connected to said first node, and has an inverting input terminal connected to the second node. Each of the target cell and the first neighboring cell comprises a respective gate terminal connected to a common word line. In some embodiments, the target cell may also store a first bit and a second bit. According to another exemplary embodiment, the memory circuit further comprises a second neighboring cell and a third neighboring cell. In this particular embodiment, the second neighboring cell has a fourth bit line coupled to the first node, and the second neighboring cell is adjacent to the target cell. The third neighboring cell also has a fifth bit line coupled to the first node. The third neighboring cell is adjacent to the second neighboring cell, and the first neighboring cell is adjacent to the third neighboring cell. According to another exemplary embodiment, the memory circuit further comprises a fourth neighboring cell. In this particular embodiment, the fourth neighboring cell has a sixth bit line coupled to the second node, and the fourth neighboring cell is adjacent to the first neighboring cell. According to yet another exemplary embodiment, the memory circuit further comprises a fifth neighboring cell. In this particular embodiment, the fifth neighboring cell has a seventh bit line coupled to the second node, and the fifth neighboring cell is adjacent to the fourth neighboring cell.
Other features and advantages of the present invention will become more readily apparent to those of ordinary skill in the art after reviewing the following detailed description and accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 A depicts a circuit diagram of a known memory circuit. Figure IB depicts a simplified Y-decoder or Y-select path, designated as Y-Path.
Figure 2 depicts a circuit diagram of another known memory circuit.
Figure 3 depicts a circuit diagram of one embodiment of a memory circuit in accordance with the present invention. Figure 4 depicts a circuit diagram of another embodiment of a memory circuit in accordance with the present invention.
DETAILED DESCRIPTION OF THE INVENTION The present invention is directed to a circuit for fast and accurate memory read operations. The following description contains specific information pertaining to the implementation of the present invention. One skilled in the art will recognize that the present invention may be implemented in a manner different from that specifically discussed in the present application. Moreover, some of the specific details of the invention are not discussed in order not to obscure the invention.
The drawings in the present application and their accompanying detailed description are directed to merely exemplary embodiments of the invention. To maintain brevity, other embodiments of the present invention are not specifically described in the present application and are not specifically illustrated by the present drawings. In the description that follows, references will be made to one particular convention where a programmed state is representative of a "0" bit, and an erased state is representative of a "1" bit, although the present invention is also suitable for use with alternative conventions. To illustrate the features and advantages of the present invention, a brief description of known memory circuits is provided with reference to Figures 1A, IB and 2. Referring first to Figure 1A, there is shown known memory circuit 100 corresponding to a portion of a memory device. In circuit 100, bit lines 116 and 121 are connected through a selection circuit, generally shown as Y-Pafhs 166a and 166b, in a manner so as to sense memory cell current 110 drawn by memory cell 105. This arrangement may be implemented when a read operation involving memory cell 105 is to be performed. Y-Pafhs 166a and 166b establish connections for bit lines 116 and 121, respectively, in circuit 100 and can, for brevity, be represented by simplified Y-Path 166 as shown in Figure IB. Figure IB depicts a simplified "Y-decoder" or "Y-select path," referred to simply as "Y-Path" 166. In Figure IB, Y-Path 166 provides a connection between node 117 and node 118 through resistor 169, transistor 167, resistor 168, and transistor 164, when both transistors 167 and 164 are activated, e.g., by providing activation signals to respective gates of transistors 167 and 164. Resistors 168 and 169 represent resistance due to global metal bit lines and diffusion bit line.
Continuing with Figure 1 A, bit line 121 is configured as a "drain" bit line (designated "D" in Figure 1) by connecting node 123 to sensing circuit 160 through Y-Path 166b. Bit line 116 is configured as a "source" bit line (designated "S" in Figure 1) by connecting node 117 to ground 165 through Y-Path 166a. Bit lines 141 and 151 are "floating" and may have a pattern-dependant path to ground through the neighboring memory cells. Word line 125 (designated "WL" in Figure 1) is connected to the gate terminal of memory cell 105 and is utilized to activate memory cell 105. When memory cell 105 is activated, the amount of current 110 drawn by memory cell 105 indicates the "programmed" or "erased" status of memory cell 105. By way of illustration, if memory cell 105 is "programmed" (i.e. representing a "0" bit), a low current, for example less 10 μA, is drawn by memory cell 105. Conversely, if memory cell 105 is "erased" (i.e. representing a "1" bit), a high current, for example greater than 20 μA, is drawn by memory cell 105.
With memory circuit 100, sensing circuit 160 senses current 130 in an attempt to ascertain memory cell current 110 through memory cell 105. However, when memory cell 105 is a programmed cell (corresponding to a "0" bit), leakage current 135 from node 123 to node 143 may be drawn when neighboring memory cell 155 and all its neighboring cells between memory cell 155 and ground are erased cells (corresponding to a "1" bit). Also another potential source for leakage current 135 is transient current that could be present for charging some of the bit lines for memory cells situated on the right side of memory cell 155 in Figure 1A. In this case, current 130 detected by sensing circuit 160 will be the sum of memory cell current 110 and leakage current 135, effectively raising current 130 and reducing the read margin during the read operation when memory cell 105 is a programmed cell. As described above, reducing this read margin during a read operation reduces the reliability of the read operation.
Referring next to Figure 2, there is shown another known memory circuit 200 corresponding to a portion of a memory device. Similar to memory circuit 100 of Figure 1 , bit line 221 of memory cell 205 is configured as a "drain" bit line (designated "D" in Figure 2) by connecting node 223 to sensing circuit 260 through Y-Path 266b, while bit line 216 is configured as a "source" bit line (designated "S" in Figure 2) by connecting node 217 to ground 265 through Y-Path 266a, in a manner so as to sense memory cell current 210 drawn by memory cell 205. Word line 225 (designated "WL" in Figure 2) is connected to the gate terminal of memory cell 205 and is utilized to activate memory cell 205. When memory cell 205 is activated, the amount of current 210 drawn by memory cell 205 indicates the "programmed" or "erased" status of memory cell 205.
In memory circuit 200, bit line 241 of neighboring cell 255 is configured as a "precharge" bit line (designated "P" in Figure 2) by connecting node 243 to precharge circuit 280 through Y-Path 266c. Bit line 251 is "floating" and may have a pattern-dependant path to ground through the neighboring memory cells. Y- Paths 266a, 266b and 266c can be represented by Y-Path 166 as shown in Figure IB and described above. Node 243 connected to bit line 241 is supplied a precharge voltage in an effort to reduce leakage current from node 223 to node 243 when memory cell 205 is a programmed cell (corresponding to a "0" bit) and neighboring memory cell 255 is an erased or over-erased cell (corresponding to a "1" bit). For example, precharge circuit 280 attempts to provide at node 243 a voltage at about the same level as that provided at node 223 by sensing circuit 260. In practice, however, the voltages at node 243 and at node 223 vary significandy from each other, even when sensing circuit 260 and precharge circuit 280 are similarly designed. For example, the voltage difference between node 243 and node 223 may be as high as 50 milliVolts (mV). Moreover, the difference in voltages between nodes 243 and 223 cannot be easily controlled and/or compensated for in memory circuit 200 because the difference in voltages at nodes 243 and 223 are due, in large part, to the different magnitude of the currents drawn from sensing circuit 260 and precharge circuit 280, respectively, particularly when memory cell 205 is an erased cell (corresponding to a "1" bit) and memory cell 255 is an erased or over-erased cell and memory cell 270 is a programmed cell. Since the amount of current 210 drawn through memory cell 205 depends on whether memory cell 205 is an erased cell (corresponding to a "1" bit) or a programmed cell (corresponding to a "0" bit), memory circuit 200 is unable to effectively control and compensate for the disparity in the currents drawn from sensing circuit 260 and precharge circuit 280, resulting in a significant voltage difference between nodes 243 and 223. Consequently, leakage current 235 from node 243 to node 223 is drawn through memory cell 255 in the case where memory cell 205 is an erased cell and neighboring memory cell 255 is an erased or over-erased cell and memory cell 270 is a programmed cell. The reason is that when memory cell 205 is an erased cell, memory cell current 210 acts to decrease the voltage supplied at node 223. As a result, the difference in voltages between nodes 243 and 223 acts to draw leakage current 235 from node 243 to node 223 through memory cell 255. In this case, sensing circuit 260 will sense current 230 corresponding to the difference between memory cell current 210 and leakage current 235, effectively reducing current 230 when memory cell 205 is an erased cell and thereby reducing the read margin during a read operation. As pointed out above, reducing this read margin during a read operation reduces the accuracy and reliability of the read operation. By way of example, memory cell current 210 may be approximately 30 μA when memory cell 205 is an erased cell. However, due to voltage difference between nodes 243 and 223, leakage current 235 through neighboring cell 255 may be about 5 μA. In this example, current 230 sensed by sensing circuit 260 will be the difference between memory cell current 210 and leakage current 235, and is approximately 25 μA. When a reference current of 27 μA (corresponding to a 3 μA read margin) is used for comparison, leakage current 235 through memory cell 255 reduces the read margin such that the magnitude of sensed current 230 (25 μA) erroneously indicates that memory cell 205 is a programmed cell when memory cell 205 is actually an erased cell. Such reductions in read margins resulting in erroneous determinations of memory cell status during read operations are intolerable.
Referring now to Figure 3, there is shown a circuit diagram of memory circuit 300 in accordance with one embodiment of the present invention. As described more fully below, memory circuit 300 results in substantially reduced leakage current and significantly reduced read margin loss during memory read operations. The present invention is suitable for use with memory cells capable of storing two binary bits, a "left" bit and a "right" bit, as illustrated in the present exemplary embodiment. The left bit can represent a "0" or a "1" while the right bit can represent a "0" or a "1" independent of the left bit. However, the present invention is also suitable for use with other types of memory cells, such as those storing only a single bit, for example. Y-Pafhs 366a, 366b and 366c as shown in Figure 3 and described below can be represented by Y- Path 166 as shown in Figure IB and described above. Memory circuit 300 depicts a portion of a memory device including adjacent memory cells 305, 355 and 370 along the same word line 325 (designated "WL" in Figure 3). In the particular embodiment depicted in Figure 3, memory circuit 300 depicts an exemplary arrangement when a read operation involving left bit 382 of memory cell 305 is to be performed. Although not described herein for brevity, a similar memory circuit (not shown) can be implemented in accordance with the present invention when a read operation involving right bit 384 of memory cell 305 is to be performed. In the present application, memory cell 305, on which a read operation is to be performed, is also referred to as a "target cell" while each memory cell 355 and 370 adjacent to memory cell 305 is also referred to as a "neighboring cell."
In memory circuit 300, bit line 316 is configured as the "source" bit line (designated "S" in Figure 3) of memory cell 305 by coupling node 317 to ground 365 through Y-Path 366a. Bit line 321 is configured as the "drain" bit line (designated "D" in Figure 3) of memory cell 305 by connecting node 323 to node 320 through Y-Path 366b, where sensing circuit 360 is connected at node 320 (in the present application, the voltage supplied by sensing circuit 360 to node 323 through Y-Path 366b is also referred to as "drain" voltage). Word line 325 is connected to the gate terminal of memory cell 305 and is utilized to activate memory cell 305 during a read operation. In the present example, when memory cell 305 is activated, the amount of current 310 drawn by memory cell 305 indicates the "programmed" or "erase" status of left bit 382 of memory cell 305.
Continuing with Figure 3, memory circuit 300 further comprises operational amplifier 381 having an output terminal connected to and driving node 350. Node 350 is also coupled to node 343 through Y-Path 366c so that bit line 341 of neighboring cell 355 is connected to the output terminal of operational amplifier 381 through Y-Path 366c. The noninverting input of operational amplifier 381 is coupled to node 320, and the inverting input of operational amplifier 381 is connected to its output terminal at node 350 through negative feedback loop 383. Bit line 351 of neighboring cell 370 is "floating" and may have a pattern-dependant path to ground through the neighboring memory cells. Operational amplifier 381 typically comprises a high-gain operational amplifier so that the voltage at its output terminal at node 350 is driven very close to the voltage at its noninverting input terminal at node 320. For example, the voltage difference between node 350 and node 320 may be reduced to about 5 mV. Furthermore, since node 343 is coupled to node 350 through Y-Path 366c and node 423 is coupled to node 320 through Y-Path 366b, the voltages at node 343 is also very close to the voltage at node 323. In effect, operational amplifier 381 configures bit line 341 of memory cell 355 as a
"precharge" bit line (designated "P" in Figure 3) by providing at node 343 a voltage that is very close to the voltage at node 323.
As a result of the particular arrangement of memory circuit 300 wherein the voltages at nodes 323 and 343 are very close, leakage current 335 through memory cell 355, i.e., from node 343 to node 323, is substantially reduced. For example, compared to known circuit 200, memory circuit 300 results in a significant reduction in leakage current 335, e.g., leakage current 335 being reduced from about 5 μA in the embodiment shown in Figure 2 to approximately 2 μA in the present exemplary embodiment. With the magnitude of leakage current 335 being reduced significantly in memory circuit 300, total current 330 sensed by sensing circuit 360 is significantly less affected by leakage current 335 when target cell 305 is an erased cell and neighboring cell 355 is an erased or over-erased cell, and, therefore, the read margin loss is also reduced. Moreover, total current 330 detected by sensing circuit 360 more accurately represents current 310 drawn by left bit 382 of target cell 305 during a read operation, and thus the state of left bit 382 of target cell 305 can be more accurately determined.
Referring now to Figure 4, there is shown a circuit diagram of another embodiment of the invention as memory circuit 400. Memory circuit 400 depicts a portion of a memory device including adjacent memory cells 401, 405, 455, 470, 472, 490 and 492 along the same word line (designated "WL" in Figure 4) 425. The particular embodiment shown in Figure 4 depicts an exemplary arrangement when a read operation involving left bit 482 of memory cell 405 is to be performed. A similar memory circuit (not shown) can be implemented in accordance with the present invention when a read operation involving right bit 484 of memory cell 405 is to be performed. In the present application, memory cell 405, on which a read operation is to be performed, can be referred to as a "target cell" while each memory cell 401, 455, 470, 472, 490 and 492 adjacent to memory cell 405 can be referred to as a "neighboring cell." Y-Pafhs 466a, 466b, 466c, 466d, 466e, 466f, 466g and 466h as shown in Figure 4 and described below can be represented by Y-Path 166 as shown in Figure IB and described above.
In memory circuit 400, bit line 416 is configured as the "source" bit line (designated "S" in Figure 4) of memory cell 405 by coupling node 417 to ground 465 through Y-Path 466b. Similarly, bit line 414 of neighboring memory cell 401 is also configured as a source bit line (memory cell 401 shares bit line 416 with memory cell 405). Thus, node 415 is coupled to ground 465 through Y-Path 466a. Bit line 421 is configured as the "drain" bit line (designated "D" in Figure 4) of memory cell 405 by connecting node 423 to node 420 through Y-Path 466c, where node 420 is connected to sensing circuit 460 (in the present application, the voltage supplied by sensing circuit 460 to node 423 through Y-Path 466b is also referred to as "drain" voltage). Word line 425 is connected to the gate terminal of memory cell 05 and is utilized to activate memory cell 405 during a read operation. In the present example, when memory cell 05 is activated, the amount of current 10 drawn by memory cell 405 indicates the "programmed" or "erased" status of memory left bit 482 of memory cell 405.
In the particular embodiment depicted Figure 4, bit lines 441 and 451 of memory cells 455 and 470, respectively, are configured as "drain" bit lines. As such, node 443 of bit line 441 and node 453 of bit line 451 are connected at node 420 to sensing circuit 460 through Y-Paths 466d and 466e, respectively. By further configuring bit lines 441 and 451 as "drain" bit lines in memory circuit 400, current 432 more accurately represents current 410 associated with left bit 482 of memory cell 405, and further results in reduced read margin loss, particularly when left bit 482 of memory cell 405 is an erased bit (corresponding to a "1" bit) and memory cells 455 and 470 are erased cells (each corresponding to a "1"). The reason is that current 433 is added to current 430 to form total current 432, thereby compensating for leakage current 435. Furthermore, current 438 is added to current 493 to form current 433, thereby compensating for leakage current 437. The magnitude of any additional leakage current through neighboring memory cells, e.g., current 440 through memory cell 472, is very small compared to current 410 drawn by left bit 382 of memory cell 405, and therefore, such additional leakage current has less of an impact on total current 432. Thus, total current 432 detected by sensing circuit 460 is very close to current 410 drawn by left bit 482 of memory cell 405 due to compensation for leakage currents 435 and 437. As a result, the read margin loss is significantly reduced. The recovery of the leakage current through this technique results in a significantly reduced read margin loss when sensing the state of left bit 482 of memory cell 405.
Continuing with reference to Figure 4, memory circuit 400 further comprises operational amplifier 481 having an output terminal connected to and driving node 474. The noninverting input of operational amplifier 481 is coupled to node 420, and the inverting input of operational amplifier 481 is connected to its output terminal at node 474 through negative feedback loop 483. In the particular embodiment shown in Figure 4, bit lines 475, 496 and 498 of memory cells 472, 490 and 492, respectively, are configured as "precharge" bit lines (designated "P" in Figure 4) by connecting each of node 476 of bit line 475, node 495 of bit line 496, and node 497 of bit line 498 to the output terminal of operational amplifier 481 at node 474 through Y-Paths 466f, 466g and 466h, respectively.
Operational amplifier 481 typically comprises a high-gain operational amplifier so that the voltage at its output terminal at node 474 is driven very close to the voltage at its noninverting input terminal at node 420. As a further result of this arrangement, operational amplifier 481 provides, at each node 476, 495 and 497, a voltage that is very close to the voltage at node 453. With this configuration, leakage current 439 through memory cell 472 (i.e., from node 453 to node 476) is greatly reduced, particularly when left bit 482 of memory cell 405 is a programmed bit (corresponding to a "0" bit) and when memory cell 472 and all its neighboring cells between memory cell 472 and ground are erased cells (corresponding to a "1" bits), and/or when leakage current 439 is drawn through memory cell 472 due to transient current that could be present for charging some of the bit lines for memory cells situated on the right side of memory cell 492 in Figure 4. Leakage current 439 is reduced because by providing additional precharge voltages to the right side of node 476, i.e., at nodes 495 and 497, node 476 is significantly less affected by the ground path and/or transient current path to the right side of node 497. In effect, the voltages at nodes 495 and 497 act to buffer the voltage at node 476 from the ground path and/or transient cur ent path to the right side of node 497. Since node 476 is less affected by the ground path and/or transient current path to the right side of node 497, voltage at node 476 is close to the voltage at node 453.
As another feature of the invention, operational amplifier 481 further improves the accuracy of memory circuit 400 by further reducing leakage currents 439 and 440. As described above, operational amplifier 481 acts to drive the voltage at node 474 very close to the voltage at node 420. For example, the voltage difference between node 474 and node 420 may be reduced to about 5 mV. Since node 476 is coupled to node 474 through Y-Path 466f and node 453 is coupled to node 420 through Y-Path 466e, the voltage at node 476 is also brought very close to the voltage at node 453. Since the voltages at nodes 476 and 453 are very close together, leakage current 440 from node 476 to node 453 is even further reduced, thereby improving the accuracy of total current 432 when left bit 482 of memory cell is an erased bit and neighboring memory cells 455, 470, 472, 490, and 492 are erased cells. For example, compared to known circuit 200, memory circuit 400 results in a significant reduction in leakage current 440, e.g., leakage current 335 being reduced from about 5 μA in the embodiment shown in Figure 2 to approximately 0.5 μA in the present exemplary embodiment. Likewise, since the voltages at nodes 476 and 453 are very close together, leakage current 439 from node 453 to node 476 is also further reduced, thereby improving the accuracy of total current 432 when left bit 482 of memory cell is a programmed bit and neighboring memory cells 455, 470, 472, 490, and 492 are erased cells. Significantly, the read margin loss is greatly reduced due to memory circuit 400 in either the case where left bit 482 of memory cell 405 is a programmed bit or an erased bit, even when neighboring memory cells 455, 470, 472, 490, and 492 are erased cells. Accordingly, comparison of current 432 against a reference current (not shown) can be made with greater accuracy and reliability during a read operation involving left bit 482 of memory cell 405. In sum, memory circuit 400 results in fast, accurate read memory operations with significantly reduced read margin loss.
As illustrated in the exemplary embodiment of Figure 4, additional drain bit lines (e.g., bit lines 441 and 451) configured for adjacent neighboring memory cells (e.g., memory cells 455 and 470) to the memory cell to be read (e.g., target cell 405) reduce the read margin loss when the bit of the memory cell to be read is an erased bit, and where bits associated with neighboring memory cells are erased bits. On the other hand, additional precharge bit lines (e.g., bit lines 496 and 498) configured for other adjacent neighboring memory cells (e.g., memory cells 490 and 492) reduce the read margin loss when the bit of the memory cell to be read is a programmed bit, and where bits associated with neighboring memory cells are erased bits. It is noted that this increased accuracy in the read memory operation due to additional drain and/or precharge bit lines is achieved at the expense of additional power consumption and access speed. Accordingly, in other embodiments of the present invention, the number of "drain" bit lines and/or "precharge" bit lines may be selected in accordance with a particular desired accuracy, power budget, and access speed.
From the above description of exemplary embodiments of the invention it is manifest that various techniques can be used for implementing the concepts of the present invention without departing from its scope. Moreover, while the invention has been described with specific reference to certain embodiments, a person of ordinary skill in the art would recognize that changes could be made in form and detail without departing from the spirit and the scope of the invention. For example, the specific number of "drain" bit lines and "precharge" bit line can be modified without departing from the scope of the present invention, as noted above. Furthermore, it is manifest that although the particular embodiments shown in Figure 3 and 4 and describe above utilize drain-side sensing, i.e., where sensing circuitry is coupled to the drain bit line, the present invention can be modified to provide fast, accurate memory read operations where a source-side sensing approach is used, i.e., where sensing circuit is coupled to the source bit line, without departing form the scope and spirit of the invention. The described exemplary embodiments are to be considered in all respects as illustrative and not restrictive. It should also be understood that the invention is not limited to the particular exemplary embodiments described herein, but is capable of many rearrangements, modifications, and substitutions without departing from the scope of the invention.
Thus, a circuit for fast and accurate memory read operations has been described.

Claims

1 , A memory circuit for sensing current in a target cell (305) during a read operation, said memory circuit comprising: said target cell (305) having a first bit line (316) connected to ground (365), said target cell (305) having a second bit line (321) connected to a drain voltage; a sensing circuit (360) coupled at a first node (320) to at least one of said first bit line (316) or said second bit line (321); a first neighboring cell (355) having a third bit line (341) connected to a second node (350); an operational amplifier (381) having an output terminal connected at said second node (350) to said third bit line (341) during said read operation, said operational amplifier having a noninverting input terminal connected to said first node (320), said operation amplifier (381) having an inverting input terminal connected to said second node (350).
2, The memory circuit of claim 1, further comprising a second neighboring cell (490), said second neighboring cell (490) having a fourth bit line (496) coupled to said second node, said second neighboring cell (490) adjacent to said first neighboring cell.
3, The memory circuit of claim 1 , further comprising a second neighboring cell (455), said second neighboring cell (455) having a fourth bit line (441) coupled to said first node, said second neighboring cell (455) adjacent to said target cell, said first neighboring cell adjacent to said second neighboring cell (455).
4, The memory circuit of claim 1, further comprising a second neighboring cell (455), said second neighboring cell (455) having a fourth bit line (441) coupled to said first node, said second neighboring cell (455) adjacent to said target cell, said memory circuit further comprising a third neighboring cell (470), said third neighboring cell (470) having a fifth bit line (451) coupled to said first node, said third neighboring cell (470) adjacent to said second neighboring cell (455), said first neighboring cell adjacent to said third neighboring cell (470).
5 , The memory circuit of claim 1 , wherein each of said target cell and said first neighboring cell comprises a respective gate terminal connected to a common word line.
6, The memory circuit of claim 1, wherein said target cell stores a first bit and a second bit.
7, A memory circuit comprising: target cell means (305) for storing at least one bit, said target cell means (305) having a first bit line
(316) connected to ground (365), said target cell means (305) having a second bit line (321) connected to a drain voltage; sensing circuit means (360) for sensing current in said target cell means (305) during a read operation, said sensing circuit means (360) coupled at a first node (320) to at least one of said first bit line (316) or said second bit line (321); first neighboring cell means (355) for storing at least one bit, said first neighboring cell means (355) having a third bit line (341) connected to a second node (350); operational amplifier means (381) having an output terminal connected at said second node (350) to said third bit line (341) during said read operation, said operational amplifier means having a noninverting input terminal connected to said first node (320), said operation amplifier means having an inverting input terminal connected to said second node (350).
8. The memory circuit of claim 7, further comprising second neighboring cell means (455) for storing at least one bit, said second neighboring cell means (455) having a fourth bit line (441) coupled to said first node, said second neighboring cell means (455) adjacent to said target cell, said first neighboring cell adjacent to said second neighboring cell (455).
9. The memory circuit of claim 7, further comprising second neighboring cell means (455) for storing at least one bit, said second neighboring cell means (455) having a fourth bit line (441) coupled to said first node, said second neighboring cell means (455) adjacent to said target cell, said memory circuit further comprising third neighboring cell means (470) for storing at least one bit, said third neighboring cell means (470) having a fifth bit line (451) coupled to said first node, said third neighboring cell means (470) adjacent to said second neighboring cell (455), said first neighboring cell adjacent to said third neighboring cell (470).
10. The memory circuit of claim 7, wherein each of said target cell means and said first neighboring cell means comprises a respective gate terminal connected to a common word line.
PCT/US2004/006127 2003-03-13 2004-03-01 Circuit for fast and accurate memory read operations WO2004084232A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2006508932A JP4520982B2 (en) 2003-03-13 2004-03-01 High-speed and high-precision memory read operation circuit
EP04716104A EP1602109B1 (en) 2003-03-13 2004-03-01 Circuit for fast and accurate memory read operations
DE602004017137T DE602004017137D1 (en) 2003-03-13 2004-03-01 CIRCUIT FOR FAST AND PRECISE STORAGE READING OPERATIONS

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/387,617 2003-03-13
US10/387,617 US6744674B1 (en) 2003-03-13 2003-03-13 Circuit for fast and accurate memory read operations

Publications (1)

Publication Number Publication Date
WO2004084232A1 true WO2004084232A1 (en) 2004-09-30

Family

ID=32326184

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/006127 WO2004084232A1 (en) 2003-03-13 2004-03-01 Circuit for fast and accurate memory read operations

Country Status (8)

Country Link
US (2) US6744674B1 (en)
EP (1) EP1602109B1 (en)
JP (1) JP4520982B2 (en)
KR (1) KR20050110669A (en)
CN (1) CN100561598C (en)
DE (1) DE602004017137D1 (en)
TW (1) TWI333215B (en)
WO (1) WO2004084232A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1949542A2 (en) * 2005-11-16 2008-07-30 Actel Corporation Bit line pre-settlement circuit and method for flash memory sensing scheme
CN102426852A (en) * 2011-11-30 2012-04-25 中国科学院微电子研究所 Method and system for reading information of memory array cell

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6744674B1 (en) * 2003-03-13 2004-06-01 Advanced Micro Devices, Inc. Circuit for fast and accurate memory read operations
US7408531B2 (en) * 2004-04-14 2008-08-05 Pioneer Corporation Plasma display device and method for driving the same
JP4083147B2 (en) * 2004-07-02 2008-04-30 シャープ株式会社 Semiconductor memory device
JP4647460B2 (en) * 2005-10-25 2011-03-09 シャープ株式会社 Semiconductor memory device and electronic device
US7218563B1 (en) 2005-11-18 2007-05-15 Macronix International Co., Ltd. Method and apparatus for reading data from nonvolatile memory
US20080059768A1 (en) * 2006-07-06 2008-03-06 Macronix International Co., Ltd. Method and Apparatus for Communicating a Bit Per Half Clock Cycle over at Least One Pin of an SPI Bus
US7339846B2 (en) * 2006-07-14 2008-03-04 Macronix International Co., Ltd. Method and apparatus for reading data from nonvolatile memory
JP5127439B2 (en) * 2007-12-28 2013-01-23 株式会社東芝 Semiconductor memory device
JP5297673B2 (en) * 2008-03-26 2013-09-25 ラピスセミコンダクタ株式会社 Semiconductor memory device
US8760930B1 (en) 2013-02-18 2014-06-24 Spansion Llc. Memory device with source-side sensing
CN104979012B (en) * 2015-08-07 2019-04-19 上海华虹宏力半导体制造有限公司 Memory circuit
CN105225693B (en) * 2015-09-16 2019-04-30 上海华虹宏力半导体制造有限公司 Virtual ground flash memory circuit
US10366752B2 (en) * 2016-12-11 2019-07-30 Technion Research & Development Foundation Ltd. Programming for electronic memories

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027321A (en) * 1989-11-21 1991-06-25 Intel Corporation Apparatus and method for improved reading/programming of virtual ground EPROM arrays
EP1262995A1 (en) * 2001-05-30 2002-12-04 STMicroelectronics S.r.l. A semiconductor memory system
US6510082B1 (en) * 2001-10-23 2003-01-21 Advanced Micro Devices, Inc. Drain side sensing scheme for virtual ground flash EPROM array with adjacent bit charge and hold

Family Cites Families (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6373452B1 (en) * 1995-08-03 2002-04-16 Fujiitsu Limited Plasma display panel, method of driving same and plasma display apparatus
JP3408684B2 (en) 1995-12-25 2003-05-19 富士通株式会社 Driving method of plasma display panel and plasma display device
KR100245412B1 (en) * 1997-04-12 2000-03-02 윤종용 Nor type semiconductor memory device and data read method thereof
JPH1165516A (en) 1997-08-18 1999-03-09 Hitachi Ltd Method and device for driving plasma display panel
US5959892A (en) * 1997-08-26 1999-09-28 Macronix International Co., Ltd. Apparatus and method for programming virtual ground EPROM array cell without disturbing adjacent cells
US6259644B1 (en) * 1997-11-20 2001-07-10 Hewlett-Packard Co Equipotential sense methods for resistive cross point memory cell arrays
US6340960B1 (en) * 1998-02-24 2002-01-22 Lg Electronics Inc. Circuit and method for driving plasma display panel
JPH11242460A (en) 1998-02-25 1999-09-07 Pioneer Electron Corp Plasma display panel driving method
JP2000039865A (en) 1998-07-24 2000-02-08 Matsushita Electric Ind Co Ltd Plasma display device
KR100291992B1 (en) * 1998-07-31 2001-06-01 구자홍 Driving Method of Plasma Display Panel
KR100511075B1 (en) 1998-11-30 2005-10-26 오리온전기 주식회사 Plasma Display Panel Driving Method
JP2000172191A (en) * 1998-12-04 2000-06-23 Fujitsu Ltd Planar display device
TW516014B (en) 1999-01-22 2003-01-01 Matsushita Electric Ind Co Ltd Driving method for AC plasma display panel
KR100286947B1 (en) * 1999-03-31 2001-04-16 김순택 Method for addressing plasma display panel
JP2000330511A (en) 1999-05-17 2000-11-30 Hitachi Ltd Method for driving discharge tube for display
JP2001005424A (en) 1999-06-24 2001-01-12 Nec Corp Plasma display panel and its drive method
JP2001013915A (en) 1999-06-30 2001-01-19 Matsushita Electric Ind Co Ltd Driving method of plasma display panel
JP3539314B2 (en) 1999-10-19 2004-07-07 松下電器産業株式会社 Driving method of plasma display
JP2001125534A (en) 1999-10-28 2001-05-11 Fujitsu Ltd Method and device for driving surface discharge type pdp
JP3583042B2 (en) * 1999-11-09 2004-10-27 Necエレクトロニクス株式会社 Semiconductor storage device
JP2001236038A (en) 1999-12-14 2001-08-31 Matsushita Electric Ind Co Ltd Driving method for plasma display panel and plasma display device
JP3511495B2 (en) 2000-03-13 2004-03-29 富士通株式会社 Driving method and driving device for AC PDP
US7075239B2 (en) * 2000-03-14 2006-07-11 Lg Electronics Inc. Method and apparatus for driving plasma display panel using selective write and selective erase
JP3463869B2 (en) 2000-03-27 2003-11-05 日本電気株式会社 Driving method of plasma display panel
AU2001257111A1 (en) * 2000-04-20 2001-11-07 James C. Rutherford Method for driving plasma display panel
JP2001350445A (en) * 2000-06-02 2001-12-21 Nec Corp Driving method for ac type plasma display panel
JP4576028B2 (en) 2000-06-30 2010-11-04 パナソニック株式会社 Driving method of display panel
JP3709132B2 (en) * 2000-09-20 2005-10-19 シャープ株式会社 Nonvolatile semiconductor memory device
JP2002132207A (en) * 2000-10-26 2002-05-09 Nec Corp Driving method for plasma display panel
JP2002140032A (en) 2000-11-02 2002-05-17 Matsushita Electric Ind Co Ltd Driving method of plasma display panel
JP4158875B2 (en) * 2001-03-30 2008-10-01 株式会社日立プラズマパテントライセンシング Driving method and driving apparatus for AC type PDP
JP2002351391A (en) 2001-05-28 2002-12-06 Matsushita Electric Ind Co Ltd Plasma display
JP4269133B2 (en) * 2001-06-29 2009-05-27 株式会社日立プラズマパテントライセンシング AC type PDP drive device and display device
JP4859294B2 (en) * 2001-07-10 2012-01-25 富士通セミコンダクター株式会社 Nonvolatile semiconductor memory device
KR100472505B1 (en) * 2001-11-14 2005-03-10 삼성에스디아이 주식회사 Method and apparatus for driving plasma display panel which is operated with middle discharge mode in reset period
KR100482324B1 (en) * 2002-03-06 2005-04-13 엘지전자 주식회사 Method and apparatus for driving plasma display panel
US6744674B1 (en) * 2003-03-13 2004-06-01 Advanced Micro Devices, Inc. Circuit for fast and accurate memory read operations
US6816423B2 (en) * 2002-04-29 2004-11-09 Fujitsu Limited System for control of pre-charge levels in a memory device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027321A (en) * 1989-11-21 1991-06-25 Intel Corporation Apparatus and method for improved reading/programming of virtual ground EPROM arrays
EP1262995A1 (en) * 2001-05-30 2002-12-04 STMicroelectronics S.r.l. A semiconductor memory system
US6510082B1 (en) * 2001-10-23 2003-01-21 Advanced Micro Devices, Inc. Drain side sensing scheme for virtual ground flash EPROM array with adjacent bit charge and hold

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1949542A2 (en) * 2005-11-16 2008-07-30 Actel Corporation Bit line pre-settlement circuit and method for flash memory sensing scheme
EP1949542A4 (en) * 2005-11-16 2008-11-12 Actel Corp Bit line pre-settlement circuit and method for flash memory sensing scheme
CN102426852A (en) * 2011-11-30 2012-04-25 中国科学院微电子研究所 Method and system for reading information of memory array cell

Also Published As

Publication number Publication date
US20080122745A1 (en) 2008-05-29
CN100561598C (en) 2009-11-18
JP4520982B2 (en) 2010-08-11
EP1602109B1 (en) 2008-10-15
US8054248B2 (en) 2011-11-08
US6744674B1 (en) 2004-06-01
CN1762026A (en) 2006-04-19
TWI333215B (en) 2010-11-11
EP1602109A1 (en) 2005-12-07
KR20050110669A (en) 2005-11-23
TW200428405A (en) 2004-12-16
JP2006520515A (en) 2006-09-07
DE602004017137D1 (en) 2008-11-27

Similar Documents

Publication Publication Date Title
EP1573746B1 (en) Circuit for accurate memory read operations
US6768679B1 (en) Selection circuit for accurate memory read operations
JP2537264B2 (en) Semiconductor memory device
US7088626B2 (en) Bias voltage applying circuit and semiconductor memory device
US6788601B2 (en) Semiconductor memory device and current mirror circuit
EP1602109B1 (en) Circuit for fast and accurate memory read operations
US7339846B2 (en) Method and apparatus for reading data from nonvolatile memory
US6680865B2 (en) Nonvolatile memory for which program operation is optimized by controlling source potential
US6839279B2 (en) Nonvolatile semiconductor memory device
US6229734B1 (en) Nonvolatile semiconductor storage device having controlled cell threshold voltage distribution
JPH0565959B2 (en)
JPH09306188A (en) Non-volatile semiconductor memory
US7940565B2 (en) Reading circuitry in memory
US6628545B1 (en) Memory circuit for suppressing bit line current leakage
US7835185B2 (en) Nonvolatile semiconductor memory device
US6898124B1 (en) Efficient and accurate sensing circuit and technique for low voltage flash memory devices
US20040109372A1 (en) Method of accessing memory and device thereof
JPH09306191A (en) Non-volatile semiconductor memory
KR100495655B1 (en) Semiconductor memory device and over erase verify method thereof
JPH11203882A (en) Semiconductor memory
JPH04252497A (en) Nonvolatile semiconductor memory device
JP2004158052A (en) Nonvolatile semiconductor memory

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2004716104

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020057017062

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 20048068831

Country of ref document: CN

Ref document number: 2006508932

Country of ref document: JP

WWP Wipo information: published in national office

Ref document number: 1020057017062

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2004716104

Country of ref document: EP