WO2006026159A1 - Integrated dram-nvram multi-level memory - Google Patents

Integrated dram-nvram multi-level memory Download PDF

Info

Publication number
WO2006026159A1
WO2006026159A1 PCT/US2005/029150 US2005029150W WO2006026159A1 WO 2006026159 A1 WO2006026159 A1 WO 2006026159A1 US 2005029150 W US2005029150 W US 2005029150W WO 2006026159 A1 WO2006026159 A1 WO 2006026159A1
Authority
WO
WIPO (PCT)
Prior art keywords
nvram
dram
cell
memory cell
applying
Prior art date
Application number
PCT/US2005/029150
Other languages
French (fr)
Other versions
WO2006026159A8 (en
Inventor
Arup Bhattacharyya
Leonard Forbes
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to EP05786226A priority Critical patent/EP1782427B1/en
Priority to JP2007529952A priority patent/JP4947378B2/en
Publication of WO2006026159A1 publication Critical patent/WO2006026159A1/en
Publication of WO2006026159A8 publication Critical patent/WO2006026159A8/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C14/00Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5671Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge trapping in an insulator
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C14/00Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
    • G11C14/0009Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell
    • G11C14/0018Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell whereby the nonvolatile element is an EEPROM element, e.g. a floating gate or metal-nitride-oxide-silicon [MNOS] transistor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/02Disposition of storage elements, e.g. in the form of a matrix array

Definitions

  • the present invention relates generally to memory devices and in particular the present invention relates to DRAM and NVRAM architectures.
  • RAM random-access memory
  • ROM read only memory
  • DRAM dynamic random access memory
  • SDRAM synchronous dynamic random access memory
  • DRAM cells are comprised of a switching transistor and an integrated storage capacitor tied to the storage node of the transistor. Charge storage is enhanced by providing appropriate storage capacity in the form of a stacked capacitor or a trench capacitor in parallel with the depletion capacitance of the floating storage node. DRAM cells are volatile and therefore lose data when the power is removed.
  • DRAMs use one or more arrays of memory cells arranged in rows and columns. Each of the rows of memory cells is activated by a corresponding row line that is selected from a row address. A pair of complementary digit lines are provided for each column of the array and a sense amplifier coupled to the digit lines for each column is enabled responsive to a respective column address. The sense amplifier senses a small voltage differential between the digit lines and amplifies such voltage differential.
  • the capacitor Due to finite charge leakage across the depletion layer, the capacitor has to be recharged frequently to ensure data integrity. This is referred to in the art as refreshing and can be accomplished by periodically coupling the memory cells in the row to one of the digit lines after enabling the sense amplifiers. The sense amplifiers then restore the voltage level on the memory cell capacitor to a voltage level corresponding to the stored data bit.
  • the permissible time between refresh cycles without losing data depends on various factors such as rate of charge dissipation in the memory capacitor. ⁇
  • the capacitors and transistors of DRAM cells can be reduced in size. This has the effect of increased speed and memory density with decreased power requirements.
  • a problem with decreased capacitor size is that sensing a conventional
  • DRAM cell requires a minimum value of capacitance per cell. As the capacitor gets smaller, the capacitance is reduced. This has become a scalability challenge for DRAM.
  • the present invention encompasses an integrated DRAM-NVRAM memory cell.
  • the cell comprises a dynamic random access memory function and a non- volatile random access memory function that is coupled to the dynamic random access memory function.
  • the data storage by the dynamic random access memory function is enhanced by the non- volatile random access memory device that provides a non- volatile state retention in the DRAM.
  • the non- volatile random access memory can store multiple bits of data.
  • Figure 1 shows a cross-sectional view of one embodiment of a DRAM-NVRAM multi-level memory cell of the present invention.
  • Figure 2 shows an electrical equivalent circuit diagram of the embodiment of Figure 1.
  • Figure 3 shows a cross-sectional view of an alternate embodiment of the DRAM- NVRAM multi-level memory cell of the present invention.
  • Figure 4 shows a block diagram of an electronic system that incorporates the non- planar, stepped NROM array of the present invention.
  • FIG. 1 illustrates a cross-sectional view of one embodiment of DRAM-NVRAM multi-level memory cells of the present invention. The cells are fabricated in trenches in a bulk silicon substrate 100.
  • Pillars are formed between the trenches.
  • the substrate is comprised of p-type silicon.
  • the substrate is comprised of n-type material.
  • Figure 1 illustrates only two of the DRAM-NVRAM memory cells 170 and 171 that comprise an array of memory cells. It is well known in the art that a typical memory array could have millions of cells.
  • Each DRAM-NVRAM cell 170 and 171 is comprised of a DRAM transistor and a NVRAM transistor.
  • Each DRAM transistor is comprised of a drain region 104 and 105 and a source region 101 and 103. These regions 101, 103 - 105, in one embodiment, are doped n+ regions in the trenches and pillars of the substrate 100.
  • Each NVRAM transistor is comprised of a drain region 104 and 105 that is formed in the tops of the pillars and shared with its respective DRAM transistor.
  • a source region 102 is formed at the bottom of the trench and is shared between the two NVRAM transistors.
  • a vertical channel region exists between each pair of source/drain regions 101, 104 or 103 , 105 for the gated transistors or 102, 104 or 102, 105 for the NV transistors gated by the shared control gate 120.
  • a channel forms in the floating body channel region between one drain 104, 101 or 105, 103.
  • Each NVRAM transistor is comprised of a floating plate 115 and 116 in which one or more charges are trapped and stored.
  • the floating plates 115 and 116 are isolated from the channel regions by tunneling dielectrics 110 and 111 and from the shared control gate 120 by a charge blocking layer (i.e., intergate dielectric) 117 and 118 that prevents a trapped charge from leaking to the control gate.
  • Each tunneling dielectric/floating plate/charge blocking layer makes up an insulator stack for each NVRAM transistor and, in one embodiment, is approximately 15 nm thick.
  • the materials of construction are not critical to the present invention, but commonly include doped polysilicon for the gate/plate materials, and silicon oxides, nitrides or oxynitrides for the dielectric materials.
  • a data/bitline 160 couples each of the drain regions 104 and 105 in the tops of the pillars. Additionally, the source regions 101 - 103 are coupled to a source line of the memory array. As is shown later with reference to Figure 2, the source lines 101 — 103 of the cells 170 and 171 may be coupled to ground potential with the substrate (p-type silicon) held at a negative potential such that the source lines and associated junctions are constantly held reverse biased.
  • depletion regions 140 — 142 form around each of the source regions 101 —103 respectively.
  • the touching of the depletion regions 140 and 141 or 141 and 142 isolates the active p-type pillar body above the depletion regions, thus creating a p-type floating body in each pillar.
  • FIG. 1 illustrates an electrical equivalent circuit diagram of the embodiment of Figure 1. This figure shows the two DRAM-NVRAM cells 170 and 171 of Figure 1.
  • Each cell 170 and 171 is comprised of an NVRAM transistor 202 and 201 that shares a common control gate/wordline 120 that couples a row of cells in the memory array.
  • Each cell 170 and 171 also has a field effect transistor (FET) 205 and 206.
  • the gate 130 and 131 of each FET 205 and 206 is coupled to a respective DRAM wordline 232 and 233.
  • the DRAM wordlines 232 and 233 couple the FETs in a common row of cells of the array.
  • the memory array bitline 170 couples the drains of each transistor in a common column of cells.
  • Figure 3 illustrates a cross-sectional view of an alternate embodiment of the
  • DRAM-NVRAM multi-level cell of the present invention uses a silicon- on-insulator (SOI) structure.
  • SOI refers to placing a thin layer of silicon on an insulator such as silicon oxide or glass. The transistors would then be built on this thin layer of SOI. The SOI layer reduces the capacitance of the transistors so that they operate faster.
  • the embodiment of Figure 3 shares the electrical equivalent schematic of Figure 2.
  • each cell is comprised of a DRAM transistor and a NVRAM transistor.
  • the DRAM transistors are comprised of pillars that have drain 304 and 305 regions at the top.
  • the source regions 302 and 303 are formed at the bottom of the pillars.
  • the DRAM vertical gates 330 and 331 are formed over the channel regions and are coupled to their respective wordlines.
  • Each NVRAM transistor uses the same drain 304 and 305 and source regions 302 and 303 as their respective DRAM transistors.
  • Each insulator stack is comprised of a tunnel dielectric 310 and 311, floating plate 315 and 316, and charge blocking oxide 317 and 318.
  • the common control gate 320 is formed in the center of the trench and is coupled to the array NVRAM wordline.
  • the above structure is formed on the insulator layer 301 that is formed over the substrate 300.
  • the insulator layer 301 is an oxide and the substrate and the floating body are a p-type silicon.
  • the DRAM-NVRAM cell of the present invention provides multi- functionality as well as multi-level NVRAM storage.
  • the NVRAM control gate is grounded, the cell works like a DRAM.
  • the DRAM transistor of the present invention is a capacitor-less DRAM cell, it operates in the same manner as a DRAM cell except with an improved retention state compared to typical prior art DRAM cells.
  • the NVRAM control gate is pulsed to a negative potential concurrent to pulling up both the bitline and the NVRAM wordline to Vdd. This drives the access device to saturation.
  • a strong lateral field generated between the floating body and the control gate drives excess holes, generated in the body, to tunnel through the tunnel oxide and to be trapped. Due to this hole trapping, the adjacent body potential is raised to a positive potential where it is held permanently until the trapped state is discharged by trapping electrons. This is a non- volatile "zero" state. It can be sensed readily (i.e., a read 0) by turning the access device wordline up and sensing the current through the bitline.
  • the control gate is pulsed positive concurrent to forward bias either the drain-body diode or the source-body diode. This injects excess electrons into the floating body.
  • the trapping layer traps the excess electrons that cause a permanent negative potential.
  • the access device V t is raised and the device does not conduct during a logical one read operation.
  • the device remains in the non-volatile logical 1 state until the trapping layer electrons are neutralized by injecting holes during an erase operation.
  • the above-described logical 0 and 1 states can be addressed or read either by the wordline of the access device (corresponding to a V t- wL of a logic'O" and a V t- w L of a logic" 1" respectively) or by the control gate device (corresponding to a V t- c G of a logic "0" and a V t- c G of a logic "1" respectively).
  • the control gate V t 's would be significantly different than those of the access device V 1 ' s and, therefore, bi-level addressing could be achieved and the device achieves virtual dual-bit storage for the same written state.
  • Additional multi-level non- volatile storage could be achieved by directly storing increasing density of charges (i.e., electrons or holes) into the trapping layer by appropriate programming of the control gate conventionally with increasing programming voltages (positive or negative). This generates multiple high V t states (i.e., multiple V t _cG logical ones). Addressing is performed using both the DRAM wordline and NVRAM control gate and establishing appropriate sensing schemes to separate all levels of storage states.
  • the DRAM-NVRAM cell of the present invention can also be converted into a PROM for use in a field programmable gate array (FPGA), an alterable switch, or a BIOS- storing application.
  • the cell can be converted into a PROM by appropriate electron charge density or hole charge density stored into the trapping layer by programming via the NVRAM control gate.
  • the floating plate NVRAM transistor of the present invention requires a significantly lower field across the dielectric stack for programming via the control gate. This results in an increased endurance capability (e.g., > 10 x 10 10 cycles) and scalability both in geometry and voltages.
  • the gate insulator stack i.e., tunnel insulator, trapping layer, charge blocking layer
  • the average programming field can be reduced to between 3 x 10 6 and 6 x 10 6 V/cm compared to a typical average field of 12 x 10 6 V/cm for a floating gate device.
  • the following table illustrates one embodiment of operational voltages for a gate insulator stack comprising a 4.5 nm tunnel insulator, a 6 nm Silicon-Silicon rich-Nitride trapping dielectric, and a 6.5 nm SiO 2 charge blocking layer that requires a programming voltage below 9 V.
  • This table is for purposes of illustration only as different embodiments of the present invention can use different operational voltages to enable the read or write operational modes.
  • V BL is the bitline voltage
  • VW L is the DRAM wordline voltage
  • V SL is the DRAM source line or region voltage
  • V CG is the NVRAM control gate/wordline voltage
  • V sub is the negative substrate bias.
  • FIG. 4 illustrates a functional block diagram of a memory device 400 that can incorporate the DRAM-NVRAM memory cells of the present invention.
  • the memory device 400 is coupled to a processor 410.
  • the processor 410 may be a microprocessor or some other type of controlling circuitry.
  • the memory device 400 and the processor 410 form part of an electronic system 420.
  • the memory device 400 has been simplified to focus on features of the memory that are helpful in understanding the present invention.
  • the memory device includes an array of memory cells 430 that can be comprised of the multi-level DRAM-NVRAM cells previously illustrated.
  • the memory array 430 is arranged in banks of rows and columns.
  • the gates of each row of memory cells is coupled with a wordline while the drain and source connections of the memory cells are coupled to bitlines.
  • An address buffer circuit 440 is provided to latch address signals provided on address input connections AO-Ax 442. Address signals are received and decoded by a row decoder 444 and a column decoder 446 to access the memory array 430. It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array 430. That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
  • the memory device 400 reads data in the memory array 430 by sensing voltage or current changes in the memory array columns using sense/buffer circuitry 450.
  • the sense/buffer circuitry in one embodiment, is coupled to read and latch a row of data from the memory array 430.
  • Data input and output buffer circuitry 460 is included for bi-directional data communication over a plurality of data connections 462 with the controller 410.
  • Write circuitry 455 is provided to write data to the memory array.
  • Control circuitry 470 decodes signals provided on control connections 472 from the processor 410. These signals are used to control the operations on the memory array 430, including data read, data write (program), and erase operations.
  • the control circuitry 470 may be a state machine, a sequencer, or some other type of controller.
  • the embodiments of the integrated DRAM-NVRAM memory of the present invention provide the functions of DRAM storage that does not require stack or trench capacitors for data storage as well as non- volatile memory storage in a memory cell.
  • the NVRAM transistor is capable of multi-level storage in order to increase memory density without additional transistors.
  • the DRAM-NVRAM cell functionally integrates DRAM and non-volatile memory while overcoming the limitations of both.
  • the DRAM function can use the trapping layer of the NVRAM transistor to enhance charge storage so that a refresh cycle is not required.
  • the NVRAM function uses a floating plate for charge storage that is more scalable than a typical floating gate device.

Abstract

An integrated DRAM-NVRAM (170, 171), multi-level memory cell is comprised of a vertical DRAM device with a shared vertical gate (120) floating plate (115, 116) device. The floating plate device (115, 116) provides enhanced charge storage for the DRAM part (104, 130, 101, 105, 131) of the cell through the shared floating body in a pillar between the two functions. The memory cell is formed in a substrate (100) with trenches that form pillars. A vertical wordline/gate (131, 130) on one side of a pillar is used to control the DRAM part (104, 130, 101, 105, 131, 103) of the cell. A vertical trapping layer (115, 116) on the other side of the pillar stores one or more charges as part of the floating plate device and to enhance the DRAM function through the floating body between the DRAM and floating plate device. A vertical NVRAM wordline/control gate (120) is formed alongside the trapping layer and is shared with an adjacent floating plate device (115, 116).

Description

INTEGRATED DRAM-NVRAM MULTI-LEVEL MEMORY
TECHNICAL FIELD OF THE INVENTION
The present invention relates generally to memory devices and in particular the present invention relates to DRAM and NVRAM architectures.
BACKGROUND OF THE INVENTION
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including random-access memory (RAM), read only memory (ROM), flash memory, dynamic random access memory (DRAM), and synchronous dynamic random access memory (SDRAM).
Conventional DRAM cells are comprised of a switching transistor and an integrated storage capacitor tied to the storage node of the transistor. Charge storage is enhanced by providing appropriate storage capacity in the form of a stacked capacitor or a trench capacitor in parallel with the depletion capacitance of the floating storage node. DRAM cells are volatile and therefore lose data when the power is removed.
DRAMs use one or more arrays of memory cells arranged in rows and columns. Each of the rows of memory cells is activated by a corresponding row line that is selected from a row address. A pair of complementary digit lines are provided for each column of the array and a sense amplifier coupled to the digit lines for each column is enabled responsive to a respective column address. The sense amplifier senses a small voltage differential between the digit lines and amplifies such voltage differential.
Due to finite charge leakage across the depletion layer, the capacitor has to be recharged frequently to ensure data integrity. This is referred to in the art as refreshing and can be accomplished by periodically coupling the memory cells in the row to one of the digit lines after enabling the sense amplifiers. The sense amplifiers then restore the voltage level on the memory cell capacitor to a voltage level corresponding to the stored data bit. The permissible time between refresh cycles without losing data depends on various factors such as rate of charge dissipation in the memory capacitor. \ As computers become smaller and their performance increases, the computer components should also go through a corresponding size reduction and performance increase. To accomplish this, the capacitors and transistors of DRAM cells can be reduced in size. This has the effect of increased speed and memory density with decreased power requirements. However, a problem with decreased capacitor size is that sensing a conventional
DRAM cell requires a minimum value of capacitance per cell. As the capacitor gets smaller, the capacitance is reduced. This has become a scalability challenge for DRAM.
For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for a more scalable DRAM cell.
SUMMARY
The above-mentioned problems with DRAMs and other problems are addressed by the present invention and will be understood by reading and studying the following specification.
The present invention encompasses an integrated DRAM-NVRAM memory cell. The cell comprises a dynamic random access memory function and a non- volatile random access memory function that is coupled to the dynamic random access memory function. The data storage by the dynamic random access memory function is enhanced by the non- volatile random access memory device that provides a non- volatile state retention in the DRAM. The non- volatile random access memory can store multiple bits of data.
Further embodiments of the invention include methods and apparatus of varying scope.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 shows a cross-sectional view of one embodiment of a DRAM-NVRAM multi-level memory cell of the present invention.
Figure 2 shows an electrical equivalent circuit diagram of the embodiment of Figure 1. Figure 3 shows a cross-sectional view of an alternate embodiment of the DRAM- NVRAM multi-level memory cell of the present invention.
Figure 4 shows a block diagram of an electronic system that incorporates the non- planar, stepped NROM array of the present invention.
DETAILED DESCRIPTION
In the following detailed description of the invention, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims and equivalents thereof. The terms wafer or substrate used in the following description include any base semiconductor structure. Both are to be understood as including silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of a silicon supported by a base semiconductor structure, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure, and terms wafer or substrate include the underlying layers containing such regions/junctions. Figure 1 illustrates a cross-sectional view of one embodiment of DRAM-NVRAM multi-level memory cells of the present invention. The cells are fabricated in trenches in a bulk silicon substrate 100. Pillars are formed between the trenches. In one embodiment, the substrate is comprised of p-type silicon. In alternate embodiments, the substrate is comprised of n-type material. For purposes of clarity, Figure 1 illustrates only two of the DRAM-NVRAM memory cells 170 and 171 that comprise an array of memory cells. It is well known in the art that a typical memory array could have millions of cells. Each DRAM-NVRAM cell 170 and 171 is comprised of a DRAM transistor and a NVRAM transistor. Each DRAM transistor is comprised of a drain region 104 and 105 and a source region 101 and 103. These regions 101, 103 - 105, in one embodiment, are doped n+ regions in the trenches and pillars of the substrate 100. Vertical gates 130 and 131 are formed along the sidewalls of the trenches such that they are substantially between each transistor's active regions 101 and 104 or 103 and 105 with respective floating bodies 180 and 181. The vertical gates 130 and 131 are separated from the pillars by a dielectric material. The gates 130 and 131 are coupled to wordlines of the memory array. Each NVRAM transistor is comprised of a drain region 104 and 105 that is formed in the tops of the pillars and shared with its respective DRAM transistor. A source region 102 is formed at the bottom of the trench and is shared between the two NVRAM transistors.
A vertical channel region exists between each pair of source/drain regions 101, 104 or 103 , 105 for the gated transistors or 102, 104 or 102, 105 for the NV transistors gated by the shared control gate 120. For example, during operation, a channel forms in the floating body channel region between one drain 104, 101 or 105, 103.
Each NVRAM transistor is comprised of a floating plate 115 and 116 in which one or more charges are trapped and stored. The floating plates 115 and 116 are isolated from the channel regions by tunneling dielectrics 110 and 111 and from the shared control gate 120 by a charge blocking layer (i.e., intergate dielectric) 117 and 118 that prevents a trapped charge from leaking to the control gate. Each tunneling dielectric/floating plate/charge blocking layer makes up an insulator stack for each NVRAM transistor and, in one embodiment, is approximately 15 nm thick. The materials of construction are not critical to the present invention, but commonly include doped polysilicon for the gate/plate materials, and silicon oxides, nitrides or oxynitrides for the dielectric materials.
A data/bitline 160 couples each of the drain regions 104 and 105 in the tops of the pillars. Additionally, the source regions 101 - 103 are coupled to a source line of the memory array. As is shown later with reference to Figure 2, the source lines 101 — 103 of the cells 170 and 171 may be coupled to ground potential with the substrate (p-type silicon) held at a negative potential such that the source lines and associated junctions are constantly held reverse biased.
During operation of the transistors of the present invention, depletion regions 140 — 142 form around each of the source regions 101 —103 respectively. The touching of the depletion regions 140 and 141 or 141 and 142 isolates the active p-type pillar body above the depletion regions, thus creating a p-type floating body in each pillar.
Figure 2 illustrates an electrical equivalent circuit diagram of the embodiment of Figure 1. This figure shows the two DRAM-NVRAM cells 170 and 171 of Figure 1.
Each cell 170 and 171 is comprised of an NVRAM transistor 202 and 201 that shares a common control gate/wordline 120 that couples a row of cells in the memory array. Each cell 170 and 171 also has a field effect transistor (FET) 205 and 206. The gate 130 and 131 of each FET 205 and 206 is coupled to a respective DRAM wordline 232 and 233. The DRAM wordlines 232 and 233 couple the FETs in a common row of cells of the array. The memory array bitline 170 couples the drains of each transistor in a common column of cells. Figure 3 illustrates a cross-sectional view of an alternate embodiment of the
DRAM-NVRAM multi-level cell of the present invention. This embodiment uses a silicon- on-insulator (SOI) structure. SOI refers to placing a thin layer of silicon on an insulator such as silicon oxide or glass. The transistors would then be built on this thin layer of SOI. The SOI layer reduces the capacitance of the transistors so that they operate faster. The embodiment of Figure 3 shares the electrical equivalent schematic of Figure 2.
As in the embodiment of Figure 1, each cell is comprised of a DRAM transistor and a NVRAM transistor. The DRAM transistors are comprised of pillars that have drain 304 and 305 regions at the top. The source regions 302 and 303 are formed at the bottom of the pillars. The DRAM vertical gates 330 and 331 are formed over the channel regions and are coupled to their respective wordlines.
Each NVRAM transistor uses the same drain 304 and 305 and source regions 302 and 303 as their respective DRAM transistors. Each insulator stack is comprised of a tunnel dielectric 310 and 311, floating plate 315 and 316, and charge blocking oxide 317 and 318. The common control gate 320 is formed in the center of the trench and is coupled to the array NVRAM wordline. The above structure is formed on the insulator layer 301 that is formed over the substrate 300. In one embodiment, the insulator layer 301 is an oxide and the substrate and the floating body are a p-type silicon.
In operation, the DRAM-NVRAM cell of the present invention provides multi- functionality as well as multi-level NVRAM storage. When the NVRAM control gate is grounded, the cell works like a DRAM. Even though the DRAM transistor of the present invention is a capacitor-less DRAM cell, it operates in the same manner as a DRAM cell except with an improved retention state compared to typical prior art DRAM cells.
When the DRAM device is in a high conductance state (i.e., a logic 0 is written), some of the excess hole charge in the floating body tunnels through the trapping layer and gets trapped. Consequently the device conductance is further increased, thus creating a "fat 0" where the DRAM device has an increased hole charge in comparison to typical prior art DRAM cells.
Conversely, when electrons are generated in the floating body to create the lower conductance state (i.e., a logic 1 is written), some of the excess electrons get trapped into the trapping layer with the resulting effect of still lower conductance. Hence, a "fat 1" is created. A transistor that stores a "fat 1" has an elevated threshold voltage and, therefore, less leakage current than a typical prior art device. Thus the effect of the trapping layer of the DRAM transistor of the present invention is to improve the logic separation and associated signal margin of the DRAM state and/or state retention.
For NVRAM operation, the NVRAM control gate is pulsed to a negative potential concurrent to pulling up both the bitline and the NVRAM wordline to Vdd. This drives the access device to saturation. A strong lateral field generated between the floating body and the control gate drives excess holes, generated in the body, to tunnel through the tunnel oxide and to be trapped. Due to this hole trapping, the adjacent body potential is raised to a positive potential where it is held permanently until the trapped state is discharged by trapping electrons. This is a non- volatile "zero" state. It can be sensed readily (i.e., a read 0) by turning the access device wordline up and sensing the current through the bitline.
To write a non-volatile "one" state, the control gate is pulsed positive concurrent to forward bias either the drain-body diode or the source-body diode. This injects excess electrons into the floating body. The trapping layer traps the excess electrons that cause a permanent negative potential. As a result, the access device Vt is raised and the device does not conduct during a logical one read operation. The device remains in the non-volatile logical 1 state until the trapping layer electrons are neutralized by injecting holes during an erase operation. For multi-level NVRAM operation, the above-described logical 0 and 1 states can be addressed or read either by the wordline of the access device (corresponding to a Vt-wL of a logic'O" and a Vt-wL of a logic" 1" respectively) or by the control gate device (corresponding to a Vt-cG of a logic "0" and a Vt-cG of a logic "1" respectively). For the same degree of charge storage in the trapping layer, the control gate Vt's would be significantly different than those of the access device V1' s and, therefore, bi-level addressing could be achieved and the device achieves virtual dual-bit storage for the same written state.
Additional multi-level non- volatile storage could be achieved by directly storing increasing density of charges (i.e., electrons or holes) into the trapping layer by appropriate programming of the control gate conventionally with increasing programming voltages (positive or negative). This generates multiple high Vt states (i.e., multiple Vt_cG logical ones). Addressing is performed using both the DRAM wordline and NVRAM control gate and establishing appropriate sensing schemes to separate all levels of storage states.
The DRAM-NVRAM cell of the present invention can also be converted into a PROM for use in a field programmable gate array (FPGA), an alterable switch, or a BIOS- storing application. The cell can be converted into a PROM by appropriate electron charge density or hole charge density stored into the trapping layer by programming via the NVRAM control gate.
The floating plate NVRAM transistor of the present invention requires a significantly lower field across the dielectric stack for programming via the control gate. This results in an increased endurance capability (e.g., > 10 x 1010 cycles) and scalability both in geometry and voltages. With appropriate selection and scaling of the gate insulator stack (i.e., tunnel insulator, trapping layer, charge blocking layer), the average programming field can be reduced to between 3 x 106 and 6 x 106 V/cm compared to a typical average field of 12 x 106 V/cm for a floating gate device. The following table illustrates one embodiment of operational voltages for a gate insulator stack comprising a 4.5 nm tunnel insulator, a 6 nm Silicon-Silicon rich-Nitride trapping dielectric, and a 6.5 nm SiO2 charge blocking layer that requires a programming voltage below 9 V. This table is for purposes of illustration only as different embodiments of the present invention can use different operational voltages to enable the read or write operational modes.
Figure imgf000009_0001
In this table, VBL is the bitline voltage, VWL is the DRAM wordline voltage, VSL is the DRAM source line or region voltage, VCG is the NVRAM control gate/wordline voltage, and Vsub is the negative substrate bias. The "Ax" and "Bx" of the above table describes the two states of a single bit (i.e., bit A or bit B). In the case of the NVRAM reading of "Al" and "Bl", the bitline potentials are unchanged.
The above-described logic separation between "Ax" and "Bx" could be used for multi-level storage. The programming voltage, VX-CG, could be altered to Vy-cσ to create a different logic level separation "Ax" and "Bx" for multi-level storage. Substantially similar approaches can be used for PROM writing of " 1 " and "0". Figure 4 illustrates a functional block diagram of a memory device 400 that can incorporate the DRAM-NVRAM memory cells of the present invention. The memory device 400 is coupled to a processor 410. The processor 410 may be a microprocessor or some other type of controlling circuitry. The memory device 400 and the processor 410 form part of an electronic system 420. The memory device 400 has been simplified to focus on features of the memory that are helpful in understanding the present invention.
The memory device includes an array of memory cells 430 that can be comprised of the multi-level DRAM-NVRAM cells previously illustrated. The memory array 430 is arranged in banks of rows and columns. The gates of each row of memory cells is coupled with a wordline while the drain and source connections of the memory cells are coupled to bitlines.
An address buffer circuit 440 is provided to latch address signals provided on address input connections AO-Ax 442. Address signals are received and decoded by a row decoder 444 and a column decoder 446 to access the memory array 430. It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array 430. That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
The memory device 400 reads data in the memory array 430 by sensing voltage or current changes in the memory array columns using sense/buffer circuitry 450. The sense/buffer circuitry, in one embodiment, is coupled to read and latch a row of data from the memory array 430. Data input and output buffer circuitry 460 is included for bi-directional data communication over a plurality of data connections 462 with the controller 410. Write circuitry 455 is provided to write data to the memory array. Control circuitry 470 decodes signals provided on control connections 472 from the processor 410. These signals are used to control the operations on the memory array 430, including data read, data write (program), and erase operations. The control circuitry 470 may be a state machine, a sequencer, or some other type of controller.
The memory device illustrated in Figure 4 has been simplified to facilitate a basic understanding of the features of the memory. A more detailed understanding of internal circuitry and functions of memories are known to those skilled in the art. CONCLUSION
In summary, the embodiments of the integrated DRAM-NVRAM memory of the present invention provide the functions of DRAM storage that does not require stack or trench capacitors for data storage as well as non- volatile memory storage in a memory cell. The NVRAM transistor is capable of multi-level storage in order to increase memory density without additional transistors.
The DRAM-NVRAM cell functionally integrates DRAM and non-volatile memory while overcoming the limitations of both. For example, the DRAM function can use the trapping layer of the NVRAM transistor to enhance charge storage so that a refresh cycle is not required. Similarly, the NVRAM function uses a floating plate for charge storage that is more scalable than a typical floating gate device.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.

Claims

What is claimed is:
1. A memory cell comprising: a dynamic random access memory device for storing data; and a non- volatile random access memory device coupled to the dynamic random access memory device such that the data storage by the dynamic random access memory device is enhanced.
2. The memory cell of claim 1 wherein the non- volatile random access memory device is comprised of a floating plate charge storage region.
3. The memory cell of claim 1 wherein the dynamic random access memory device is comprised of a floating body transistor.
4. The memory cell of claim 1 wherein the non- volatile random access memory device is a multi-level device capable of storing a plurality of data bits.
5. The memory cell of claim 4 wherein the plurality of data bits are addressed by a first voltage level of a set of read voltage levels applied to the memory cell.
6. The memory cell of claim 1 wherein the non- volatile random access memory device enhances the data storage by the dynamic random access memory device by providing non- volatile state retention.
7. The memory cell of claim 1 wherein the dynamic random access memory device is a capacitor-less DRAM cell and the non-volatile random access memory device is a floating plate transistor.
8. An integrated DRAM-NVRAM memory cell comprising: a field effect transistor having a floating body portion; and a floating plate transistor coupled to the field effect transistor through the floating body portion.
9. The memory cell of claim 8 and further including: the field effect transistor having a drain region and a first source region located on opposite sides of the floating body; and the floating plate transistor having a second source region and sharing the drain region with the field effect transistor, the first and second source regions each capable of generating a depletion region that are substantially close enough to create the floating body portion.
10. The memory cell of claim 8 wherein the field effect transistor and the floating plate transistor are vertical transistors that are fabricated in trenches and pillars formed into a substrate material.
11. The memory cell of claim 8 wherein the floating body portion stores data for a DRAM function of the cell.
12. The memory cell of claim 8 wherein the floating plate increases field effect transistor conductance by accepting excess hole charge from the floating body.
13. The memory cell of claim 8 wherein the floating plate decreases field effect transistor conductance by accepting excess electrons from the floating body.
14. The memory cell of claim 11 wherein the floating plate transistor enables the field effect transistor to store data without refresh.
15. An integrated DRAM-NVRAM memory cell comprising: a substrate comprising a plurality of trenches that form a pillar between each pair of trenches; a doped drain region in the top of each pillar; a doped source region at the bottom of each of the plurality of trenches; a vertical gate formed along a side wall of a first pillar; a trapping layer formed along an opposite side wall of the first pillar; and a vertical control gate formed over the trapping layer such that the vertical control gate is shared by an adjacent NVRAM transistor.
16. The memory cell of claim 15 wherein the doped drain regions are n+ regions and the substrate is a p-type conductivity.
17. The memory cell of claim 15 wherein, during operation of the memory cell, the source regions at the bottom of the first and the second trenches are capable of generating depletion regions that substantially meet under the first pillar to form a floating body in the first pillar.
18. The memory cell of claim 15 wherein the trapping layer is separated from the first pillar by a tunnel layer and the trapping layer is separated from the vertical control gate by a charge blocking layer.
19. The memory cell of claim 18 wherein the tunnel layer and the charge blocking layer are comprised of silicon dioxide.
20. The memory cell of claim 15 and further including a bitline coupling each of the drain regions in a column of memory cells.
21. The memory cell of claim 15 wherein the vertical gate is coupled to a DRAM wordline and the vertical control gate is coupled to a NVRAM wordline.
22. An electronic system comprising: a processor for generating memory control signals; and a DRAM-NVRAM integrated memory array coupled to the processor and operating in response to the memory control signals, the memory array having a plurality of memory cells, each cell comprising: a dynamic random access memory device for storing data; and a non-volatile random access memory device coupled to the dynamic random access memory device such that the data storage by the dynamic random access memory device is enhanced.
23. The system of claim 22 wherein the dynamic random access memory device and the non-volatile random access memory device share a floating body that stores a charge for the dynamic random access memory device.
24. A method for operation of an integrated DRAM-NVRAM cell, the cell comprising a DRAM gate, a NVRAM control gate, a DRAM source region, a NVRAM source region, a shared drain region, and a bitline coupled to the shared drain region, the method comprising: applying a ground potential to the NVRAM control gate; applying a positive bias voltage to the DRAM gate; and applying the ground potential to the NVRAM source region wherein the DRAM is in one of a read or write operational mode in response to the positive bias voltage.
25. The method of claim 24 wherein the ground potential applied to the NVRAM control gate is shared by an adjacent NVRAM cell.
26. The method of claim 24 wherein the ground potential applied to the NVRAM control gate causes the integrated DRAM-NVRAM cell to operate as a DRAM function.
27. The method of claim 24 wherein the bitline is allowed to float.
28. The method of claim 24 wherein the bitline is biased at 2.5 V.
29. The method of claim 24 and further including applying a negative substrate bias.
30. The method of claim 29 wherein the negative substrate bias is -2.5 V.
31. A method for operation of an integrated DRAM-NVRAM cell, the cell comprising a DRAM gate, a NVRAM control gate, a DRAM source region, a NVRAM source region, a shared drain region, and a bitline coupled to the shared drain region, the method comprising: applying a ground potential to the NVRAM control gate; applying a positive bias voltage to the DRAM gate; applying the ground potential to the bitline; and applying a negative bias voltage to the NVRAM source region to write a logical one to a DRAM portion of the integrated DRAM-NVRAM cell.
32. The method of claim 31 wherein the positive bias voltage is 0.8V and the negative bias voltage is -2.5V.
33. The method of claim 32 and further including applying a 9.0V bias to the NVRAM control gate in order to program a NVRAM logical "0".
34. A method for operation of an integrated DRAM-NVRAM cell having a DRAM function and a NVRAM function, the cell comprising a DRAM gate, a NVRAM control gate, a DRAM source region, a NVRAM source region, a shared drain region, and a bitline coupled to the shared drain region, the method comprising: applying a ground potential to the NVRAM source region; applying a negative bias voltage to the NVRAM control gate; applying a first positive bias voltage to the bitline; and applying a second positive bias voltage to the DRAM gate in order to write a logical zero to the NVRAM function of the DRAM-NVRAM cell.
35. The method of claim 34 wherein the negative bias voltage is —2.5 V and the first and second positive bias voltages are 2.5V.
36. The method of claim 35 and further including applying a -9.0V bias to the NVRAM control gate in order to program a NVRAM logical "1".
37. A method for operation of an integrated DRAM-NVRAM cell having a DRAM function and a NVRAM function, the cell comprising a DRAM gate, a NVRAM control gate, a DRAM source region, a NVRAM source region, a shared drain region, and a bitline coupled to the shared drain region, the method comprising: applying a negative bias voltage to the DRAM source region; applying a first positive bias voltage to the NVRAM control gate; applying a ground potential to the bitline; and applying a second positive bias voltage to the DRAM gate in order to write a logical one to the NVRAM function of the DRAM-NVRAM cell.
38. The method of claim 37 wherein the negative bias voltage is -2.5V, the first positive bias voltage is 2.5V, and the second positive bias voltage 0.8V.
39. A method for operation of an integrated DRAM-NVRAM cell having a DRAM function and a NVRAM function, the cell comprising a DRAM gate, a NVRAM control gate, a DRAM source region, a NVRAM source region, a shared drain region, and a bitline coupled to the shared drain region, the method comprising: applying a ground potential to the NVRAM source region; applying a first voltage to the NVRAM control gate; and applying a second voltage to the DRAM gate in order to read one of a plurality of data bits from the NVRAM function in response to the first voltage and the second voltage.
40. The method of claim 39 wherein the bitline is floating.
41. The method of claim 39 wherein when the first voltage is OV and the second voltage is 0.8 V, a first bit of the plurality of bits is read.
42. The method of claim 39 wherein when the first voltage is 1.2V and the second voltage is OV, a second bit of the plurality of bits is read.
43. The method of claim 39 wherein the DRAM function operates as an access device for the NVRAM function.
44. An integrated DRAM-NVRAM memory cell comprising: a silicon-on-insulator substrate comprising a layer of insulating material; a doped drain region in the top of each pillar; a doped source region at the bottom of each pillar; a vertical gate formed along a side wall of a first pillar; a trapping layer formed along an opposite side wall of the first pillar; and a vertical control gate formed over the trapping layer such that the vertical control gate is shared by an adjacent NVRAM transistor.
45. The memory cell of claim 44 wherein the insulating material is an oxide.
PCT/US2005/029150 2004-08-27 2005-08-16 Integrated dram-nvram multi-level memory WO2006026159A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP05786226A EP1782427B1 (en) 2004-08-27 2005-08-16 Integrated dram-nvram multi-level memory
JP2007529952A JP4947378B2 (en) 2004-08-27 2005-08-16 Integrated DRAM-NVRAM multilevel memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/928,250 US7158410B2 (en) 2004-08-27 2004-08-27 Integrated DRAM-NVRAM multi-level memory
US10/928,250 2004-08-27

Publications (2)

Publication Number Publication Date
WO2006026159A1 true WO2006026159A1 (en) 2006-03-09
WO2006026159A8 WO2006026159A8 (en) 2006-06-22

Family

ID=35219390

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/029150 WO2006026159A1 (en) 2004-08-27 2005-08-16 Integrated dram-nvram multi-level memory

Country Status (6)

Country Link
US (8) US7158410B2 (en)
EP (1) EP1782427B1 (en)
JP (1) JP4947378B2 (en)
KR (1) KR100864351B1 (en)
SG (1) SG142304A1 (en)
WO (1) WO2006026159A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100810614B1 (en) 2006-08-23 2008-03-06 삼성전자주식회사 Semiconductor memory device having DRAM cell mode and non-volatile memory cell mode and operation method thereof
WO2009090892A1 (en) * 2008-01-18 2009-07-23 Sharp Kabushiki Kaisha Nonvolatile random access memory
JP2009170779A (en) * 2008-01-18 2009-07-30 Elpida Memory Inc Semiconductor device manufacturing method, and semiconductor device
US7609551B2 (en) 2006-09-29 2009-10-27 Kabushiki Kaisha Toshiba Semiconductor memory device
US7919800B2 (en) 2007-02-26 2011-04-05 Micron Technology, Inc. Capacitor-less memory cells and cell arrays
US9195853B2 (en) 2012-01-15 2015-11-24 International Business Machines Corporation Automated document redaction
US9559216B2 (en) 2011-06-06 2017-01-31 Micron Technology, Inc. Semiconductor memory device and method for biasing same

Families Citing this family (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7190616B2 (en) * 2004-07-19 2007-03-13 Micron Technology, Inc. In-service reconfigurable DRAM and flash memory device
US7158410B2 (en) * 2004-08-27 2007-01-02 Micron Technology, Inc. Integrated DRAM-NVRAM multi-level memory
KR100674952B1 (en) 2005-02-05 2007-01-26 삼성전자주식회사 3-dimensional flash memory device and fabrication method thereof
CN1897282A (en) * 2005-06-30 2007-01-17 St微电子克鲁勒斯图股份公司 Memory cell with an isolated-body mos transistor with reinforced memory effect
KR100697291B1 (en) * 2005-09-15 2007-03-20 삼성전자주식회사 Non volatile semiconductor memory device and method of fabricating the same
US7783956B2 (en) * 2006-07-12 2010-08-24 Cronera Systems Incorporated Data recorder
US7906804B2 (en) * 2006-07-19 2011-03-15 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device and manufacturing method thereof
US8159868B2 (en) 2008-08-22 2012-04-17 Zeno Semiconductor, Inc. Semiconductor memory having both volatile and non-volatile functionality including resistance change material and method of operating
US8547756B2 (en) 2010-10-04 2013-10-01 Zeno Semiconductor, Inc. Semiconductor memory device having an electrically floating body transistor
KR100878347B1 (en) * 2007-05-28 2009-01-15 한양대학교 산학협력단 Silicon Oxide Nitride Oxide Semiconductor memory device and Manufacturing method thereof
US20090016118A1 (en) * 2007-07-12 2009-01-15 Silicon Storage Technology, Inc. Non-volatile dram with floating gate and method of operation
US7898850B2 (en) * 2007-10-12 2011-03-01 Micron Technology, Inc. Memory cells, electronic systems, methods of forming memory cells, and methods of programming memory cells
US7759715B2 (en) * 2007-10-15 2010-07-20 Micron Technology, Inc. Memory cell comprising dynamic random access memory (DRAM) nanoparticles and nonvolatile memory (NVM) nanoparticle
US8059459B2 (en) 2007-10-24 2011-11-15 Zeno Semiconductor, Inc. Semiconductor memory having both volatile and non-volatile functionality and method of operating
KR100908819B1 (en) * 2007-11-02 2009-07-21 주식회사 하이닉스반도체 Semiconductor device with vertical channel transistor and manufacturing method thereof
US7719869B2 (en) * 2007-11-19 2010-05-18 Qimonda Ag Memory cell array comprising floating body memory cells
US8130547B2 (en) 2007-11-29 2012-03-06 Zeno Semiconductor, Inc. Method of maintaining the state of semiconductor memory having electrically floating body transistor
KR20090082784A (en) * 2008-01-28 2009-07-31 삼성전자주식회사 Flash memory device employing NVRAM cells
US8258542B2 (en) * 2008-02-27 2012-09-04 Samsung Electronics Co., Ltd. Semiconductor devices and semiconductor apparatuses including the same
US7898857B2 (en) * 2008-03-20 2011-03-01 Micron Technology, Inc. Memory structure having volatile and non-volatile memory portions
US8014200B2 (en) 2008-04-08 2011-09-06 Zeno Semiconductor, Inc. Semiconductor memory having volatile and multi-bit, non-volatile functionality and methods of operating
WO2009148695A2 (en) * 2008-06-02 2009-12-10 Maxpower Semiconductor Inc. Edge termination for semiconductor devices
KR101415509B1 (en) * 2008-07-24 2014-07-04 삼성전자주식회사 Memory device, method of forming the same and method of operating the same
US8050092B2 (en) * 2009-05-29 2011-11-01 Seagate Technology Llc NAND flash memory with integrated bit line capacitance
KR20110085179A (en) * 2010-01-19 2011-07-27 주식회사 하이닉스반도체 Semiconductor memory device and method thereof
US8773925B2 (en) 2010-02-23 2014-07-08 Rambus Inc. Multilevel DRAM
US10340276B2 (en) 2010-03-02 2019-07-02 Zeno Semiconductor, Inc. Method of maintaining the state of semiconductor memory having electrically floating body transistor
KR20110106682A (en) * 2010-03-23 2011-09-29 삼성전자주식회사 Vertical fusion semiconductor device
CN102456745B (en) * 2010-10-22 2013-09-04 北京大学 Flash memory as well as preparation method and operation method thereof
FR2968132B1 (en) 2010-11-26 2012-12-28 Commissariat Energie Atomique MULTI-LEVEL MEMORY DEVICE
EP2797951B1 (en) 2011-12-28 2018-01-31 ImmunoQure AG Method of isolating human antibodies
JP2013161803A (en) 2012-02-01 2013-08-19 Toshiba Corp Semiconductor storage device
US9208880B2 (en) 2013-01-14 2015-12-08 Zeno Semiconductor, Inc. Content addressable memory device having electrically floating body transistor
CN103247626A (en) * 2013-05-02 2013-08-14 复旦大学 Semi-floating gate device and manufacturing method thereof
US9773888B2 (en) 2014-02-26 2017-09-26 Micron Technology, Inc. Vertical access devices, semiconductor device structures, and related methods
US10168922B1 (en) 2016-04-26 2019-01-01 International Business Machines Corporation Volatile and non-volatile memory in a TSV module
US11251371B2 (en) 2017-03-24 2022-02-15 Gwangju Institute Of Science And Technology Nonvolatile memory device having multi-level resistance and capacitance characteristics, and manufacturing method thereof
US10411026B2 (en) 2017-07-05 2019-09-10 Micron Technology, Inc. Integrated computing structures formed on silicon
US10176870B1 (en) 2017-07-05 2019-01-08 Micron Technology, Inc. Multifunctional memory cells
US20190013387A1 (en) 2017-07-05 2019-01-10 Micron Technology, Inc. Memory cell structures
US10153039B1 (en) 2017-07-05 2018-12-11 Micron Technology, Inc. Memory cells programmed via multi-mechanism charge transports
US10297493B2 (en) 2017-07-05 2019-05-21 Micron Technology, Inc. Trench isolation interfaces
US10374101B2 (en) 2017-07-05 2019-08-06 Micron Technology, Inc. Memory arrays
US10153381B1 (en) 2017-07-05 2018-12-11 Micron Technology, Inc. Memory cells having an access gate and a control gate and dielectric stacks above and below the access gate
US10153348B1 (en) 2017-07-05 2018-12-11 Micron Technology, Inc. Memory configurations
US10276576B2 (en) 2017-07-05 2019-04-30 Micron Technology, Inc. Gated diode memory cells
US10262736B2 (en) 2017-07-05 2019-04-16 Micron Technology, Inc. Multifunctional memory cells
US10553708B2 (en) * 2017-08-29 2020-02-04 International Business Machines Corporation Twin gate tunnel field-effect transistor (FET)
US10615225B2 (en) * 2018-08-22 2020-04-07 International Business Machines Corporation Multilayer back end of line (BEOL)-stackable cross-point memory array with complementary pass transistor selectors
US11847324B2 (en) 2020-12-31 2023-12-19 Pure Storage, Inc. Optimizing resiliency groups for data regions of a storage system
US11614880B2 (en) 2020-12-31 2023-03-28 Pure Storage, Inc. Storage system with selectable write paths
WO2023133305A1 (en) * 2022-01-10 2023-07-13 Zeno Semiconductor, Inc. A memory device comprising an electrically floating body transistor

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5140552A (en) * 1988-02-09 1992-08-18 Sharp Kabushiki Kaisha Semiconductor memory device having a volatile memory device and a non-volatile memory device
US5932908A (en) * 1995-06-07 1999-08-03 International Business Machines Corporation Trench EPROM
US6282118B1 (en) * 2000-10-06 2001-08-28 Macronix International Co. Ltd. Nonvolatile semiconductor memory device
US6424011B1 (en) * 1997-04-14 2002-07-23 International Business Machines Corporation Mixed memory integration with NVRAM, dram and sram cell structures on same substrate
EP1383134A1 (en) * 2002-07-15 2004-01-21 Hewlett-Packard Development Company, L.P. Memory with memory cells composed of volatile and non-volatile components

Family Cites Families (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4448400A (en) * 1981-07-13 1984-05-15 Eliyahou Harari Highly scalable dynamic RAM cell with self-signal amplification
US4417325A (en) * 1981-07-13 1983-11-22 Eliyahou Harari Highly scaleable dynamic ram cell with self-signal amplification
US4449205A (en) * 1982-02-19 1984-05-15 International Business Machines Corp. Dynamic RAM with non-volatile back-up storage and method of operation thereof
JPS61256673A (en) * 1985-05-08 1986-11-14 Fujitsu Ltd Semiconductor device
JPS62266793A (en) * 1986-05-13 1987-11-19 Mitsubishi Electric Corp Nonvolatile semiconductor storage device
US4870470A (en) 1987-10-16 1989-09-26 International Business Machines Corporation Non-volatile memory cell having Si rich silicon nitride charge trapping layer
US5057448A (en) 1988-02-26 1991-10-15 Hitachi, Ltd. Method of making a semiconductor device having DRAM cells and floating gate memory cells
JPH0748553B2 (en) * 1989-03-14 1995-05-24 シャープ株式会社 Semiconductor device
US5181188A (en) * 1989-07-07 1993-01-19 Sharp Kabushiki Kaisha Semiconductor memory device
JP3046376B2 (en) * 1991-03-29 2000-05-29 株式会社東芝 Nonvolatile semiconductor memory device
US5196722A (en) * 1992-03-12 1993-03-23 International Business Machines Corporation Shadow ram cell having a shallow trench eeprom
US5399516A (en) * 1992-03-12 1995-03-21 International Business Machines Corporation Method of making shadow RAM cell having a shallow trench EEPROM
JPH0778484A (en) * 1993-07-13 1995-03-20 Nkk Corp Storage element, nonvolatile memory, nonvolatile storage device and information storage method using same
US5510630A (en) * 1993-10-18 1996-04-23 Westinghouse Electric Corporation Non-volatile random access memory cell constructed of silicon carbide
US5460988A (en) * 1994-04-25 1995-10-24 United Microelectronics Corporation Process for high density flash EPROM cell
US5446299A (en) * 1994-04-29 1995-08-29 International Business Machines Corporation Semiconductor random access memory cell on silicon-on-insulator with dual control gates
JPH07321332A (en) * 1994-05-21 1995-12-08 Sony Corp Mis type semiconductor device and its manufacturing method
US5723375A (en) 1996-04-26 1998-03-03 Micron Technology, Inc. Method of making EEPROM transistor for a DRAM
TW468273B (en) * 1997-04-10 2001-12-11 Hitachi Ltd Semiconductor integrated circuit device and method for manufacturing the same
US5880991A (en) * 1997-04-14 1999-03-09 International Business Machines Corporation Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure
JP3492168B2 (en) * 1997-10-21 2004-02-03 シャープ株式会社 Nonvolatile semiconductor memory device
US6232643B1 (en) 1997-11-13 2001-05-15 Micron Technology, Inc. Memory using insulator traps
DE19817326A1 (en) * 1998-04-18 1999-10-21 Continental Teves Ag & Co Ohg Method of reducing braking distance to enable suitable deceleration in all driving situations
US6185712B1 (en) * 1998-07-02 2001-02-06 International Business Machines Corporation Chip performance optimization with self programmed built in self test
EP1703520B1 (en) 1999-02-01 2011-07-27 Renesas Electronics Corporation Semiconductor integrated circuit and nonvolatile memory element
US6297989B1 (en) * 1999-02-26 2001-10-02 Micron Technology, Inc. Applications for non-volatile memory cells
US6452856B1 (en) 1999-02-26 2002-09-17 Micron Technology, Inc. DRAM technology compatible processor/memory chips
US6141248A (en) 1999-07-29 2000-10-31 Micron Technology, Inc. DRAM and SRAM memory cells with repressed memory
US6266272B1 (en) 1999-07-30 2001-07-24 International Business Machines Corporation Partially non-volatile dynamic random access memory formed by a plurality of single transistor cells used as DRAM cells and EPROM cells
US6639835B2 (en) * 2000-02-29 2003-10-28 Micron Technology, Inc. Static NVRAM with ultra thin tunnel oxides
DE10041749A1 (en) * 2000-08-27 2002-03-14 Infineon Technologies Ag Vertical non-volatile semiconductor memory cell and method for its production
JP4064607B2 (en) * 2000-09-08 2008-03-19 株式会社東芝 Semiconductor memory device
US6801994B2 (en) * 2000-12-20 2004-10-05 Microsoft Corporation Software management systems and methods for automotive computing devices
JP4049297B2 (en) 2001-06-11 2008-02-20 株式会社ルネサステクノロジ Semiconductor memory device
US6531731B2 (en) * 2001-06-15 2003-03-11 Motorola, Inc. Integration of two memory types on the same integrated circuit
JP2003031693A (en) 2001-07-19 2003-01-31 Toshiba Corp Semiconductor memory
US6541815B1 (en) * 2001-10-11 2003-04-01 International Business Machines Corporation High-density dual-cell flash memory structure
US6743681B2 (en) 2001-11-09 2004-06-01 Micron Technology, Inc. Methods of Fabricating Gate and Storage Dielectric Stacks having Silicon-Rich-Nitride
US6784480B2 (en) 2002-02-12 2004-08-31 Micron Technology, Inc. Asymmetric band-gap engineered nonvolatile memory device
US6661042B2 (en) 2002-03-11 2003-12-09 Monolithic System Technology, Inc. One-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region
US6798008B2 (en) * 2002-03-19 2004-09-28 02Ic, Inc. Non-volatile dynamic random access memory
US6785167B2 (en) 2002-06-18 2004-08-31 Micron Technology, Inc. ROM embedded DRAM with programming
US6970370B2 (en) * 2002-06-21 2005-11-29 Micron Technology, Inc. Ferroelectric write once read only memory for archival storage
US7224024B2 (en) 2002-08-29 2007-05-29 Micron Technology, Inc. Single transistor vertical memory gain cell
US6917078B2 (en) 2002-08-30 2005-07-12 Micron Technology Inc. One transistor SOI non-volatile random access memory cell
US6845034B2 (en) * 2003-03-11 2005-01-18 Micron Technology, Inc. Electronic systems, constructions for detecting properties of objects, and assemblies for identifying persons
US7075141B2 (en) * 2003-03-28 2006-07-11 Nantero, Inc. Four terminal non-volatile transistor device
JP3933608B2 (en) * 2003-06-30 2007-06-20 株式会社東芝 Semiconductor memory device and semiconductor integrated circuit
US6979857B2 (en) * 2003-07-01 2005-12-27 Micron Technology, Inc. Apparatus and method for split gate NROM memory
US7148538B2 (en) * 2003-12-17 2006-12-12 Micron Technology, Inc. Vertical NAND flash memory array
US7241654B2 (en) * 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US6878991B1 (en) * 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US6952366B2 (en) * 2004-02-10 2005-10-04 Micron Technology, Inc. NROM flash memory cell with integrated DRAM
US7075146B2 (en) * 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices
KR100626377B1 (en) * 2004-06-07 2006-09-20 삼성전자주식회사 Non-volatile memory device capable of changing increment of program voltage according to mode of operation
US7190616B2 (en) * 2004-07-19 2007-03-13 Micron Technology, Inc. In-service reconfigurable DRAM and flash memory device
US7158410B2 (en) * 2004-08-27 2007-01-02 Micron Technology, Inc. Integrated DRAM-NVRAM multi-level memory
US20060131633A1 (en) * 2004-12-21 2006-06-22 Micron Technology, Inc. Integrated two device non-volatile memory
US7166888B2 (en) * 2005-01-27 2007-01-23 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US7280397B2 (en) * 2005-07-11 2007-10-09 Sandisk 3D Llc Three-dimensional non-volatile SRAM incorporating thin-film device layer

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5140552A (en) * 1988-02-09 1992-08-18 Sharp Kabushiki Kaisha Semiconductor memory device having a volatile memory device and a non-volatile memory device
US5932908A (en) * 1995-06-07 1999-08-03 International Business Machines Corporation Trench EPROM
US6424011B1 (en) * 1997-04-14 2002-07-23 International Business Machines Corporation Mixed memory integration with NVRAM, dram and sram cell structures on same substrate
US6282118B1 (en) * 2000-10-06 2001-08-28 Macronix International Co. Ltd. Nonvolatile semiconductor memory device
EP1383134A1 (en) * 2002-07-15 2004-01-21 Hewlett-Packard Development Company, L.P. Memory with memory cells composed of volatile and non-volatile components

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100810614B1 (en) 2006-08-23 2008-03-06 삼성전자주식회사 Semiconductor memory device having DRAM cell mode and non-volatile memory cell mode and operation method thereof
US7982256B2 (en) 2006-08-23 2011-07-19 Samsung Electronics Co., Ltd. Semiconductor memory device having DRAM cell mode and non-volatile memory cell mode and operation method thereof
US7609551B2 (en) 2006-09-29 2009-10-27 Kabushiki Kaisha Toshiba Semiconductor memory device
US8203866B2 (en) 2007-02-26 2012-06-19 Micron Technology, Inc. Capacitor-less memory cell, device, system and method of making same
US7919800B2 (en) 2007-02-26 2011-04-05 Micron Technology, Inc. Capacitor-less memory cells and cell arrays
US8451650B2 (en) 2007-02-26 2013-05-28 Micron Technology, Inc. Capacitor-less memory cell, device, system and method of making same
US8582350B2 (en) 2007-02-26 2013-11-12 Micron Technology, Inc. Capacitor-less memory cell, device, system and method of making same
US8724372B2 (en) 2007-02-26 2014-05-13 Micron Technology, Inc. Capacitor-less memory cell, device, system and method of making same
US9293185B2 (en) 2007-02-26 2016-03-22 Micron Technology, Inc. Apparatus including a capacitor-less memory cell and related methods
JP2009170779A (en) * 2008-01-18 2009-07-30 Elpida Memory Inc Semiconductor device manufacturing method, and semiconductor device
WO2009090892A1 (en) * 2008-01-18 2009-07-23 Sharp Kabushiki Kaisha Nonvolatile random access memory
US8576628B2 (en) 2008-01-18 2013-11-05 Sharp Kabushiki Kaisha Nonvolatile random access memory
US9559216B2 (en) 2011-06-06 2017-01-31 Micron Technology, Inc. Semiconductor memory device and method for biasing same
US9195853B2 (en) 2012-01-15 2015-11-24 International Business Machines Corporation Automated document redaction

Also Published As

Publication number Publication date
US20060152963A1 (en) 2006-07-13
JP2008511947A (en) 2008-04-17
US20060146605A1 (en) 2006-07-06
US20060044870A1 (en) 2006-03-02
KR20070042585A (en) 2007-04-23
JP4947378B2 (en) 2012-06-06
US20060152962A1 (en) 2006-07-13
KR100864351B1 (en) 2008-10-17
US20060145246A1 (en) 2006-07-06
US20060146606A1 (en) 2006-07-06
US7459740B2 (en) 2008-12-02
US7403416B2 (en) 2008-07-22
US20060176726A1 (en) 2006-08-10
SG142304A1 (en) 2008-05-28
US7349252B2 (en) 2008-03-25
US7403419B2 (en) 2008-07-22
US20060146594A1 (en) 2006-07-06
US7158410B2 (en) 2007-01-02
EP1782427A1 (en) 2007-05-09
US7457159B2 (en) 2008-11-25
US7379336B2 (en) 2008-05-27
WO2006026159A8 (en) 2006-06-22
EP1782427B1 (en) 2012-09-19
US7417893B2 (en) 2008-08-26

Similar Documents

Publication Publication Date Title
US7379336B2 (en) Integrated DRAM-NVRAM multi-level memory
US8089108B2 (en) Double-gated transistor memory
US7190616B2 (en) In-service reconfigurable DRAM and flash memory device
US7671407B2 (en) Embedded trap direct tunnel non-volatile memory
KR100852849B1 (en) Multi-state memory cell with asymmetric charge trapping, memory array, electric system, method for programming, erasing or reading multi-state nand memory cell, and method for reading string array of multi-state nand memory cell
US7982256B2 (en) Semiconductor memory device having DRAM cell mode and non-volatile memory cell mode and operation method thereof
US6009011A (en) Non-volatile memory and method for operating the same
US7276760B2 (en) Low power memory subsystem with progressive non-volatility
US20030235079A1 (en) Nor flash memory cell with high storage density
US7741668B2 (en) Nonvolatile ferroelectric memory device
JP2011071536A (en) Method for making array of memory cell, array of memory cell, and method for operating memory cell in array of memory cell

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DPEN Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101)
CFP Corrected version of a pamphlet front page
CR1 Correction of entry in section i

Free format text: IN PCT GAZETTE 10/2006 UNDER (71) THE NAME SHOULD READ "MICRON TECHNOLOGY, INC."

WWE Wipo information: entry into national phase

Ref document number: 2005786226

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2007529952

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020077006882

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2005786226

Country of ref document: EP