WO2007038709A1 - Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance - Google Patents

Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance Download PDF

Info

Publication number
WO2007038709A1
WO2007038709A1 PCT/US2006/037963 US2006037963W WO2007038709A1 WO 2007038709 A1 WO2007038709 A1 WO 2007038709A1 US 2006037963 W US2006037963 W US 2006037963W WO 2007038709 A1 WO2007038709 A1 WO 2007038709A1
Authority
WO
WIPO (PCT)
Prior art keywords
state
diode
resistivity
memory cell
resistivity state
Prior art date
Application number
PCT/US2006/037963
Other languages
French (fr)
Inventor
Tanmay Kumar
Brad S. Herner
Roy E. Scheuerlein
Christopher J. Petti
Original Assignee
Sandisk 3D Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/237,167 external-priority patent/US7800932B2/en
Application filed by Sandisk 3D Llc filed Critical Sandisk 3D Llc
Priority to AT06815745T priority Critical patent/ATE492905T1/en
Priority to KR1020087007845A priority patent/KR101256967B1/en
Priority to JP2008533629A priority patent/JP2009510664A/en
Priority to DE602006019113T priority patent/DE602006019113D1/en
Priority to EP06815745A priority patent/EP1929525B1/en
Priority to CN200680035454.6A priority patent/CN101288169B/en
Publication of WO2007038709A1 publication Critical patent/WO2007038709A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5692Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency read-only digital stores using storage elements with more than two stable states
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • G11C17/14Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • G11C17/14Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
    • G11C17/16Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM using electrically-fusible links
    • G11C17/165Memory cells which are electrically programmed to cause a change in resistance, e.g. to permit multiple resistance steps to be programmed rather than conduct to or from non-conduct change of fuses and antifuses
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/101Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including resistors or capacitors only
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods
    • G11C2013/0073Write using bi-directional cell biasing

Definitions

  • xx/xxx,xxx "Apparatus for Reading a Multi-Level Passive Element Memory Cell Array," (Attorney Docket No. 023-0049); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Reading a Multi-Level Passive Element Memory Cell Array,” (Attorney Docket No. 023-0055); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Dual Data-Dependent Busses for Coupling Read/Write Circuits to a Memory Array", (Attorney Docket No.
  • the invention relates to a nonvolatile memory array.
  • Nonvolatile memory arrays maintain their data even when power to the device is turned off.
  • each memory cell is formed in an initial unprogrammed state, and can be converted to a programmed state. This change is permanent, and such cells are not erasable. In other types of memories, the memory cells are erasable, and can be rewritten many times.
  • Cells may also vary in the number of data states each cell can achieve.
  • a data state may be stored by altering some characteristic of the cell which can be detected, such as current flowing through the cell under a given applied voltage or the threshold voltage of a transistor within the cell.
  • a data state is a distinct value of the cell, such as a data '0' or a data '1'.
  • Floating gate and SONOS memory cells operate by storing charge, where the presence, absence or amount of stored charge changes a transistor threshold voltage.
  • These memory cells are three-terminal devices which are relatively difficult to fabricate and operate at the very small dimensions required for competitiveness in modern integrated circuits.
  • the present invention is defined by the following claims, and nothing in this section should be taken as a limitation on those claims.
  • the invention is directed to a nonvolatile memory cell having a diode and a semiconductor element with trimmable resistance.
  • a first embodiment provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
  • Another aspect of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; switching the semiconductor material from the third stable resistivity state to a fourth stable resistivity state, the fourth resistivity state lower resistivity than the third resistivity state; and sensing the fourth resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
  • a preferred embodiment of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the nonvolatile memory cell comprising a polycrystalline or microcrystalline semiconductor junction diode comprising semiconductor material, the diode disposed between a first conductor and a second conductor, the method comprising: switching the semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell.
  • Another preferred embodiment of the invention provides for a method for programming and sensing a rewriteable memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
  • Still another preferred embodiment provides for a method for programming and sensing a first memory cell and a second memory cell in a memory array, the first memory cell comprising a portion of a first bottom conductor and a portion of a first top conductor, and the second memory cell comprising a portion of a second bottom conductor and a portion of a second top conductor, wherein the method comprises: applying a first electrical pulse between the first bottom conductor portion and the first top conductor portion of the first memory cell to place the first memory cell in a first data state, the first electrical pulse having a first polarity; applying a read voltage between the first bottom conductor portion and the first top conductor portion of the first memory cell; sensing a first read current between the first bottom conductor portion and the first top conductor portion of the first memory cell while the read voltage is applied, and wherein the first read current corresponds to the first data state of the first memory cell; applying a second electrical pulse between the second bottom conductor portion and the second top conductor portion of the second memory cell to place the second
  • Fig. 1 is a circuit diagram illustrating the need for electrical isolation between memory cells in a memory array.
  • FIG. 2 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
  • Fig. 3 is a perspective view of a portion of a memory level comprising the memory cells of Fig. 2.
  • Fig. 4 is a graph showing change in read current for a memory cell of the present invention as voltage in reverse bias across the diode increases.
  • Fig. 5 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the R state, and from the R state to the S state.
  • Fig. 6 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the S state, and from the S state to the R state.
  • Fig. 7 is a probability plot showing memory cells transformed from the V state to the R state, from the R state to the S state, and from the S state to the P state.
  • Fig. 8 is a perspective view of a vertically oriented p-i-n diode that may be used in embodiments of the present invention.
  • Fig. 9 is a probability plot showing memory cells transformed from the V state to the P state, and from the P state to the M state.
  • Fig. 10 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
  • Fig. 11 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the R state, and from the R state to the S state, then repeatably between the S state and the R state.
  • Fig. 12 is a circuit diagram showing a biasing scheme to bias the S cell in forward bias.
  • Fig. 13 is a circuit diagram showing one biasing scheme to bias the S cell in reverse bias.
  • Fig. 14 illustrates iterative read- verify- write cycles to move a cell into a data state.
  • Figs. 15a-15c are cross-sectional views illustrating stages in formation of a memory level formed according to an embodiment of the present invention.
  • Fig. 16 is cross-sectional view illustrating a diode and resistive switching element that may be used an alternative embodiment of the present invention.
  • Leakage current can be greatly reduced by forming each memory cell as a two-terminal device including a diode.
  • a diode has a non-linear I-V characteristic, allowing very little current flow below a turn-on voltage, and substantially higher current flow above the turn-on voltage.
  • a diode also acts as one-way valves passing current more easily in one direction than the other.
  • a memory element formed of doped semiconductor material for example the semiconductor diode of the '549 application, can achieve three, four, or more stable resistivity states.
  • semiconductor material can be converted from an initial high- resistivity state to a lower-resistivity state; then, upon application of an appropriate electrical pulse, can be returned to a higher-resistivity state.
  • These embodiments can be employed independently or combined to form a memory cell which can have two or more data states, and can be one-time-programmable or rewriteable.
  • a diode between conductors in the memory cell allows its formation in a highly dense cross-point memory array.
  • a polycrystalline, amorphous, or microcrystalline semiconductor memory element either is formed in series with a diode or, more preferably, is formed as the diode itself.
  • transition from a higher- to a lower-resistivity state will be called a set transition, affected by a set current, a set voltage, or a set pulse; while the reverse transition, from a lower- to a higher-resistivity state, will be called a reset transition, affected by a reset current, a reset voltage, or a reset pulse.
  • a polycrystalline semiconductor diode is paired with a dielectric rupture antifuse, though in other embodiments the antifuse may be omitted.
  • Fig. 2 illustrates a memory cell formed according to a preferred embodiment of the present invention. • A bottom conductor 12 is formed of a conductive material, for example tungsten, and extends in a first direction. Barrier and adhesion layers may be included in bottom conductor 12. Polycrystalline semiconductor diode 2 has a bottom heavily doped n-type region 4; an intrinsic region 6, which is not intentionally doped; and a top heavily doped region 8, though the orientation of this diode may be reversed.
  • Dielectric rupture antifuse 14 is included in some embodiments.
  • Top conductor 16 may be formed in the same manner and of the same materials as bottom conductor 12, and extends in a second direction different from the first direction.
  • Polycrystalline semiconductor diode 2 is vertically disposed between bottom conductor 12 and top conductor 16.
  • Polycrystalline semiconductor diode 2 is formed in a high-resistivity state.
  • This memory cell can be formed above a suitable substrate, for example above a monocrystalline silicon wafer. Fig.
  • FIG. 3 shows a portion of a memory level of such devices formed in a cross- point array, where diodes 2 are disposed between bottom conductors 12 and top conductors 16 (antifuses 14 are omitted in this view.) Multiple memory levels can be stacked over a substrate to form a highly dense monolithic three dimensional memory array.
  • an intrinsic region may in fact include a low concentration of p-type or n-type dopants. Dopants may diffuse into the intrinsic region from adjacent regions, or may be present in the deposition chamber during deposition due to contamination from an earlier deposition. It will further be understood that deposited intrinsic semiconductor material (such as silicon) may include defects which cause it to behave as if slightly n-doped. Use of the term "intrinsic" to describe silicon, germanium, a silicon-germanium alloy, or some other semiconductor material is not meant to imply that this region contains no dopants whatsoever, nor that such a region is perfectly electrically neutral.
  • the resistivity of doped polycrystalline or microcrystalline semiconductor material can be changed between stable states by applying appropriate electrical pulses. It has been found that in preferred embodiments, set transitions are advantageously performed with the diode under forward bias, while reset transitions are most readily achieved and controlled with the diode under reverse bias. In some instances, however, set transitions may be achieved with the diode under reverse bias, while reset transitions are achieved with the diode under forward bias.
  • Switching under reverse bias shows a distinct behavior.
  • a polysilicon p-i-n diode like the one shown in Fig. 2 is subjected to a relatively large switching pulse under reverse bias.
  • a smaller read pulse for example 2 volts
  • the read current is measured.
  • the subsequent read current at two volts changes as shown in Fig. 4. It will be seen that initially as the reverse voltage and current of the switching pulse are increased, the read current, when a read voltage is applied after each switching pulse, increases; i.e.
  • the initial transition of the semiconductor material (silicon, in this case) is in the set direction toward lower resistivity.
  • the switching pulse reaches a certain reverse bias voltage, at point K in Fig. 4, about -14.6 volts in this example, the read current abruptly begins to drop as reset is achieved and resistivity of the silicon increases.
  • the switching voltage at which the set trend is reversed and the silicon of the diode begins to reset varies, depending on, for example, the resistivity state of the silicon making up the diode when application of the reverse bias switching pulse is begun. It will be seen, then, that by selecting appropriate voltages, either set or reset of the semiconductor material making up the diode can be achieved with the diode under reverse bias.
  • Distinct data states of the memory cell of the present invention correspond to resistivity states of polycrystalline or microcrystalline semiconductor material making up the diode, which are distinguished by detecting current flow through the memory cell (between top conductor 16 and bottom conductor 12) when a read voltage is applied.
  • the current flowing between any one distinct data state and any different distinct data state is at least a factor of two, to allow the difference between the states to be readily detectable.
  • the memory cell can be used as a one-time programmable cell or a rewriteable memory cell, and may have two, three, four, or more distinct data states.
  • the cell can be converted from any of its data states to any other of its data states in any order, and under either forward or reverse bias.
  • a diode formed of polycrystalline semiconductor material and a dielectric rupture antifuse are arranged in series disposed between a top and bottom conductor.
  • the two- terminal device is used as a one-time-programmable multilevel cell, in preferred embodiments having three or four distinct data states.
  • Diode 2 is preferably formed of a polycrystalline or microcrystalline semiconductor material, for example silicon, germanium, or an alloy of silicon and/or germanium. Diode 2 is most preferably polysilicon. In this example, bottom heavily doped region 4 is n-type and top heavily doped region 8 is p-type, though the polarity of the diode may be reversed.
  • the memory cell comprises a portion of the top conductor, a portion of the bottom conductor, and a diode, the diode disposed between the conductors.
  • Fig. 5 is a probability plot showing current of a memory cells in various states.
  • a read voltage for example 2 volts
  • the read current flowing between top conductor 16 and bottom conductor 12 is preferably in the range of ⁇ nanoamps, for example less than about about 5 nanoamps.
  • Area V on the, graph of Fig. 5 corresponds to a first data state of the memory cell.
  • a first electrical pulse preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about 8 volts and about 12 volts, for example about 10 volts.
  • the current is, for example, between about 80 and about 200 microamps.
  • the pulse width is preferably between about 100 and about 500 nsec.
  • This first electrical pulse ruptures dielectric rupture antifuse 14 and switches the semiconductor material of diode 2 from a first resistivity state to a second resistivity state, the second state lower resistivity than the first.
  • This second data state will be referred to as the P state, and this transition is labeled "V— >P" in Fig. 5.
  • the current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is about 10 microamps or more.
  • the resistivity of the semiconductor material making up diode 2 is reduced by a factor of about 1000 to about 2000.
  • the change in resistivity will be less, but between any data state and any other data state will be at least a factor of two, preferably at least a factor of three or five, and more typically a factor of 100 or more. Some memory cells in the array will be read at this data state, and will not be subjected to additional set or reset pulses.
  • This second data state will be referred to as the P state.
  • a second electrical pulse preferably with diode 2 under reverse bias, is applied between top conductor 16 and bottom conductor 12.
  • This pulse is, for example, between about -8 volts and about -14 volts, preferably about between about -10 and about -12 volts, preferably about -11 volts.
  • the current is, for example, between about 80 and about 200 microamps.
  • the pulse width is, for example, between about 100 nanosec and about 10 microseconds; preferably between about 100 nsec and about 1 microsecond, most preferably between about 200 and about 800 nsec.
  • This second electrical pulse switches the semiconductor material of diode 2 from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second.
  • the current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is between about 10 and about 500 nanoanips, preferably between about 100 and about 500 nanoamps. Some memory cells in the array will be read at this data state, and will not be subjected to additional set or reset pulses.
  • This third data state will be referred to as the R state, and this transition is labeled "P ⁇ R" in Fig. 5.
  • a third electrical pulse preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12.
  • This pulse is, for example, between about 8 volts and about 12 volts, for example about 10 volts, with current between about 5 and about 20 microamps.
  • This third electrical pulse switches the semiconductor material of diode 2 from the third resistivity state to a fourth resistivity state, the fourth resistivity state lower resistivity than the third, and preferably higher resistivity than the second resistivity state.
  • the current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is between about 1.5 and about 4.5 microamps.
  • the difference in current at the read voltage is preferably at least a factor of two between any two adjacent data states.
  • the read current of any cell in data state R is preferably at least two times that of any cell in data state V
  • the read current of any cell in data state S is preferably at least two times that of any cell in data state R 5
  • the read current of a cell in data state P is preferably at least two times that of any cell in data state S.
  • the read current at data state R may be two times the read current at data state V
  • the read current at data state S may be two times the read current at data state R
  • the read current at data state P may be two times the read current at data state S.
  • the difference could be considerably larger; for example, if the highest-current V state cell can have a read current of 5 nanoamps and the lowest-current R state call can have a read current of 100 nanoamps, the difference in current is at least a factor of 20. By selecting other limits, it can be assured that the difference in read current between adjacent memory states will be at least a factor of three.
  • an iterative read-verify-write process may be applied to assure that a memory cell is in one of the defined data states after a set or reset pulse, and not between them.
  • a memory cell having four distinct data states has been described. To aid in distinguishing between the data states, it may be preferred for three rather than four data states to be selected.
  • a three-state memory cell can be formed in data state V, set to data state P, then reset to data state R. This cell will have no fourth data state S.
  • the difference between adjacent data states for example between the R and P data states, can be significantly larger.
  • the cells may be programmed in a variety of ways, however.
  • the memory cell of Fig. 2 may be formed in a first state, the V state.
  • a first electrical pulse preferably under forward bias, ruptures antifuse 14 and switches the polysilicon of the diode from a first resistivity state to a second resistivity state lower than the first, placing the memory cell in the P state, which in this example is the lowest resistivity state.
  • a second electrical pulse preferably under reverse bias, switches the polysilicon of the diode from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second, placing the memory cell in the S state.
  • a third electrical pulse preferably also under reverse bias, switches the polysilicon of the diode from the third resistivity state to a fourth resistivity state, the third resistivity state higher resistivity than the second, placing the memory cell in the R state.
  • any of the data states, the V state, the R state, the S state, and the P state can be read as a data state of the memory cell.
  • Each transition is labeled in Fig. 6. Four distinct states are shown; there could be three or more than four states as desired.
  • each successive electrical pulse can switch the semiconductor material of the diode to a successively lower resistivity state.
  • the memory cell can proceed from the initial V state to the R state, from the R state to the S state, and from the S state to the P state, where for each state the read current is at least two times the read current at the previous state, each corresponding to a distinct data state.
  • This scheme may be most advantageous when there is no antifuse included in the cell.
  • the pulses may be applied under either forward or reverse bias. In alternative embodiments there may be three data states or more than four data states.
  • a memory cell includes the polysilicon or microcrystalline diode 2 shown in Fig. 8, including bottom heavily doped p- type region 4, middle intrinsic or lightly doped region 6, and top heavily doped n-type region 8.
  • this diode 2 can be arranged in series with a dielectric rupture antifuse, the two disposed between top and bottom conductors.
  • Bottom heavily doped p-type region 4 may be in situ doped, i.e. doped by flowing a gas that provides a p-type dopant such as boron during deposition of the polysilicon, such that dopant atoms are incorporated into the film as it forms.
  • this memory cell is formed in the V state, where the current between top conductor 16 and bottom conductor 12 is less than about 80 nanoamps at a read voltage of 2 volts.
  • a first electrical pulse preferably applied under forward bias of, for example, about 8 volts, ruptures dielectric rupture antifuse 14, if it is present, and switches the polysilicon of diode 2 from a first resistivity state to a second resistivity state, the second resistivity state lower than the first, placing the memory cell in data state P.
  • data state P the current between top conductor 16 and bottom conductor 12 at the read voltage is between about 1 microamp and about 4 microamps.
  • a second electrical pulse preferably applied in reverse bias, switches the polysilicon of diode 2 from the second resistivity state to a third resistivity state, the third resistivity state lower than the first.
  • the third resistivity state corresponds to data state M.
  • data state M the current between top conductor 16 and bottom conductor 12 at the read voltage is above about 10 microamps.
  • the difference in current between any cell in adjacent data states is preferably at least a factor of two, preferably a factor of three or more. Any of the data states V, P 5 or M can be detected as a data state of the memory cell.
  • Fig. 4 showed that when a semiconductor diode is subjected to reverse bias, in general the semiconductor material initially undergoes a set transition to lower resistivity, then, as voltage is increased, undergoes a reset transition to higher resistivity.
  • the switch from set transition to reset transition with increasing reverse bias voltage does not occur as abruptly or as steeply as with other embodiments of the diode. This means a set transition under reverse bias is easier to control with such a diode.
  • the memory cell behaves as a rewriteable memory cell, which is repeatably switchable between two or between three data states.
  • Fig. 10 shows a memory cell that may serve as a rewriteable memory cell. This memory cell is the same as the one shown in Fig. 2, except no dielectric rupture antifuse is included. Most rewriteable embodiments do not include an antifuse in the memory cell, though one may be included if desired.
  • the memory cell is formed in a high resistivity state V, with current at 2 volts about 5 nanoamps or less.
  • V high resistivity state
  • the initial V state does not serve as a data state of the memory cell.
  • a first electrical pulse preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about 8 and about 12 volts, preferably about 10 volts. This first electrical pulse switches the semiconductor material of diode 2 from a first resistivity state to a second resistivity state P, the second state lower resistivity than the first.
  • the P state also will not serve as a data state of the memory cell. In other embodiments, the P state will serve as a data state of the memory cell.
  • a second electrical pulse preferably with diode 2 under reverse bias, is applied between top conductor 16 and bottom conductor 12.
  • This pulse is, for example, between about -8 and about -14 volts, preferably between about -9 and about -13 volts, more preferably about -10 or -11 volts.
  • the voltage required will vary with the thickness of the intrinsic region.
  • This second electrical pulse switches the semiconductor material of diode 2 from the second resistivity state to a third resistivity state R, the third state higher resistivity than the second.
  • the R state corresponds to a data state of the memory cell.
  • a third electrical pulse can be applied between top conductor 16 and bottom conductor 12, preferably under forward bias.
  • This pulse is, for example, between about 5.5 and about 9 volts, preferably about 6.5 volts, with current between about 10 and about 200 microamps, preferably between about 50 and about 100 microamps.
  • This third electrical pulse switches the semiconductor material of diode 2 from the third resistivity state R to a fourth resistivity state S, the fourth state lower resistivity than the third, hi preferred embodiments the S state corresponds to a data state of the memory cell.
  • the R state and the S state are sensed, or read, as data states.
  • the memory cell can repeatedly be switched between these two states. For example, a fourth electrical pulse, preferably with diode 2 under reverse bias, switches the semiconductor material of the diode from the fourth resistivity state S to the fifth resistivity state R, which is substantially the same as the third resistivity state R.
  • a fifth electrical pulse preferably with diode 2 under forward bias, switches the semiconductor material of the diode from the fifth resistivity state R to the sixth resistivity state S, which is substantially the same as the fourth resistivity state S, and so on.
  • both the first electrical pulse, which switches the cell from the initial V state to the P state, and the second electrical pulse, which switches the cell from the P state to the R state, may be performed before the memory array reaches the end user, for example in a factory or test facility, or by a distributor before sale.
  • the difference between current flow under read voltage, for example of 2 volts, between top conductor 16 and bottom conductor 12 between any cell in one data state and any cell in an adjacent data states, in this case the R data state (between about 10 and about 500 nanoamps) and the S data state (between about 1.5 and about 4.5 microamps), is at least a factor of three.
  • the difference may be a factor of two, three, five, or more.
  • a rewriteable memory cell can be switched between three or more data states, in any order. Either set or reset transitions can be performed with the diode under either forward or reverse bias.
  • the data state corresponds to the resistivity state of polycrystalline or microcrystalline semiconductor material making up a diode.
  • the data states does not correspond to the resistivity state of a resistivity- switching metal oxide or nitride, as in Herner et al., US Patent Application No. 11/395,995, "Nonvolatile Memory Cell Comprising a Diode and a Resistance- Switching Material," filed March 31, 2006, owned by the assignee of the present invention and hereby incorporated by reference.
  • any step in which cells are subjected to large voltages in reverse bias has reduced leakage current as compared to a forward bias step.
  • Fig. 12 suppose 10 volts is to be applied in forward bias across the selected cell S. (The actual voltage to be used will depend on many factors, including the construction of the cell, dopant levels, height of the intrinsic region, etc.; 10 volts is merely an example.) Bitline BO is set at 10 volts and wordline WO is set at ground.
  • wordline Wl is set less than but relatively close to the voltage of bitline BO; for example wordline Wl may be set to 9.3 volts, so that 0.7 volts is applied across the F cells (only one F cell is shown, but there may be hundreds, thousands or more.)
  • bitline Bl is set higher than but relatively close to the voltage of wordline WO; for example bitline Bl may be set to 0.7 volts, so that 0.7 volts is applied across cell H (again, there may be thousands of H cells.)
  • the unselected cells U which share neither wordline WO or bitline BO with selected cell S, are subjected to -8.6 volts.
  • Fig. 13 shows an advantageous biasing scheme to apply a large reverse bias across a memory cell, for example as a reset pulse.
  • Bitline BO is set at -5 volts and wordline WO at 5 volts, so that -10 volts is applied across selected cell S; the diode is in reverse bias.
  • Setting wordline Wl and bitline Bl at ground subjects both half-selected cells F and H to -5 volts, at a reverse bias low enough not to cause unintentional set or reset of these cells.
  • Set or reset in reverse bias generally seems to take place at or near the voltage at which the diode goes into reverse breakdown, which is generally higher than -5 volts.
  • bitline BO can be set at 0 volts, wordline WO at -10 volts, and bitline Bl and wordline Wl at -5 volts.
  • the voltage across selected cell S, half-selected cells H and F, and unselected cells U will be the same as in the scheme of Fig. 13.
  • bitline BO is set at ground, wordline WO at 10 volts, and bitline Bl and wordline Wl each at 5 volts.
  • the difference between current flow during read in adjacent data states is preferably at least a factor of two; in many embodiments, it may be preferred to establish current ranges for each data state which are separated by a factor of three, five, ten, or more.
  • data state V may be defined as read current of 5 nanoamps or less at a read voltage of 2 volts, data state R as read current between about 10 and about 500 nanoamps, data state S as read current between about 1.5 and about 4.5 microamps, and data state P as read current above about 10 microamps.
  • data state V may be defined in a smaller range, with read current about 5 nanoamps or less at a read voltage of 2 volts. Actual read currents will vary with characteristics of the cell, construction of the array, read voltage selected, and many other factors.
  • a one-time programmable memory cell is in data state P.
  • An electrical pulse in reverse bias is applied to the memory cell to switch the cell into data state S.
  • the read current is not in the desired range; i.e. the resistivity state of the semiconductor material of the diode is higher or lower than intended.
  • the read current of the memory cell is at the point on the graph shown at Q, in between the S state and P state current ranges.
  • the memory cell may be read to determine if the desired data state was reached. If the desired data state was not reached, an additional pulse is applied. For example, when the current Q is sensed, an additional reset pulse is applied to increase the resistivity of the semiconductor material, decreasing the read current into the range corresponding to the S data state. As described earlier, this set pulse may be applied in either forward or reverse bias. The additional pulse or pulses may have a higher amplitude (voltage or current) or longer or shorter pulse width than the original pulse. After the additional set pulse, the cell is read again, then set or reset pulses applied as appropriate until the read current is in the desired range.
  • a two-terminal device such as the memory cell including a diode described, it will be particularly advantageous to read in order to verify the set or reset and to adjust if necessary. Applying a large reverse bias across the diode may damage the diode; thus when performing a set or reset with the diode under reverse bias, it is advantageous to minimize the reverse bias voltage.
  • an amorphous or microcrystalline silicon material is crystallized not in contact with a silicon having a silicide with which it has a good lattice match, for example in contact only with materials such as silicon dioxide and titanium nitride, with which it has a significant lattice mismatch, the resulting polysilicon will have many more defects, and doped polysilicon crystallized this way will be much less conductive as formed.
  • the semiconductor material forming a diode is switched between two or more resistivity states, changing the current flowing through the diode at a given read voltage, the different currents (and resistivity states) corresponding to distinct data states. It has been found that diodes formed of high-defect silicon (or other appropriate semiconductor materials such as germanium or silicon-germanium alloys) which has not been crystallized adjacent to a silicide or analogous material providing a crystallization template exhibit the most advantageous switching behavior.
  • the resistivity state of very low-defect silicon crystallized adjacent to an appropriate silicide cannot be switched as readily as when the semiconductor material has a higher level of defects. It may be that the presence of defects, or of a larger number of grain boundaries, allows for easier switching.
  • the polycrystalline or microcrystalline material forming the diode is not crystallized adjacent to a material with which it has a small lattice mismatch.
  • a small lattice mismatch is, for example, a lattice mismatch of about three percent or less.
  • a single memory level will be described in detail. Additional memory levels can be stacked, each monolithically formed above the one below it. In this embodiment, a polycrystalline semiconductor diode will serve as the switchable memory element.
  • formation of the memory begins with a substrate 100.
  • This substrate 100 can be any semiconducting substrate as known in the art, such as monocrystalline silicon, IV-IV compounds like silicon-germanium or silicon-germanium-carbon, III- V compounds, II-VII compounds, epitaxial layers over such substrates, or any other semiconducting material.
  • the substrate may include integrated circuits fabricated therein.
  • An insulating layer 102 is formed over substrate 100.
  • the insulating layer 102 can be silicon oxide, silicon nitride, high-dielectric film, Si-C-O-H film, or any other suitable insulating material.
  • the first conductors 200 are formed over the substrate and insulator.
  • An adhesion layer 104 may be included between the insulating layer 102 and the conducting layer 106 to help conducting layer 106 adhere to insulating layer 102. If the overlying conducting layer is tungsten, titanium nitride is preferred as adhesion layer 104.
  • Conducting layer 106 can comprise any conducting material known in the art, such as tungsten, or other materials, including tantalum, titanium, copper, cobalt, or alloys thereof.
  • dielectric material 108 is deposited over and between conductor rails 200.
  • Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as dielectric material 108.
  • a barrier layer 110 is deposited as the first layer after planarization of the conductor rails.
  • Any suitable material can be used in the barrier layer, including tungsten nitride, tantalum nitride, titanium nitride, or combinations of these materials.
  • titanium nitride is used as the barrier layer.
  • the barrier layer is titanium nitride, it can be deposited in the same manner as the adhesion layer described earlier.
  • the semiconductor material can be silicon, germanium, a silicon- germanium alloy, or other suitable semiconductors, or semiconductor alloys.
  • silicon germanium
  • a silicon- germanium alloy or other suitable semiconductors, or semiconductor alloys.
  • this description will refer to the semiconductor material as silicon, but it will be understood that the skilled practitioner may select any of these other suitable materials instead.
  • the pillar comprises a semiconductor junction diode.
  • junction diode is used herein to refer to a semiconductor device with the property of non-ohmic conduction, having two terminal electrodes, and made of semiconducting material which is p-type at one electrode and n-type at the other. Examples include p-n diodes and n-p diodes, which have p-type semiconductor material and n-type semiconductor material in contact, such as Zener diodes, and p-i-n diodes, in which intrinsic (undoped) semiconductor material is interposed between p-type semiconductor material and n-type semiconductor material.
  • Bottom heavily doped region 112 can be formed by any deposition and doping method known in the art.
  • the silicon can be deposited and then doped, but is preferably doped in situ by flowing a donor gas providing n-type dopant atoms, for example phosphorus, during deposition of the silicon.
  • Heavily doped region 112 is preferably between about 100 and about 800 angstroms thick.
  • Intrinsic layer 114 can be formed by any method known in the art.
  • Layer 114 can be silicon, germanium, or any alloy of silicon or germanium and has a thickness between about 1100 and about 3300 angstroms, preferably about 2000 angstroms.
  • Pillars 300 should have about the same pitch and about the same width as conductors 200 below, such that each pillar 300 is formed on top of a conductor 200. Some misalignment can be tolerated.
  • the pillars 300 can be formed using any suitable masking and etching process. For example, photoresist can be deposited, patterned using standard photolithography techniques, and etched, then the photoresist removed.
  • a hard mask of some other material for example silicon dioxide, can be formed on top of the semiconductor layer stack, with bottom antireflective coating (BARC) on top, then patterned and etched.
  • BARC bottom antireflective coating
  • DARC dielectric antireflective coating
  • Dielectric material 108 is deposited over and between the semiconductor pillars 300, filling the gaps between them.
  • Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as the insulating material.
  • the dielectric material on top of the pillars 300 is removed, exposing the tops of pillars 300 separated by dielectric material 108, and leaving a substantially planar surface.
  • This removal of dielectric overfill can be performed by any process known in the art, such as CiVIP or etchback.
  • CMP or etchback ion implantation is performed, forming heavily doped p-type top region 116.
  • the p-type dopant is preferably boron or BCl 3 .
  • This implant step completes formation of diodes 111.
  • the resulting structure is. shown in Fig. 15b. In the diodes just formed, bottom heavily doped regions 112 are n- type while top heavily doped regions 116 are p-type; clearly the polarity could be reversed.
  • Antifuse 118 is preferably a silicon dioxide layer formed by oxidizing the underlying silicon in a rapid thermal anneal, for example at about 600 degrees. Antifuse 118 may be about 20 angstroms thick. Alternatively, antifuse 118 can be deposited.
  • Top conductors 400 can be formed in the same manner as bottom conductors 200, for example by depositing adhesion layer 120, preferably of titanium nitride, and conductive layer 122, preferably of tungsten. Conductive layer 122 and adhesion layer 120 are then patterned and etched using any suitable masking and etching technique to form substantially parallel, substantially coplanar conductors 400, shown in Fig. 15c extending left-to-right across the page. In a preferred embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques.
  • the dielectric material can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon oxide is used as this dielectric material.
  • first memory level Formation of a first memory level has been described. Additional memory levels can be formed above this first memory level to form a monolithic three dimensional memory array.
  • conductors can be shared between.memory levels; i.e. top conductor 400 would serve as the bottom conductor of the next memory level.
  • an interlevel dielectric (not shown) is formed above the first memory level of Fig. 15c, its surface planarized, and construction of a second memory level begins on this planarized interlevel dielectric, with no shared conductors.
  • a monolithic three dimensional memory array is one in which multiple memory levels are formed above a single substrate, such as a wafer, with no intervening substrates.
  • the layers forming one memory level are deposited or grown directly over the layers of an existing level or levels.
  • stacked memories have been constructed by forming memory levels on separate substrates and adhering the memory levels atop each other, as in Leedy, US Patent No. 5,915,167, "Three dimensional structure memory.”
  • the substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three dimensional memory arrays.
  • a monolithic three dimensional memory array formed above a substrate comprises at least a first memory level formed at a first height above the substrate and a second memory level formed at a second height different from the first height. Three, four, eight, or indeed any number of memory levels can be formed above the substrate in such a multilevel array.
  • Fig. 16 shows a switchable memory element 117 formed in series with a diode 111.
  • the switchable memory element 117 is formed of semiconductor material which is switched between resistivity states using electrical pulses as described.
  • the diode is preferably crystallized adjacent to a suicide such as cobalt suicide, which provides a crystallization template, as described earlier, such that the semiconductor material of the diode is very low- defect and exhibits little or no switching behavior.
  • Switchable memory element 117 is preferably doped, and should be doped to the same conductivity type as top heavily doped region 116. Methods to fabricate this device are described in the '167 application.

Abstract

A nonvolatile memory cell comprising a diode formed of semiconductor material can store memory states by changing the resistance of the semiconductor material by application of a set pulse (decreasing resistance) or a reset pulse (increasing resistance.) In preferred embodiments, set pulses are applied with the diode under forward bias, while reset pulses are applied with the diode in reverse bias. By switching resistivity of the semiconductor material of the diode, a memory cell can be either one-time programmable or rewriteable, and can achieve two, three, four, or more distinct data states.

Description

METHOD FOR USING A MEMORY CELL COMPRISING
SWITCHABLE SEMICONDUCTOR MEMORY ELEMENT WITH
TRIMMABLE RESISTANCE
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of Kumar et al., US Application No. 11/237,167, "Memory Cell Comprising Switchable Semiconductor Memory Element with Trimmable Resistance," filed September 28, 2005 and hereinafter the '167 application, which is assigned to the assignee of the present invention and hereby incorporated by reference in its entirety.
[0002] This application is related to Fasoli et al., U. S. Application No. xx/xxx,xxx, "Passive Element Memory Array Incorporating Reversible Polarity Word Line and Bit Line Decoders," (Attorney Docket No. 023-0048); to Fasoli et al., U. S. Application No. xx/xxx,xxx, "Method for Using a Passive Element Memory Array Incorporating Reversible Polarity Word Line and Bit Line Decoders," (Attorney Docket No. 023-0054); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Apparatus for Reading a Multi-Level Passive Element Memory Cell Array," (Attorney Docket No. 023-0049); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Reading a Multi-Level Passive Element Memory Cell Array," (Attorney Docket No. 023-0055); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Dual Data-Dependent Busses for Coupling Read/Write Circuits to a Memory Array", (Attorney Docket No. 023-0051); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Using Dual Data-Dependent Busses for Coupling Read/Write Circuits to a Memory Array," (Attorney Docket No. 023-0056); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Memory Array Incorporating Two Data Busses for Memory Array Block Selection," (Attorney Docket No. 023- 0052); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Using Two Data Busses for Memory Array Block Selection," (Attorney Docket No. 023-0057); Scheuerlein et ah, U. S. Application No. xx/xxx,xxx, "Hierarchical Bit Line Bias Bus for Block Selectable Memory Array," (Attorney Docket No. 023-0053); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Using a Hierarchical Bit Line Bias Bus for Block Selectable Memory Array," (Attorney Docket No. 023-0058); to Scheuerlein et ah, US Application No. xx/xxx,xxx, "Multi-Use Memory Cell and Memory Array," (Attorney Docket No. 10519-141); to Scheuerlein et al., U. S. Application No. xx/xxx,xxx, "Method for Using a Multi-Use Memory Cell and Memory Array," (Attorney Docket No. 10519-150); to Scheuerlein, U. S. Application No. xx/xxx,xxx, "Mixed-Use Memory Array," (Attorney Docket No. 10519-142); to Scheuerlein, U. S. Application No. xx/xxx,xxx, "Method for Using a Mixed-Use Memory Array," (Attorney Docket No. 10519-151); to Scheuerlein et ah, U. S. Application No. xx/xxx,xxx, "Mixed-Use Memory Array with Different Data States," (Attorney Docket No. 10519-149); to Scheuerlein et ah, US Application No. xx/xxx,xxx, "Method for Using a Mixed- Use Memory Array with Different Data States,"(Attorney Docket No. 10519- 152); to Scheuerlein, US Application No. xx/xxx,xxx, "Controlled Pulse Operations in Non-Volatile Memory," (Attorney Docket No. SAND- 01114US0); to Scheuerlein, US Application No. xx/xxx,xxx, "Systems for Controlled Pulse Operations in Non- Volatile Memory," (Attorney Docket No. SAND-01114US1); to Scheuerlein et al., US Application No. xx/xxx,xxx, "High Bandwidth One Time Field-Programmable Memory,"(Attorney Docket No. SAND-01115US0); to Scheuerlein et ah, US Application No. xx/xxx,xxx, "Systems for High Bandwidth One Time Field-Programmable Memory,"(Attorney Docket No. SAND-01115US 1); to Scheuerlein et ah, US Application No. xx/xxx,xxx, "Reverse Bias Trim Operations in Non- Volatile Memory," (Attorney Docket No. SAND-01117US0); and to Scheuerlein et ah, US Application No. xx/xxx,xxx, "Systems for Reverse Bias Trim Operations in Non-Volatile Memory," (Attorney Docket No. SAND-01117US 1), all filed on even day herewith, all owned by the assignee of the present invention, and all hereby incorporated by reference.
BACKGROUND OF THE INVENTION
[0003] The invention relates to a nonvolatile memory array.
[0004] Nonvolatile memory arrays maintain their data even when power to the device is turned off. In one-time-programmable arrays, each memory cell is formed in an initial unprogrammed state, and can be converted to a programmed state. This change is permanent, and such cells are not erasable. In other types of memories, the memory cells are erasable, and can be rewritten many times.
[0005] Cells may also vary in the number of data states each cell can achieve. A data state may be stored by altering some characteristic of the cell which can be detected, such as current flowing through the cell under a given applied voltage or the threshold voltage of a transistor within the cell. A data state is a distinct value of the cell, such as a data '0' or a data '1'.
[0006] Some solutions for achieving erasable or multi-state cells are complex. Floating gate and SONOS memory cells, for example, operate by storing charge, where the presence, absence or amount of stored charge changes a transistor threshold voltage. These memory cells are three-terminal devices which are relatively difficult to fabricate and operate at the very small dimensions required for competitiveness in modern integrated circuits.
[0007] Other memory cells operate by changing the resistivity of relatively exotic materials, like chalcogenides. Chalcogenides are difficult to work with and can present challenges in most semiconductor production facilities. [0008] A substantial advantage would be provided by a nonvolatile memory array having erasable or multi-state memory cells formed using conventional semiconductor materials in structures that are readily scaled to small size.
SUMMARY OF THE PREFERRED EMBODIMENTS
[0009] The present invention is defined by the following claims, and nothing in this section should be taken as a limitation on those claims. In general, the invention is directed to a nonvolatile memory cell having a diode and a semiconductor element with trimmable resistance.
[0010] A first embodiment provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
[0011] Another aspect of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; switching the semiconductor material from the third stable resistivity state to a fourth stable resistivity state, the fourth resistivity state lower resistivity than the third resistivity state; and sensing the fourth resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
[0012] A preferred embodiment of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the nonvolatile memory cell comprising a polycrystalline or microcrystalline semiconductor junction diode comprising semiconductor material, the diode disposed between a first conductor and a second conductor, the method comprising: switching the semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell.
[0013] Another preferred embodiment of the invention provides for a method for programming and sensing a rewriteable memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors. [0014] Still another preferred embodiment provides for a method for programming and sensing a first memory cell and a second memory cell in a memory array, the first memory cell comprising a portion of a first bottom conductor and a portion of a first top conductor, and the second memory cell comprising a portion of a second bottom conductor and a portion of a second top conductor, wherein the method comprises: applying a first electrical pulse between the first bottom conductor portion and the first top conductor portion of the first memory cell to place the first memory cell in a first data state, the first electrical pulse having a first polarity; applying a read voltage between the first bottom conductor portion and the first top conductor portion of the first memory cell; sensing a first read current between the first bottom conductor portion and the first top conductor portion of the first memory cell while the read voltage is applied, and wherein the first read current corresponds to the first data state of the first memory cell; applying a second electrical pulse between the second bottom conductor portion and the second top conductor portion of the second memory cell to place the second memory cell in a second data state, the second electrical pulse having a second polarity; applying the read voltage between the second bottom conductor portion and the second top conductor portion of the second memory cell; and sensing a second read current between the second bottom conductor portion and the second top conductor portion of the second memory cell while the read voltage is applied, and wherein the second read current corresponds to the second data state of the second memory cell, wherein the first polarity is opposite the second polarity and wherein the first data state and the second data state do not correspond to the resistivity state of a resistivity-switching metal oxide or nitride.
[0015] Each of the aspects and embodiments of the invention described herein can be used alone or in combination with one another. [0016] The preferred aspects and embodiments will now be described with reference to the attached drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0017] Fig. 1 is a circuit diagram illustrating the need for electrical isolation between memory cells in a memory array.
[0018] Fig. 2 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
[0019] Fig. 3 is a perspective view of a portion of a memory level comprising the memory cells of Fig. 2.
[0020] Fig. 4 is a graph showing change in read current for a memory cell of the present invention as voltage in reverse bias across the diode increases.
[0021] Fig. 5 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the R state, and from the R state to the S state.
[0022] Fig. 6 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the S state, and from the S state to the R state.
[0023] Fig. 7 is a probability plot showing memory cells transformed from the V state to the R state, from the R state to the S state, and from the S state to the P state.
[0024] Fig. 8 is a perspective view of a vertically oriented p-i-n diode that may be used in embodiments of the present invention. [0025] Fig. 9 is a probability plot showing memory cells transformed from the V state to the P state, and from the P state to the M state.
[0026] Fig. 10 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
[0027] Fig. 11 is a probability plot showing memory cells transformed from the V state to the P state, from the P state to the R state, and from the R state to the S state, then repeatably between the S state and the R state.
[0028] Fig. 12 is a circuit diagram showing a biasing scheme to bias the S cell in forward bias.
[0029] Fig. 13 is a circuit diagram showing one biasing scheme to bias the S cell in reverse bias.
[0030] Fig. 14 illustrates iterative read- verify- write cycles to move a cell into a data state.
[0031] Figs. 15a-15c are cross-sectional views illustrating stages in formation of a memory level formed according to an embodiment of the present invention.
[0032] Fig. 16 , is cross-sectional view illustrating a diode and resistive switching element that may be used an alternative embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0033] It has been known that by applying electrical pulses, the resistance of a resistor formed of doped polycrystalline silicon, or polysilicon, can be trimmed, adjusting it between stable resistance states. Such trimmable resistors have been used as elements in integrated circuits.
[0034] It is not conventional to use a trimmable polysilicon resistor to store a data state in a nonvolatile memory cell, however. Making a memory array of polysilicon resistors presents difficulties. If resistors are used as memory cells in a large cross-point array, when voltage is applied to a selected cell, there will be undesired leakage through half-selected and unselected cells throughout the array. For example, turning to Fig. 1, suppose a voltage is applied between bitline B and wordline A to set, reset, or sense selected cell S. Current is intended to flow through selected cell S. Some leakage current, however, may flow on alternate paths, for example between bitline B and wordline A through unselected cells Ul, U2, and U3. Many such alternate paths may exist.
[0035] Leakage current can be greatly reduced by forming each memory cell as a two-terminal device including a diode. A diode has a non-linear I-V characteristic, allowing very little current flow below a turn-on voltage, and substantially higher current flow above the turn-on voltage. In general a diode also acts as one-way valves passing current more easily in one direction than the other. Thus, so long as biasing schemes are selected that assure that only the selected cell is subjected to a forward current above the turn-on voltage, leakage current along unintended paths (such as the U1-U2-U3 sneak path of Fig. 1) can be greatly reduced.
[0036] Herner et al, US Patent Application No. 10/955,549, "Nonvolatile Memory Cell Without a Dielectric Antifuse Having High- and Low-Impedance States," filed September 29, 2004, hereinafter the '549 application and hereby incorporated by reference, describes a monolithic three dimensional memory array in which the data state of a memory cell is stored in the resistivity state of the polycrystalline semiconductor material of a semiconductor junction diode. This memory cell is a one-time-programmable cell having two data states. The diode is formed in a high-resistivity state; application of a programming voltage permanently transforms the diode to a low-resistivity state.
[0037] In embodiments of the present invention, by applying appropriate electrical pulses, a memory element formed of doped semiconductor material, for example the semiconductor diode of the '549 application, can achieve three, four, or more stable resistivity states. In other embodiments of the present invention, semiconductor material can be converted from an initial high- resistivity state to a lower-resistivity state; then, upon application of an appropriate electrical pulse, can be returned to a higher-resistivity state. These embodiments can be employed independently or combined to form a memory cell which can have two or more data states, and can be one-time-programmable or rewriteable.
[0038] As noted, including a diode between conductors in the memory cell allows its formation in a highly dense cross-point memory array. In preferred embodiments of the present invention, then, a polycrystalline, amorphous, or microcrystalline semiconductor memory element either is formed in series with a diode or, more preferably, is formed as the diode itself.
[0039] In this discussion, transition from a higher- to a lower-resistivity state will be called a set transition, affected by a set current, a set voltage, or a set pulse; while the reverse transition, from a lower- to a higher-resistivity state, will be called a reset transition, affected by a reset current, a reset voltage, or a reset pulse.
[0040] In preferred one-time-programmable embodiments, a polycrystalline semiconductor diode is paired with a dielectric rupture antifuse, though in other embodiments the antifuse may be omitted. [0041] Fig. 2 illustrates a memory cell formed according to a preferred embodiment of the present invention. A bottom conductor 12 is formed of a conductive material, for example tungsten, and extends in a first direction. Barrier and adhesion layers may be included in bottom conductor 12. Polycrystalline semiconductor diode 2 has a bottom heavily doped n-type region 4; an intrinsic region 6, which is not intentionally doped; and a top heavily doped region 8, though the orientation of this diode may be reversed. Such a diode, regardless of its orientation, will be referred to as a p-i-n diode. Dielectric rupture antifuse 14 is included in some embodiments. Top conductor 16 may be formed in the same manner and of the same materials as bottom conductor 12, and extends in a second direction different from the first direction. Polycrystalline semiconductor diode 2 is vertically disposed between bottom conductor 12 and top conductor 16. Polycrystalline semiconductor diode 2 is formed in a high-resistivity state. This memory cell can be formed above a suitable substrate, for example above a monocrystalline silicon wafer. Fig. 3 shows a portion of a memory level of such devices formed in a cross- point array, where diodes 2 are disposed between bottom conductors 12 and top conductors 16 (antifuses 14 are omitted in this view.) Multiple memory levels can be stacked over a substrate to form a highly dense monolithic three dimensional memory array.
[0042] In this discussion a region of semiconductor material which is not intentionally doped is described as an intrinsic region. It will be understood by those skilled in the art, however, that an intrinsic region may in fact include a low concentration of p-type or n-type dopants. Dopants may diffuse into the intrinsic region from adjacent regions, or may be present in the deposition chamber during deposition due to contamination from an earlier deposition. It will further be understood that deposited intrinsic semiconductor material (such as silicon) may include defects which cause it to behave as if slightly n-doped. Use of the term "intrinsic" to describe silicon, germanium, a silicon-germanium alloy, or some other semiconductor material is not meant to imply that this region contains no dopants whatsoever, nor that such a region is perfectly electrically neutral.
[0043] The resistivity of doped polycrystalline or microcrystalline semiconductor material, for example silicon, can be changed between stable states by applying appropriate electrical pulses. It has been found that in preferred embodiments, set transitions are advantageously performed with the diode under forward bias, while reset transitions are most readily achieved and controlled with the diode under reverse bias. In some instances, however, set transitions may be achieved with the diode under reverse bias, while reset transitions are achieved with the diode under forward bias.
[0044] Semiconductor switching behavior is complex. For a diode, both set and reset transitions have been achieved with the diode under forward bias. Generally a reset pulse applied with the diode under forward bias which is sufficient to switch the polycrystalline semiconductor material making up a diode from a given resistivity state to a higher resistivity state will be lower amplitude than a corresponding set pulse (which will switch the same polysilicon semiconductor material from the same resistivity state to a lower resistivity state) and will have a longer pulse width.
[0045] Switching under reverse bias shows a distinct behavior. Suppose a polysilicon p-i-n diode like the one shown in Fig. 2 is subjected to a relatively large switching pulse under reverse bias. After application of the switching pulse a smaller read pulse, for example 2 volts, is applied, and the current flowing through the diode at the read voltage, called the read current, is measured. As the voltage of the switching pulse under reverse bias is increased in subsequent pulses, the subsequent read current at two volts changes as shown in Fig. 4. It will be seen that initially as the reverse voltage and current of the switching pulse are increased, the read current, when a read voltage is applied after each switching pulse, increases; i.e. the initial transition of the semiconductor material (silicon, in this case) is in the set direction toward lower resistivity. Once the switching pulse reaches a certain reverse bias voltage, at point K in Fig. 4, about -14.6 volts in this example, the read current abruptly begins to drop as reset is achieved and resistivity of the silicon increases. The switching voltage at which the set trend is reversed and the silicon of the diode begins to reset varies, depending on, for example, the resistivity state of the silicon making up the diode when application of the reverse bias switching pulse is begun. It will be seen, then, that by selecting appropriate voltages, either set or reset of the semiconductor material making up the diode can be achieved with the diode under reverse bias.
[0046] Distinct data states of the memory cell of the present invention correspond to resistivity states of polycrystalline or microcrystalline semiconductor material making up the diode, which are distinguished by detecting current flow through the memory cell (between top conductor 16 and bottom conductor 12) when a read voltage is applied. Preferably the current flowing between any one distinct data state and any different distinct data state is at least a factor of two, to allow the difference between the states to be readily detectable.
[0047] The memory cell can be used as a one-time programmable cell or a rewriteable memory cell, and may have two, three, four, or more distinct data states. The cell can be converted from any of its data states to any other of its data states in any order, and under either forward or reverse bias.
[0048] Several examples of preferred embodiments will be provided. It will be understood, however, that these examples are not intended to be limiting. It will be apparent to those skilled in the art that other methods of programming a two-terminal device comprising a diode and polycrystalline or microcrystalline semiconductor material will fall within the scope of the invention.
ONE-TIME PROGRAMMABLE MULTILEVEL CELL
[0049] In a preferred embodiment of the present invention, a diode formed of polycrystalline semiconductor material and a dielectric rupture antifuse are arranged in series disposed between a top and bottom conductor. The two- terminal device is used as a one-time-programmable multilevel cell, in preferred embodiments having three or four distinct data states.
[0050] A preferred memory cell is shown in Fig. 2. Diode 2 is preferably formed of a polycrystalline or microcrystalline semiconductor material, for example silicon, germanium, or an alloy of silicon and/or germanium. Diode 2 is most preferably polysilicon. In this example, bottom heavily doped region 4 is n-type and top heavily doped region 8 is p-type, though the polarity of the diode may be reversed. The memory cell comprises a portion of the top conductor, a portion of the bottom conductor, and a diode, the diode disposed between the conductors.
[0051] As formed, the polysilicon of diode 2 is in a high-resistivity state, and dielectric rupture antifuse 14 is intact. Fig. 5 is a probability plot showing current of a memory cells in various states. Turning to Fig. 5, when a read voltage, for example 2 volts, is applied between top conductor 16 and bottom conductor 12 (with diode 2 under forward bias) the read current flowing between top conductor 16 and bottom conductor 12 is preferably in the range of ■nanoamps, for example less than about about 5 nanoamps. Area V on the, graph of Fig. 5 corresponds to a first data state of the memory cell. For some memory cells in the array, this cell will not be subjected to set or reset pulses, and this state will be read as a data state of the memory cell. This first data state will be referred to as the V state. [0052] A first electrical pulse, preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about 8 volts and about 12 volts, for example about 10 volts. The current is, for example, between about 80 and about 200 microamps. The pulse width is preferably between about 100 and about 500 nsec. This first electrical pulse ruptures dielectric rupture antifuse 14 and switches the semiconductor material of diode 2 from a first resistivity state to a second resistivity state, the second state lower resistivity than the first. This second data state will be referred to as the P state, and this transition is labeled "V— >P" in Fig. 5. The current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is about 10 microamps or more. The resistivity of the semiconductor material making up diode 2 is reduced by a factor of about 1000 to about 2000. In other embodiments the change in resistivity will be less, but between any data state and any other data state will be at least a factor of two, preferably at least a factor of three or five, and more typically a factor of 100 or more. Some memory cells in the array will be read at this data state, and will not be subjected to additional set or reset pulses. This second data state will be referred to as the P state.
[0053] A second electrical pulse, preferably with diode 2 under reverse bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about -8 volts and about -14 volts, preferably about between about -10 and about -12 volts, preferably about -11 volts. The current is, for example, between about 80 and about 200 microamps. The pulse width is, for example, between about 100 nanosec and about 10 microseconds; preferably between about 100 nsec and about 1 microsecond, most preferably between about 200 and about 800 nsec. This second electrical pulse switches the semiconductor material of diode 2 from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second. The current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is between about 10 and about 500 nanoanips, preferably between about 100 and about 500 nanoamps. Some memory cells in the array will be read at this data state, and will not be subjected to additional set or reset pulses. This third data state will be referred to as the R state, and this transition is labeled "P→R" in Fig. 5.
[0054] To achieve the fourth data state, a third electrical pulse, preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about 8 volts and about 12 volts, for example about 10 volts, with current between about 5 and about 20 microamps. This third electrical pulse switches the semiconductor material of diode 2 from the third resistivity state to a fourth resistivity state, the fourth resistivity state lower resistivity than the third, and preferably higher resistivity than the second resistivity state. The current flowing between top conductor 16 and bottom conductor 12 at a read voltage of 2 volts is between about 1.5 and about 4.5 microamps. Some memory cells in the array will be read at this data state, which will be referred to as the S state, and this transition is labeled "R→S" in Fig. 5.
[0055] The difference in current at the read voltage (for example 2 volts) is preferably at least a factor of two between any two adjacent data states. For example, the read current of any cell in data state R is preferably at least two times that of any cell in data state V, the read current of any cell in data state S is preferably at least two times that of any cell in data state R5 and the read current of a cell in data state P is preferably at least two times that of any cell in data state S. For example, the read current at data state R may be two times the read current at data state V, the read current at data state S may be two times the read current at data state R, and the read current at data state P may be two times the read current at data state S. If the ranges are defined to be smaller, the difference could be considerably larger; for example, if the highest-current V state cell can have a read current of 5 nanoamps and the lowest-current R state call can have a read current of 100 nanoamps, the difference in current is at least a factor of 20. By selecting other limits, it can be assured that the difference in read current between adjacent memory states will be at least a factor of three.
[0056] As will be described later, an iterative read-verify-write process may be applied to assure that a memory cell is in one of the defined data states after a set or reset pulse, and not between them.
[0057] So far the difference between the highest current in one data state and the lowest current in the next highest adjacent data state has been discussed. The difference in read current in most cells in adjacent data states will be larger still; for example a memory cell in the V state may have a read current of 1 nanoamp, a cell in the R state may have a read current of 100 nanoamps, a cell in the S state may have a read current of 2 microamps (2000 nanoamps), and a cell in the P state may have a read current of 20 microamps. These currents in each adjacent state differ by a factor often or more.
[0058] A memory cell having four distinct data states has been described. To aid in distinguishing between the data states, it may be preferred for three rather than four data states to be selected. Four example, a three-state memory cell can be formed in data state V, set to data state P, then reset to data state R. This cell will have no fourth data state S. In this case the difference between adjacent data states, for example between the R and P data states, can be significantly larger.
[0059] A one-time programmable memory array of memory cells as described, each cell programmed to one of three distinct data states (in one embodiment) or one of four distinct data states (in an alternative embodiment), can be programmed as described. These are only examples; clearly there could be more than three or four distinct resistivity states and corresponding data states.
[0060] In a memory array of one-time programmable memory cells, the cells may be programmed in a variety of ways, however. For example, turning to Fig. 6, the memory cell of Fig. 2 may be formed in a first state, the V state. A first electrical pulse, preferably under forward bias, ruptures antifuse 14 and switches the polysilicon of the diode from a first resistivity state to a second resistivity state lower than the first, placing the memory cell in the P state, which in this example is the lowest resistivity state. A second electrical pulse, preferably under reverse bias, switches the polysilicon of the diode from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second, placing the memory cell in the S state. A third electrical pulse, preferably also under reverse bias, switches the polysilicon of the diode from the third resistivity state to a fourth resistivity state, the third resistivity state higher resistivity than the second, placing the memory cell in the R state. For any given memory cell, any of the data states, the V state, the R state, the S state, and the P state, can be read as a data state of the memory cell. Each transition is labeled in Fig. 6. Four distinct states are shown; there could be three or more than four states as desired.
[0061] In still other embodiments, each successive electrical pulse can switch the semiconductor material of the diode to a successively lower resistivity state. As in Fig. 7, for example, the memory cell can proceed from the initial V state to the R state, from the R state to the S state, and from the S state to the P state, where for each state the read current is at least two times the read current at the previous state, each corresponding to a distinct data state. This scheme may be most advantageous when there is no antifuse included in the cell. In this example the pulses may be applied under either forward or reverse bias. In alternative embodiments there may be three data states or more than four data states.
[0062] In one embodiment, a memory cell includes the polysilicon or microcrystalline diode 2 shown in Fig. 8, including bottom heavily doped p- type region 4, middle intrinsic or lightly doped region 6, and top heavily doped n-type region 8. As in prior embodiments, this diode 2 can be arranged in series with a dielectric rupture antifuse, the two disposed between top and bottom conductors. Bottom heavily doped p-type region 4 may be in situ doped, i.e. doped by flowing a gas that provides a p-type dopant such as boron during deposition of the polysilicon, such that dopant atoms are incorporated into the film as it forms.
[0063] Turning to Fig. 9, it has been found that this memory cell is formed in the V state, where the current between top conductor 16 and bottom conductor 12 is less than about 80 nanoamps at a read voltage of 2 volts. A first electrical pulse, preferably applied under forward bias of, for example, about 8 volts, ruptures dielectric rupture antifuse 14, if it is present, and switches the polysilicon of diode 2 from a first resistivity state to a second resistivity state, the second resistivity state lower than the first, placing the memory cell in data state P. In data state P, the current between top conductor 16 and bottom conductor 12 at the read voltage is between about 1 microamp and about 4 microamps. A second electrical pulse, preferably applied in reverse bias, switches the polysilicon of diode 2 from the second resistivity state to a third resistivity state, the third resistivity state lower than the first. The third resistivity state corresponds to data state M. In data state M, the current between top conductor 16 and bottom conductor 12 at the read voltage is above about 10 microamps. As in prior embodiments, the difference in current between any cell in adjacent data states (the highest-current cell of state V and the lowest-current cell of state P5 or between the highest-current cell of state P and and the lowest-current cell of state M) is preferably at least a factor of two, preferably a factor of three or more. Any of the data states V, P5 or M can be detected as a data state of the memory cell.
[0064] Fig. 4 showed that when a semiconductor diode is subjected to reverse bias, in general the semiconductor material initially undergoes a set transition to lower resistivity, then, as voltage is increased, undergoes a reset transition to higher resistivity. For this particular diode, with top heavily doped n-type region 8, and preferably with bottom heavily doped region 4 formed by in situ doping with a p-type dopant, the switch from set transition to reset transition with increasing reverse bias voltage does not occur as abruptly or as steeply as with other embodiments of the diode. This means a set transition under reverse bias is easier to control with such a diode.
REWRITABLE MEMORY CELL
[0065] In another set of embodiments, the memory cell behaves as a rewriteable memory cell, which is repeatably switchable between two or between three data states.
[0066] Fig. 10 shows a memory cell that may serve as a rewriteable memory cell. This memory cell is the same as the one shown in Fig. 2, except no dielectric rupture antifuse is included. Most rewriteable embodiments do not include an antifuse in the memory cell, though one may be included if desired.
[0067] Turning to Fig. 11, in a first preferred embodiment, the memory cell is formed in a high resistivity state V, with current at 2 volts about 5 nanoamps or less. For most rewriteable embodiments the initial V state does not serve as a data state of the memory cell. A first electrical pulse, preferably with diode 2 under forward bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about 8 and about 12 volts, preferably about 10 volts. This first electrical pulse switches the semiconductor material of diode 2 from a first resistivity state to a second resistivity state P, the second state lower resistivity than the first. In preferred embodiments, the P state also will not serve as a data state of the memory cell. In other embodiments, the P state will serve as a data state of the memory cell.
[0068] A second electrical pulse, preferably with diode 2 under reverse bias, is applied between top conductor 16 and bottom conductor 12. This pulse is, for example, between about -8 and about -14 volts, preferably between about -9 and about -13 volts, more preferably about -10 or -11 volts. The voltage required will vary with the thickness of the intrinsic region. This second electrical pulse switches the semiconductor material of diode 2 from the second resistivity state to a third resistivity state R, the third state higher resistivity than the second. In preferred embodiments the R state corresponds to a data state of the memory cell.
[0069] A third electrical pulse can be applied between top conductor 16 and bottom conductor 12, preferably under forward bias. This pulse is, for example, between about 5.5 and about 9 volts, preferably about 6.5 volts, with current between about 10 and about 200 microamps, preferably between about 50 and about 100 microamps. This third electrical pulse switches the semiconductor material of diode 2 from the third resistivity state R to a fourth resistivity state S, the fourth state lower resistivity than the third, hi preferred embodiments the S state corresponds to a data state of the memory cell.
[0070] In this rewriteable, two-state embodiment, the R state and the S state are sensed, or read, as data states. The memory cell can repeatedly be switched between these two states. For example, a fourth electrical pulse, preferably with diode 2 under reverse bias, switches the semiconductor material of the diode from the fourth resistivity state S to the fifth resistivity state R, which is substantially the same as the third resistivity state R. A fifth electrical pulse, preferably with diode 2 under forward bias, switches the semiconductor material of the diode from the fifth resistivity state R to the sixth resistivity state S, which is substantially the same as the fourth resistivity state S, and so on. It may be more difficult to return the memory cell to the initial V state and the second P state; thus these states may not be used as data states in a rewriteable memory cell. It may be preferred for both the first electrical pulse, which switches the cell from the initial V state to the P state, and the second electrical pulse, which switches the cell from the P state to the R state, to be performed before the memory array reaches the end user, for example in a factory or test facility, or by a distributor before sale. In other embodiments, it may be preferred for only the first electric pulse, which switches the cell from the initial V state to the P state, to be performed before the memory array reaches the end user.
[0071] As will be seen from Fig. 11, in the example provided, the difference between current flow under read voltage, for example of 2 volts, between top conductor 16 and bottom conductor 12 between any cell in one data state and any cell in an adjacent data states, in this case the R data state (between about 10 and about 500 nanoamps) and the S data state (between about 1.5 and about 4.5 microamps), is at least a factor of three. Depending on the ranges selected for each data state, the difference may be a factor of two, three, five, or more.
[0072] In alternative embodiments, a rewriteable memory cell can be switched between three or more data states, in any order. Either set or reset transitions can be performed with the diode under either forward or reverse bias.
[0073] In both the one-time programmable and rewriteable embodiments described, note that the data state corresponds to the resistivity state of polycrystalline or microcrystalline semiconductor material making up a diode. The data states does not correspond to the resistivity state of a resistivity- switching metal oxide or nitride, as in Herner et al., US Patent Application No. 11/395,995, "Nonvolatile Memory Cell Comprising a Diode and a Resistance- Switching Material," filed March 31, 2006, owned by the assignee of the present invention and hereby incorporated by reference.
REVERSE BIAS SET AND RESET
[0074] In an array of memory cells formed and programmed according to the embodiments described so far, any step in which cells are subjected to large voltages in reverse bias has reduced leakage current as compared to a forward bias step.
[0075] Turning to Fig. 12, suppose 10 volts is to be applied in forward bias across the selected cell S. (The actual voltage to be used will depend on many factors, including the construction of the cell, dopant levels, height of the intrinsic region, etc.; 10 volts is merely an example.) Bitline BO is set at 10 volts and wordline WO is set at ground. To assure that half-selected cells F (which share bitline BO with selected cell S) remain below the turn-on voltage of the diode, wordline Wl is set less than but relatively close to the voltage of bitline BO; for example wordline Wl may be set to 9.3 volts, so that 0.7 volts is applied across the F cells (only one F cell is shown, but there may be hundreds, thousands or more.) Similarly, to assure that half-selected cells H (which share wordline WO with selected cell S) remain below the turn-on voltage of the diode, bitline Bl is set higher than but relatively close to the voltage of wordline WO; for example bitline Bl may be set to 0.7 volts, so that 0.7 volts is applied across cell H (again, there may be thousands of H cells.) The unselected cells U, which share neither wordline WO or bitline BO with selected cell S, are subjected to -8.6 volts. As there may be millions of unselected cells U, this results in significant leakage current within the array. [0076] Fig. 13 shows an advantageous biasing scheme to apply a large reverse bias across a memory cell, for example as a reset pulse. Bitline BO is set at -5 volts and wordline WO at 5 volts, so that -10 volts is applied across selected cell S; the diode is in reverse bias. Setting wordline Wl and bitline Bl at ground subjects both half-selected cells F and H to -5 volts, at a reverse bias low enough not to cause unintentional set or reset of these cells. Set or reset in reverse bias generally seems to take place at or near the voltage at which the diode goes into reverse breakdown, which is generally higher than -5 volts.
[0077] With this scheme, there is no voltage across the unselected cells U, resulting in no reverse leakage. As a result, as described further in, for example, Scheuerlein et al, US Application No. xx/xxx,xxx, "Dual Data-Dependent Busses for Coupling Read/Write Circuits to a Memory Array," (Attorney Docket No. 023-0051), filed on even day herewith and earlier incorporated by reference, bandwidth can be increased significantly.
[0078] The biasing scheme of Fig. 13 is just one example; clearly many other schemes can be used. For example bitline BO can be set at 0 volts, wordline WO at -10 volts, and bitline Bl and wordline Wl at -5 volts. The voltage across selected cell S, half-selected cells H and F, and unselected cells U will be the same as in the scheme of Fig. 13. In another example, bitline BO is set at ground, wordline WO at 10 volts, and bitline Bl and wordline Wl each at 5 volts.
ITERATIVE SET AND RESET
[0079] So far this discussion has described applying an appropriate electrical pulse to switch the semiconductor material of a diode from one resistivity state to a different resistivity state, thus switching the memory cell between two distinct data states. In practice, these set and reset steps may be iterative processes. [0080] As described, the difference between current flow during read in adjacent data states is preferably at least a factor of two; in many embodiments, it may be preferred to establish current ranges for each data state which are separated by a factor of three, five, ten, or more.
[0081] Turning to Fig. 14, as described, data state V may be defined as read current of 5 nanoamps or less at a read voltage of 2 volts, data state R as read current between about 10 and about 500 nanoamps, data state S as read current between about 1.5 and about 4.5 microamps, and data state P as read current above about 10 microamps. Those skilled in the art will appreciate that these are examples only. In another embodiment, for example, data state V may be defined in a smaller range, with read current about 5 nanoamps or less at a read voltage of 2 volts. Actual read currents will vary with characteristics of the cell, construction of the array, read voltage selected, and many other factors.
[0082] Suppose a one-time programmable memory cell is in data state P. An electrical pulse in reverse bias is applied to the memory cell to switch the cell into data state S. In some instances, however, it may be that after application of the electrical pulse, the read current is not in the desired range; i.e. the resistivity state of the semiconductor material of the diode is higher or lower than intended. For example, suppose after application of the electrical pulse, the read current of the memory cell is at the point on the graph shown at Q, in between the S state and P state current ranges.
[0083] After an electrical pulse is applied to switch the memory cell to a desired data state, the memory cell may be read to determine if the desired data state was reached. If the desired data state was not reached, an additional pulse is applied. For example, when the current Q is sensed, an additional reset pulse is applied to increase the resistivity of the semiconductor material, decreasing the read current into the range corresponding to the S data state. As described earlier, this set pulse may be applied in either forward or reverse bias. The additional pulse or pulses may have a higher amplitude (voltage or current) or longer or shorter pulse width than the original pulse. After the additional set pulse, the cell is read again, then set or reset pulses applied as appropriate until the read current is in the desired range.
[0084] In a two-terminal device, such as the memory cell including a diode described, it will be particularly advantageous to read in order to verify the set or reset and to adjust if necessary. Applying a large reverse bias across the diode may damage the diode; thus when performing a set or reset with the diode under reverse bias, it is advantageous to minimize the reverse bias voltage.
FABRICATION CONSIDERATIONS
[0085] Herner et al., US Patent Application No. 11/148,530, "Nonvolatile Memory Cell Operating by Increasing Order in Polycrystalline Semiconductor Material," filed June 8, 2006; and Herner, US Patent Application 10/954,510, "Memory Cell Comprising a Semiconductor Junction Diode Crystallized Adjacent to a Suicide," filed September 29, 2004, both owned by the assignee of the present invention and both hereby incorporated by reference, describe that crystallization of poly silicon adjacent to an appropriate silicide affects the properties of the poly silicon. Certain metal suicides, such as cobalt silicide and titanium silicide, have a lattice structure very close to that of silicon. When amorphous or microcrystalline silicon is crystallized in contact with one of these suicides, the crystal lattice of the silicide provides a template to the silicon during crystallization. The resulting polysilicon will be highly ordered, and relatively low in defects. This high-quality polysilicon, when doped with a conductivity-enhancing dopant, is relatively highly conductive as formed.
[0086] When, in contrast, an amorphous or microcrystalline silicon material is crystallized not in contact with a silicon having a silicide with which it has a good lattice match, for example in contact only with materials such as silicon dioxide and titanium nitride, with which it has a significant lattice mismatch, the resulting polysilicon will have many more defects, and doped polysilicon crystallized this way will be much less conductive as formed.
[0087] In aspects of the present invention, the semiconductor material forming a diode is switched between two or more resistivity states, changing the current flowing through the diode at a given read voltage, the different currents (and resistivity states) corresponding to distinct data states. It has been found that diodes formed of high-defect silicon (or other appropriate semiconductor materials such as germanium or silicon-germanium alloys) which has not been crystallized adjacent to a silicide or analogous material providing a crystallization template exhibit the most advantageous switching behavior.
[0088] Without wishing to be bound by any particular theory, it is believed that one possible mechanism behind the observed changes in resistivity is that set pulses above the threshold amplitude cause dopant atoms to move out of grain boundaries, where they are inactive, into the body of a crystal where they will increase conductivity and lower the resistance of the semiconductor material. In contrast, reset pulses may cause dopant atoms to move back to the grain boundaries, lowering conductivity and increasing resistance. It may be, however, that other mechanisms, such as an increase and decrease in degree of order of the polycrystalline material, are operating as well or instead.
[0089] It has been found that the resistivity state of very low-defect silicon crystallized adjacent to an appropriate silicide cannot be switched as readily as when the semiconductor material has a higher level of defects. It may be that the presence of defects, or of a larger number of grain boundaries, allows for easier switching. In preferred embodiments, then, the polycrystalline or microcrystalline material forming the diode is not crystallized adjacent to a material with which it has a small lattice mismatch. A small lattice mismatch is, for example, a lattice mismatch of about three percent or less.
[0090] Evidence has suggested that switching behavior may be centered on changes in the intrinsic region. Switching behavior has been observed in resistors and p-n diodes as well, and is not limited to p-i-n diodes, but it is believed that the use of p-i-n diodes may be particularly advantageous. The embodiments described so far included a p-i-n diode, hi other embodiments, however, the diode may be a p-n diode instead, with little or no intrinsic region.
[0091] A detailed example will be provided describing fabrication of a preferred embodiment of the present invention. Fabrication details from Herner et al., US Patent Application No. 10/320,470, "An Improved Method for Making High Density Nonvolatile Memory," filed December 19, 2002, and since abandoned, hereby incorporated by reference, will be useful in formation of the diode of these embodiments, as will information from the '549 application. Useful information may also be derived from Herner et al., US Patent Application No. 11/015,824, "Nonvolatile Memory Cell Comprising a Reduced Height Vertical Diode," filed Dec. 17, 2004, assigned to the assignee of the present invention and hereby incorporated by reference. To avoid obscuring the invention not all of the detail from these applications will be included, but it will be understood that no information from these applications is intended to be excluded.
EXAMPLE
[0092] Fabrication of a single memory level will be described in detail. Additional memory levels can be stacked, each monolithically formed above the one below it. In this embodiment, a polycrystalline semiconductor diode will serve as the switchable memory element. [0093] Turning to Fig. 15a, formation of the memory begins with a substrate 100. This substrate 100 can be any semiconducting substrate as known in the art, such as monocrystalline silicon, IV-IV compounds like silicon-germanium or silicon-germanium-carbon, III- V compounds, II-VII compounds, epitaxial layers over such substrates, or any other semiconducting material. The substrate may include integrated circuits fabricated therein.
[0094] An insulating layer 102 is formed over substrate 100. The insulating layer 102 can be silicon oxide, silicon nitride, high-dielectric film, Si-C-O-H film, or any other suitable insulating material.
[0095] The first conductors 200 are formed over the substrate and insulator. An adhesion layer 104 may be included between the insulating layer 102 and the conducting layer 106 to help conducting layer 106 adhere to insulating layer 102. If the overlying conducting layer is tungsten, titanium nitride is preferred as adhesion layer 104.
[0096] The next layer to be deposited is conducting layer 106. Conducting layer 106 can comprise any conducting material known in the art, such as tungsten, or other materials, including tantalum, titanium, copper, cobalt, or alloys thereof.
[0097] Once all the layers that will form the conductor rails have been deposited, the layers will be patterned and etched using any suitable masking and etching process to form substantially parallel, substantially coplanar conductors 200, shown in Fig. 15a in cross-section, hi one embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques. Conductors 200 could be formed by a Damascene method instead. [0098] Next a dielectric material 108 is deposited over and between conductor rails 200. Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as dielectric material 108.
[0099] Finally, excess dielectric material 108 on top of conductor rails 200 is removed, exposing the tops of conductor rails 200 separated by dielectric material 108, and leaving a substantially planar surface 109. The resulting structure is shown in Fig. 15a. This removal of dielectric overfill to form planar surface 109 can be performed by any process known in the art, such as chemical mechanical planarization (CMP) or etchback. An etchback technique that may advantageously be used is described in Raghuram et al., US Application No. 10/883417, "Nonselective Unpatterned Etchback to Expose Buried Patterned Features," filed June 30, 2004 and hereby incorporated by reference. At this stage, a plurality of substantially parallel first conductors have been formed at a first height above substrate 100.
[00100] Next, turning to Fig. 15b, vertical pillars will be formed above completed conductor rails 200. (To save space substrate 100 is not shown in Fig. 15b; its presence will be assumed.) Preferably a barrier layer 110 is deposited as the first layer after planarization of the conductor rails. Any suitable material can be used in the barrier layer, including tungsten nitride, tantalum nitride, titanium nitride, or combinations of these materials. In a preferred embodiment, titanium nitride is used as the barrier layer. Where the barrier layer is titanium nitride, it can be deposited in the same manner as the adhesion layer described earlier.
[00101] Next semiconductor material that will be patterned into pillars is deposited. The semiconductor material can be silicon, germanium, a silicon- germanium alloy, or other suitable semiconductors, or semiconductor alloys. For simplicity, this description will refer to the semiconductor material as silicon, but it will be understood that the skilled practitioner may select any of these other suitable materials instead.
[00102] In preferred embodiments, the pillar comprises a semiconductor junction diode. The term junction diode is used herein to refer to a semiconductor device with the property of non-ohmic conduction, having two terminal electrodes, and made of semiconducting material which is p-type at one electrode and n-type at the other. Examples include p-n diodes and n-p diodes, which have p-type semiconductor material and n-type semiconductor material in contact, such as Zener diodes, and p-i-n diodes, in which intrinsic (undoped) semiconductor material is interposed between p-type semiconductor material and n-type semiconductor material.
[00103] Bottom heavily doped region 112 can be formed by any deposition and doping method known in the art. The silicon can be deposited and then doped, but is preferably doped in situ by flowing a donor gas providing n-type dopant atoms, for example phosphorus, during deposition of the silicon. Heavily doped region 112 is preferably between about 100 and about 800 angstroms thick.
[00104] Intrinsic layer 114 can be formed by any method known in the art. Layer 114 can be silicon, germanium, or any alloy of silicon or germanium and has a thickness between about 1100 and about 3300 angstroms, preferably about 2000 angstroms.
[00105] Returning to Fig. 15b, semiconductor layers 114 and 112 just deposited, along with underlying barrier layer 110, will be patterned and etched to form pillars 300. Pillars 300 should have about the same pitch and about the same width as conductors 200 below, such that each pillar 300 is formed on top of a conductor 200. Some misalignment can be tolerated. [00106] The pillars 300 can be formed using any suitable masking and etching process. For example, photoresist can be deposited, patterned using standard photolithography techniques, and etched, then the photoresist removed. Alternatively, a hard mask of some other material, for example silicon dioxide, can be formed on top of the semiconductor layer stack, with bottom antireflective coating (BARC) on top, then patterned and etched. Similarly, dielectric antireflective coating (DARC) can be used as a hard mask.
[00107] The photolithography techniques described in Chen, US Application No. 10/728436, "Photomask Features with Interior Nonprinting Window Using Alternating Phase Shifting," filed December 5, 2003; or Chen, US Application No. 10/815312, Photomask Features with Chromeless Nonprinting Phase Shifting Window," filed April 1, 2004, both owned by the assignee of the present invention and hereby incorporated by reference, can advantageously be used to perform any photolithography step used in formation of a memory array according to the present invention.
[00108] Dielectric material 108 is deposited over and between the semiconductor pillars 300, filling the gaps between them. Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as the insulating material.
[00109] Next the dielectric material on top of the pillars 300 is removed, exposing the tops of pillars 300 separated by dielectric material 108, and leaving a substantially planar surface. This removal of dielectric overfill can be performed by any process known in the art, such as CiVIP or etchback. After CMP or etchback, ion implantation is performed, forming heavily doped p-type top region 116. The p-type dopant is preferably boron or BCl3. This implant step completes formation of diodes 111. The resulting structure is. shown in Fig. 15b. In the diodes just formed, bottom heavily doped regions 112 are n- type while top heavily doped regions 116 are p-type; clearly the polarity could be reversed.
[00110] Turning to Fig. 15c, next dielectric rupture antifuse layer 118 is formed on top of each heavily doped region 116. Antifuse 118 is preferably a silicon dioxide layer formed by oxidizing the underlying silicon in a rapid thermal anneal, for example at about 600 degrees. Antifuse 118 may be about 20 angstroms thick. Alternatively, antifuse 118 can be deposited.
[00111] Top conductors 400 can be formed in the same manner as bottom conductors 200, for example by depositing adhesion layer 120, preferably of titanium nitride, and conductive layer 122, preferably of tungsten. Conductive layer 122 and adhesion layer 120 are then patterned and etched using any suitable masking and etching technique to form substantially parallel, substantially coplanar conductors 400, shown in Fig. 15c extending left-to-right across the page. In a preferred embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques.
[00112] Next a dielectric material (not shown) is deposited over and between conductor rails 400. The dielectric material can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon oxide is used as this dielectric material.
[00113] Formation of a first memory level has been described. Additional memory levels can be formed above this first memory level to form a monolithic three dimensional memory array. In some embodiments, conductors can be shared between.memory levels; i.e. top conductor 400 would serve as the bottom conductor of the next memory level. In other embodiments, an interlevel dielectric (not shown) is formed above the first memory level of Fig. 15c, its surface planarized, and construction of a second memory level begins on this planarized interlevel dielectric, with no shared conductors.
[00114] A monolithic three dimensional memory array is one in which multiple memory levels are formed above a single substrate, such as a wafer, with no intervening substrates. The layers forming one memory level are deposited or grown directly over the layers of an existing level or levels. In contrast, stacked memories have been constructed by forming memory levels on separate substrates and adhering the memory levels atop each other, as in Leedy, US Patent No. 5,915,167, "Three dimensional structure memory." The substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three dimensional memory arrays.
[00115] A monolithic three dimensional memory array formed above a substrate comprises at least a first memory level formed at a first height above the substrate and a second memory level formed at a second height different from the first height. Three, four, eight, or indeed any number of memory levels can be formed above the substrate in such a multilevel array.
[00116] An alternative method for forming a similar array in which conductors are formed using Damascene construction is described in Radigan et al., US Patent Application No. 11/444,936, "Conductive Hard Mask to Protect Patterned Features During Trench Etch," filed May 31, 2006, assigned to the assignee of the present invention and hereby incorporated by reference. The methods of Radigan et al. may be used instead to form an array according to the present invention. ALTERNATIVE EMBODIMENTS
[00117] In addition to those already described, many alternative embodiments of a memory cell having its data state stored in the resistivity state of polycrystalline or microcrystalline semiconductor material are possible and fall within the scope of the invention. A few other possible embodiments will be mentioned, but this list cannot and is not intended to be exhaustive.
[00118] Fig. 16 shows a switchable memory element 117 formed in series with a diode 111. The switchable memory element 117 is formed of semiconductor material which is switched between resistivity states using electrical pulses as described. The diode is preferably crystallized adjacent to a suicide such as cobalt suicide, which provides a crystallization template, as described earlier, such that the semiconductor material of the diode is very low- defect and exhibits little or no switching behavior. Switchable memory element 117 is preferably doped, and should be doped to the same conductivity type as top heavily doped region 116. Methods to fabricate this device are described in the '167 application.
[00119] Detailed methods of fabrication have been described herein, but any other methods that form the same structures can be used while the results fall Within the scope of the invention.
[00120] The foregoing detailed description has described only a few of the many forms that this invention can take. For this reason, this detailed description is intended by way of illustration, and not by way of limitation. It is only the following claims, including all equivalents, which are intended to define the scope of this invention.

Claims

WHAT IS CLAIMED IS:
1. A method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
2. The method of claim 1 wherein the difference in resistivity between the first resistivity state and the third resistivity state is at least a factor of two.
3. The method of claim 1 wherein the difference in resistivity between the first resistivity state and the third resistivity state is at least a factor of five.
4. The method of claim 1 wherein the semiconductor material is silicon or a silicon alloy, germanium, or a germanium alloy.
5. The method of claim 1 wherein at least a portion of the semiconductor material is doped with a p-type or n-type dopant.
6. The method of claim 1 wherein the second conductor is disposed above the first conductor, the switchable memory element vertically disposed between the first conductor and the second conductor.
7. The method of claim 1 wherein the memory cell further comprises a diode, the diode disposed between the first and second conductors.
8. The method of claim 7 wherein the switchable memory element is in series with the diode.
9. The method of claim 7 wherein the switchable memory element comprises the diode, the diode comprising the semiconductor material.
10. The method of claim 9 wherein the diode is a vertically oriented semiconductor junction diode.
11. The method of claim 10 wherein the diode is a p-i-n diode.
12. The method of claim 10 wherein the diode is a p-n diode.
13. The method of claim 9 wherein the semiconductor material is polycrystalline or microcrystalline.
14. The method of claim 1 wherein switching from the first resistivity state to the second resistivity state is achieved by applying to the switchable memory element a first electrical pulse having a first amplitude and a first polarity.
15. The method of claim 14 wherein switching from the second resistivity state to the third resistivity state is achieved by application of a second electrical pulse having a second amplitude and a second polarity, the second polarity opposite the first polarity.
16. The method of claim 1 wherein the nonvolatile memory cell resides in a first memory level of a monolithic three dimensional memory array, the first memory level monolithically formed above a substrate, wherein at least a second memory level is monolithically formed above the first memory level.
PCT/US2006/037963 2005-09-28 2006-09-27 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance WO2007038709A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
AT06815745T ATE492905T1 (en) 2005-09-28 2006-09-27 METHOD OF USING A MEMORY CELL HAVING A SWITCHABLE SEMICONDUCTOR MEMORY ELEMENT WITH ADJUSTABLE RESISTANCE
KR1020087007845A KR101256967B1 (en) 2005-09-28 2006-09-27 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance
JP2008533629A JP2009510664A (en) 2005-09-28 2006-09-27 Method of using a memory cell including a switchable semiconductor memory element having a trimmable resistor
DE602006019113T DE602006019113D1 (en) 2005-09-28 2006-09-27 METHOD FOR USING A MEMORY CELL WITH A SWITCHING SEMICONDUCTOR MEMORY ELEMENT WITH ADJUSTABLE RESISTANCE
EP06815745A EP1929525B1 (en) 2005-09-28 2006-09-27 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance
CN200680035454.6A CN101288169B (en) 2005-09-28 2006-09-27 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US11/237,167 US7800932B2 (en) 2005-09-28 2005-09-28 Memory cell comprising switchable semiconductor memory element with trimmable resistance
US11/237,167 2005-09-28
US11/496,986 2006-07-31
US11/496,986 US7800933B2 (en) 2005-09-28 2006-07-31 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance

Publications (1)

Publication Number Publication Date
WO2007038709A1 true WO2007038709A1 (en) 2007-04-05

Family

ID=37628487

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/037963 WO2007038709A1 (en) 2005-09-28 2006-09-27 Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance

Country Status (8)

Country Link
US (1) US7800933B2 (en)
EP (1) EP1929525B1 (en)
JP (1) JP2009510664A (en)
KR (1) KR101256967B1 (en)
AT (1) ATE492905T1 (en)
DE (1) DE602006019113D1 (en)
TW (1) TWI309081B (en)
WO (1) WO2007038709A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101911206A (en) * 2007-12-27 2010-12-08 桑迪士克3D公司 Large capacity one-time programmable memory cell using metal oxides
WO2011078917A1 (en) * 2009-12-21 2011-06-30 Sandisk Corporation Rewritable memory device with multi-level, write-once memory cells
US8809114B2 (en) 2007-06-29 2014-08-19 Sandisk 3D Llc Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US8913417B2 (en) 2007-06-29 2014-12-16 Sandisk 3D Llc Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same

Families Citing this family (150)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100821456B1 (en) * 2000-08-14 2008-04-11 샌디스크 쓰리디 엘엘씨 Dense arrays and charge storage devices, and methods for making same
US8008700B2 (en) * 2002-12-19 2011-08-30 Sandisk 3D Llc Non-volatile memory cell with embedded antifuse
US7767499B2 (en) * 2002-12-19 2010-08-03 Sandisk 3D Llc Method to form upward pointing p-i-n diodes having large and uniform current
US7176064B2 (en) * 2003-12-03 2007-02-13 Sandisk 3D Llc Memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US7618850B2 (en) * 2002-12-19 2009-11-17 Sandisk 3D Llc Method of making a diode read/write memory cell in a programmed state
US20070164388A1 (en) * 2002-12-19 2007-07-19 Sandisk 3D Llc Memory cell comprising a diode fabricated in a low resistivity, programmed state
US7660181B2 (en) * 2002-12-19 2010-02-09 Sandisk 3D Llc Method of making non-volatile memory cell with embedded antifuse
US7682920B2 (en) * 2003-12-03 2010-03-23 Sandisk 3D Llc Method for making a p-i-n diode crystallized adjacent to a silicide in series with a dielectric antifuse
US8018024B2 (en) 2003-12-03 2011-09-13 Sandisk 3D Llc P-i-n diode crystallized adjacent to a silicide in series with a dielectric antifuse
US7812404B2 (en) 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US7800934B2 (en) * 2005-09-28 2010-09-21 Sandisk 3D Llc Programming methods to increase window for reverse write 3D cell
US7816659B2 (en) * 2005-11-23 2010-10-19 Sandisk 3D Llc Devices having reversible resistivity-switching metal oxide or nitride layer with added metal
US7834338B2 (en) * 2005-11-23 2010-11-16 Sandisk 3D Llc Memory cell comprising nickel-cobalt oxide switching element
US7808810B2 (en) * 2006-03-31 2010-10-05 Sandisk 3D Llc Multilevel nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US7875871B2 (en) 2006-03-31 2011-01-25 Sandisk 3D Llc Heterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US7829875B2 (en) * 2006-03-31 2010-11-09 Sandisk 3D Llc Nonvolatile rewritable memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US7542337B2 (en) 2006-07-31 2009-06-02 Sandisk 3D Llc Apparatus for reading a multi-level passive element memory cell array
US8279704B2 (en) 2006-07-31 2012-10-02 Sandisk 3D Llc Decoder circuitry providing forward and reverse modes of memory array operation and method for biasing same
US7542338B2 (en) 2006-07-31 2009-06-02 Sandisk 3D Llc Method for reading a multi-level passive element memory cell array
US7486587B2 (en) * 2006-07-31 2009-02-03 Sandisk 3D Llc Dual data-dependent busses for coupling read/write circuits to a memory array
US7554832B2 (en) * 2006-07-31 2009-06-30 Sandisk 3D Llc Passive element memory array incorporating reversible polarity word line and bit line decoders
US7463536B2 (en) * 2006-07-31 2008-12-09 Sandisk 3D Llc Memory array incorporating two data busses for memory array block selection
US7492630B2 (en) * 2006-07-31 2009-02-17 Sandisk 3D Llc Systems for reverse bias trim operations in non-volatile memory
US7719874B2 (en) * 2006-07-31 2010-05-18 Sandisk 3D Llc Systems for controlled pulse operations in non-volatile memory
US7499304B2 (en) * 2006-07-31 2009-03-03 Sandisk 3D Llc Systems for high bandwidth one time field-programmable memory
US7570523B2 (en) * 2006-07-31 2009-08-04 Sandisk 3D Llc Method for using two data busses for memory array block selection
US7633828B2 (en) * 2006-07-31 2009-12-15 Sandisk 3D Llc Hierarchical bit line bias bus for block selectable memory array
US7499355B2 (en) * 2006-07-31 2009-03-03 Sandisk 3D Llc High bandwidth one time field-programmable memory
US7463546B2 (en) * 2006-07-31 2008-12-09 Sandisk 3D Llc Method for using a passive element memory array incorporating reversible polarity word line and bit line decoders
US7522448B2 (en) * 2006-07-31 2009-04-21 Sandisk 3D Llc Controlled pulse operations in non-volatile memory
US7596050B2 (en) * 2006-07-31 2009-09-29 Sandisk 3D Llc Method for using a hierarchical bit line bias bus for block selectable memory array
US7499366B2 (en) * 2006-07-31 2009-03-03 Sandisk 3D Llc Method for using dual data-dependent busses for coupling read/write circuits to a memory array
US7495947B2 (en) * 2006-07-31 2009-02-24 Sandisk 3D Llc Reverse bias trim operations in non-volatile memory
US7524722B2 (en) * 2006-10-12 2009-04-28 Macronix International Co., Ltd. Resistance type memory device and fabricating method and operating method thereof
US7495500B2 (en) * 2006-12-31 2009-02-24 Sandisk 3D Llc Method for using a multiple polarity reversible charge pump circuit
US7542370B2 (en) * 2006-12-31 2009-06-02 Sandisk 3D Llc Reversible polarity decoder circuit
US7477093B2 (en) * 2006-12-31 2009-01-13 Sandisk 3D Llc Multiple polarity reversible charge pump circuit
US7525869B2 (en) * 2006-12-31 2009-04-28 Sandisk 3D Llc Method for using a reversible polarity decoder circuit
US7868388B2 (en) * 2007-01-31 2011-01-11 Sandisk 3D Llc Embedded memory in a CMOS circuit and methods of forming the same
US7888200B2 (en) 2007-01-31 2011-02-15 Sandisk 3D Llc Embedded memory in a CMOS circuit and methods of forming the same
US7586773B2 (en) 2007-03-27 2009-09-08 Sandisk 3D Llc Large array of upward pointing p-i-n diodes having large and uniform current
US7667999B2 (en) * 2007-03-27 2010-02-23 Sandisk 3D Llc Method to program a memory cell comprising a carbon nanotube fabric and a steering element
US7982209B2 (en) 2007-03-27 2011-07-19 Sandisk 3D Llc Memory cell comprising a carbon nanotube fabric element and a steering element
US7554406B2 (en) 2007-03-31 2009-06-30 Sandisk 3D Llc Spatially distributed amplifier circuit
US7558140B2 (en) * 2007-03-31 2009-07-07 Sandisk 3D Llc Method for using a spatially distributed amplifier circuit
US7859036B2 (en) * 2007-04-05 2010-12-28 Micron Technology, Inc. Memory devices having electrodes comprising nanowires, systems including same and methods of forming same
US8102694B2 (en) * 2007-06-25 2012-01-24 Sandisk 3D Llc Nonvolatile memory device containing carbon or nitrogen doped diode
US7830697B2 (en) * 2007-06-25 2010-11-09 Sandisk 3D Llc High forward current diodes for reverse write 3D cell
US7684226B2 (en) * 2007-06-25 2010-03-23 Sandisk 3D Llc Method of making high forward current diodes for reverse write 3D cell
US8072791B2 (en) * 2007-06-25 2011-12-06 Sandisk 3D Llc Method of making nonvolatile memory device containing carbon or nitrogen doped diode
US7701746B2 (en) * 2007-06-28 2010-04-20 Sandisk 3D, Llc Method of making memory cell with voltage modulated sidewall poly resistor
US20090003083A1 (en) * 2007-06-28 2009-01-01 Sandisk 3D Llc Memory cell with voltage modulated sidewall poly resistor
US7846785B2 (en) * 2007-06-29 2010-12-07 Sandisk 3D Llc Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US7759666B2 (en) * 2007-06-29 2010-07-20 Sandisk 3D Llc 3D R/W cell with reduced reverse leakage
US20090104756A1 (en) * 2007-06-29 2009-04-23 Tanmay Kumar Method to form a rewriteable memory cell comprising a diode and a resistivity-switching grown oxide
US7902537B2 (en) * 2007-06-29 2011-03-08 Sandisk 3D Llc Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US7800939B2 (en) * 2007-06-29 2010-09-21 Sandisk 3D Llc Method of making 3D R/W cell with reduced reverse leakage
US7846782B2 (en) 2007-09-28 2010-12-07 Sandisk 3D Llc Diode array and method of making thereof
US8349663B2 (en) * 2007-09-28 2013-01-08 Sandisk 3D Llc Vertical diode based memory cells having a lowered programming voltage and methods of forming the same
US20090086521A1 (en) * 2007-09-28 2009-04-02 Herner S Brad Multiple antifuse memory cells and methods to form, program, and sense the same
US7706177B2 (en) 2007-12-28 2010-04-27 Sandisk 3D Llc Method of programming cross-point diode memory array
US7764534B2 (en) * 2007-12-28 2010-07-27 Sandisk 3D Llc Two terminal nonvolatile memory using gate controlled diode elements
US20090166610A1 (en) * 2007-12-31 2009-07-02 April Schricker Memory cell with planarized carbon nanotube layer and methods of forming the same
US7961494B2 (en) 2008-04-11 2011-06-14 Sandisk 3D Llc Non-volatile multi-level re-writable memory cell incorporating a diode in series with multiple resistors and method for writing same
US8084366B2 (en) * 2008-04-11 2011-12-27 Sandisk 3D Llc Modified DARC stack for resist patterning
US7713818B2 (en) * 2008-04-11 2010-05-11 Sandisk 3D, Llc Double patterning method
US7981592B2 (en) * 2008-04-11 2011-07-19 Sandisk 3D Llc Double patterning method
US8450835B2 (en) * 2008-04-29 2013-05-28 Sandisk 3D Llc Reverse leakage reduction and vertical height shrinking of diode with halo doping
US7944728B2 (en) * 2008-12-19 2011-05-17 Sandisk 3D Llc Programming a memory cell with a diode in series by applying reverse bias
US7732235B2 (en) 2008-06-30 2010-06-08 Sandisk 3D Llc Method for fabricating high density pillar structures by double patterning using positive photoresist
US8008213B2 (en) * 2008-09-30 2011-08-30 Sandisk 3D Llc Self-assembly process for memory array
US8076056B2 (en) * 2008-10-06 2011-12-13 Sandisk 3D Llc Method of making sub-resolution pillar structures using undercutting technique
US8080443B2 (en) * 2008-10-27 2011-12-20 Sandisk 3D Llc Method of making pillars using photoresist spacer mask
US8114765B2 (en) * 2008-12-31 2012-02-14 Sandisk 3D Llc Methods for increased array feature density
US8084347B2 (en) 2008-12-31 2011-12-27 Sandisk 3D Llc Resist feature and removable spacer pitch doubling patterning method for pillar structures
US7846756B2 (en) * 2008-12-31 2010-12-07 Sandisk 3D Llc Nanoimprint enhanced resist spacer patterning method
US8279650B2 (en) 2009-04-20 2012-10-02 Sandisk 3D Llc Memory system with data line switching scheme
JP5223005B2 (en) * 2009-07-06 2013-06-26 株式会社日立製作所 Semiconductor memory device and manufacturing method thereof
US8223525B2 (en) 2009-12-15 2012-07-17 Sandisk 3D Llc Page register outside array and sense amplifier interface
US8213243B2 (en) 2009-12-15 2012-07-03 Sandisk 3D Llc Program cycle skip
US8026178B2 (en) * 2010-01-12 2011-09-27 Sandisk 3D Llc Patterning method for high density pillar structures
US7923305B1 (en) 2010-01-12 2011-04-12 Sandisk 3D Llc Patterning method for high density pillar structures
US8097498B2 (en) 2010-01-25 2012-01-17 Sandisk 3D Llc Damascene method of making a nonvolatile memory device
US9224496B2 (en) 2010-08-11 2015-12-29 Shine C. Chung Circuit and system of aggregated area anti-fuse in CMOS processes
US9070437B2 (en) 2010-08-20 2015-06-30 Shine C. Chung Circuit and system of using junction diode as program selector for one-time programmable devices with heat sink
US8830720B2 (en) 2010-08-20 2014-09-09 Shine C. Chung Circuit and system of using junction diode as program selector and MOS as read selector for one-time programmable devices
US10916317B2 (en) 2010-08-20 2021-02-09 Attopsemi Technology Co., Ltd Programmable resistance memory on thin film transistor technology
US9824768B2 (en) 2015-03-22 2017-11-21 Attopsemi Technology Co., Ltd Integrated OTP memory for providing MTP memory
US9431127B2 (en) 2010-08-20 2016-08-30 Shine C. Chung Circuit and system of using junction diode as program selector for metal fuses for one-time programmable devices
US9025357B2 (en) 2010-08-20 2015-05-05 Shine C. Chung Programmable resistive memory unit with data and reference cells
US9496033B2 (en) 2010-08-20 2016-11-15 Attopsemi Technology Co., Ltd Method and system of programmable resistive devices with read capability using a low supply voltage
US8804398B2 (en) 2010-08-20 2014-08-12 Shine C. Chung Reversible resistive memory using diodes formed in CMOS processes as program selectors
US9236141B2 (en) 2010-08-20 2016-01-12 Shine C. Chung Circuit and system of using junction diode of MOS as program selector for programmable resistive devices
US10923204B2 (en) 2010-08-20 2021-02-16 Attopsemi Technology Co., Ltd Fully testible OTP memory
US8488364B2 (en) 2010-08-20 2013-07-16 Shine C. Chung Circuit and system of using a polysilicon diode as program selector for resistive devices in CMOS logic processes
US10229746B2 (en) 2010-08-20 2019-03-12 Attopsemi Technology Co., Ltd OTP memory with high data security
US9042153B2 (en) 2010-08-20 2015-05-26 Shine C. Chung Programmable resistive memory unit with multiple cells to improve yield and reliability
US9019742B2 (en) 2010-08-20 2015-04-28 Shine C. Chung Multiple-state one-time programmable (OTP) memory to function as multi-time programmable (MTP) memory
US9251893B2 (en) 2010-08-20 2016-02-02 Shine C. Chung Multiple-bit programmable resistive memory using diode as program selector
US9711237B2 (en) 2010-08-20 2017-07-18 Attopsemi Technology Co., Ltd. Method and structure for reliable electrical fuse programming
US9460807B2 (en) 2010-08-20 2016-10-04 Shine C. Chung One-time programmable memory devices using FinFET technology
US10249379B2 (en) 2010-08-20 2019-04-02 Attopsemi Technology Co., Ltd One-time programmable devices having program selector for electrical fuses with extended area
US8488359B2 (en) 2010-08-20 2013-07-16 Shine C. Chung Circuit and system of using junction diode as program selector for one-time programmable devices
US9818478B2 (en) 2012-12-07 2017-11-14 Attopsemi Technology Co., Ltd Programmable resistive device and memory using diode as selector
US8187932B2 (en) 2010-10-15 2012-05-29 Sandisk 3D Llc Three dimensional horizontal diode non-volatile memory array and method of making thereof
US8923085B2 (en) 2010-11-03 2014-12-30 Shine C. Chung Low-pin-count non-volatile memory embedded in a integrated circuit without any additional pins for access
US9019791B2 (en) 2010-11-03 2015-04-28 Shine C. Chung Low-pin-count non-volatile memory interface for 3D IC
US8988965B2 (en) 2010-11-03 2015-03-24 Shine C. Chung Low-pin-count non-volatile memory interface
US8913449B2 (en) 2012-03-11 2014-12-16 Shine C. Chung System and method of in-system repairs or configurations for memories
US9496265B2 (en) 2010-12-08 2016-11-15 Attopsemi Technology Co., Ltd Circuit and system of a high density anti-fuse
US8848423B2 (en) 2011-02-14 2014-09-30 Shine C. Chung Circuit and system of using FinFET for building programmable resistive devices
US10586832B2 (en) 2011-02-14 2020-03-10 Attopsemi Technology Co., Ltd One-time programmable devices using gate-all-around structures
US10192615B2 (en) 2011-02-14 2019-01-29 Attopsemi Technology Co., Ltd One-time programmable devices having a semiconductor fin structure with a divided active region
US8553476B2 (en) 2011-03-03 2013-10-08 Sandisk 3D Llc Three dimensional memory system with page of data across word lines
US8374051B2 (en) 2011-03-03 2013-02-12 Sandisk 3D Llc Three dimensional memory system with column pipeline
US9053766B2 (en) 2011-03-03 2015-06-09 Sandisk 3D, Llc Three dimensional memory system with intelligent select circuit
US8699293B2 (en) 2011-04-27 2014-04-15 Sandisk 3D Llc Non-volatile storage system with dual block programming
US8866121B2 (en) 2011-07-29 2014-10-21 Sandisk 3D Llc Current-limiting layer and a current-reducing layer in a memory device
TWI506627B (en) 2011-08-30 2015-11-01 Ind Tech Res Inst Resistive memory and program verify method thereof
US8599599B2 (en) 2011-09-01 2013-12-03 Micron Technology, Inc. Method, system, and device for phase change memory switch wall cell with approximately horizontal electrode contact
US20130058158A1 (en) 2011-09-01 2013-03-07 Micron Technology, Inc. Method, system, and device for l-shaped memory component
US8659001B2 (en) 2011-09-01 2014-02-25 Sandisk 3D Llc Defect gradient to boost nonvolatile memory performance
US8879299B2 (en) 2011-10-17 2014-11-04 Sandisk 3D Llc Non-volatile memory cell containing an in-cell resistor
US9324849B2 (en) 2011-11-15 2016-04-26 Shine C. Chung Structures and techniques for using semiconductor body to construct SCR, DIAC, or TRIAC
US9136261B2 (en) 2011-11-15 2015-09-15 Shine C. Chung Structures and techniques for using mesh-structure diodes for electro-static discharge (ESD) protection
US8912576B2 (en) 2011-11-15 2014-12-16 Shine C. Chung Structures and techniques for using semiconductor body to construct bipolar junction transistors
US8637413B2 (en) 2011-12-02 2014-01-28 Sandisk 3D Llc Nonvolatile resistive memory element with a passivated switching layer
US8698119B2 (en) 2012-01-19 2014-04-15 Sandisk 3D Llc Nonvolatile memory device using a tunnel oxide as a current limiter element
US8710481B2 (en) 2012-01-23 2014-04-29 Sandisk 3D Llc Non-volatile memory cell containing a nano-rail electrode
US8861249B2 (en) 2012-02-06 2014-10-14 Shine C. Chung Circuit and system of a low density one-time programmable memory
US8917533B2 (en) 2012-02-06 2014-12-23 Shine C. Chung Circuit and system for testing a one-time programmable (OTP) memory
US9007804B2 (en) 2012-02-06 2015-04-14 Shine C. Chung Circuit and system of protective mechanisms for programmable resistive memories
US8686386B2 (en) 2012-02-17 2014-04-01 Sandisk 3D Llc Nonvolatile memory device using a varistor as a current limiter element
US9076526B2 (en) 2012-09-10 2015-07-07 Shine C. Chung OTP memories functioning as an MTP memory
US9183897B2 (en) 2012-09-30 2015-11-10 Shine C. Chung Circuits and methods of a self-timed high speed SRAM
US9324447B2 (en) 2012-11-20 2016-04-26 Shine C. Chung Circuit and system for concurrently programming multiple bits of OTP memory devices
US20140241031A1 (en) 2013-02-28 2014-08-28 Sandisk 3D Llc Dielectric-based memory cells having multi-level one-time programmable and bi-level rewriteable operating modes and methods of forming the same
US8947944B2 (en) 2013-03-15 2015-02-03 Sandisk 3D Llc Program cycle skip evaluation before write operations in non-volatile memory
US8947972B2 (en) 2013-03-15 2015-02-03 Sandisk 3D Llc Dynamic address grouping for parallel programming in non-volatile memory
US9412473B2 (en) 2014-06-16 2016-08-09 Shine C. Chung System and method of a novel redundancy scheme for OTP
US9923139B2 (en) * 2016-03-11 2018-03-20 Micron Technology, Inc. Conductive hard mask for memory device formation
US10535413B2 (en) 2017-04-14 2020-01-14 Attopsemi Technology Co., Ltd Low power read operation for programmable resistive memories
US10726914B2 (en) 2017-04-14 2020-07-28 Attopsemi Technology Co. Ltd Programmable resistive memories with low power read operation and novel sensing scheme
US11062786B2 (en) 2017-04-14 2021-07-13 Attopsemi Technology Co., Ltd One-time programmable memories with low power read operation and novel sensing scheme
US11615859B2 (en) 2017-04-14 2023-03-28 Attopsemi Technology Co., Ltd One-time programmable memories with ultra-low power read operation and novel sensing scheme
US10770160B2 (en) 2017-11-30 2020-09-08 Attopsemi Technology Co., Ltd Programmable resistive memory formed by bit slices from a standard cell library
US10199434B1 (en) 2018-02-05 2019-02-05 Sandisk Technologies Llc Three-dimensional cross rail phase change memory device and method of manufacturing the same
US10468596B2 (en) 2018-02-21 2019-11-05 Sandisk Technologies Llc Damascene process for forming three-dimensional cross rail phase change memory devices
US10580976B2 (en) 2018-03-19 2020-03-03 Sandisk Technologies Llc Three-dimensional phase change memory device having a laterally constricted element and method of making the same
US10622063B2 (en) 2018-06-27 2020-04-14 Sandisk Technologies Llc Phase change memory device with reduced read disturb and method of making the same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004055827A1 (en) * 2002-12-13 2004-07-01 Ovonyx, Inc. Method and system to store information
EP1450373A1 (en) 2003-02-21 2004-08-25 STMicroelectronics S.r.l. Phase change memory device
US20040228159A1 (en) * 2003-05-13 2004-11-18 Kostylev Sergey A. Method of eliminating drift in phase-change memory
US20050098800A1 (en) * 2002-12-19 2005-05-12 Matrix Semiconductor, Inc. Nonvolatile memory cell comprising a reduced height vertical diode

Family Cites Families (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB8400959D0 (en) * 1984-01-13 1984-02-15 British Petroleum Co Plc Semiconductor device
US4646266A (en) * 1984-09-28 1987-02-24 Energy Conversion Devices, Inc. Programmable semiconductor structures and methods for using the same
US5166760A (en) * 1990-02-28 1992-11-24 Hitachi, Ltd. Semiconductor Schottky barrier device with pn junctions
JP3354937B2 (en) * 1993-04-23 2002-12-09 イルビン センサーズ コーポレーション An electronic module including a stack of IC chips each interacting with an IC chip fixed to the surface of the stack.
US5555204A (en) * 1993-06-29 1996-09-10 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device
US5535156A (en) * 1994-05-05 1996-07-09 California Institute Of Technology Transistorless, multistable current-mode memory cells and memory arrays and methods of reading and writing to the same
US5559732A (en) * 1994-12-27 1996-09-24 Syracuse University Branched photocycle optical memory device
US5751012A (en) * 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US5693556A (en) * 1995-12-29 1997-12-02 Cypress Semiconductor Corp. Method of making an antifuse metal post structure
US5723358A (en) * 1996-04-29 1998-03-03 Vlsi Technology, Inc. Method of manufacturing amorphous silicon antifuse structures
US5835396A (en) * 1996-10-17 1998-11-10 Zhang; Guobiao Three-dimensional read-only memory
US5915167A (en) * 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
DE19715245C2 (en) * 1997-04-12 1999-09-02 Leybold Systems Gmbh Vacuum treatment device for applying thin layers
NO973993L (en) * 1997-09-01 1999-03-02 Opticom As Reading memory and reading memory devices
US6111784A (en) * 1997-09-18 2000-08-29 Canon Kabushiki Kaisha Magnetic thin film memory element utilizing GMR effect, and recording/reproduction method using such memory element
US5991193A (en) * 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
US6034882A (en) * 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US7157314B2 (en) * 1998-11-16 2007-01-02 Sandisk Corporation Vertically stacked field programmable nonvolatile memory and method of fabrication
US6377502B1 (en) * 1999-05-10 2002-04-23 Kabushiki Kaisha Toshiba Semiconductor device that enables simultaneous read and write/erase operation
JP4666723B2 (en) * 1999-07-06 2011-04-06 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US6187617B1 (en) * 1999-07-29 2001-02-13 International Business Machines Corporation Semiconductor structure having heterogeneous silicide regions and method for forming same
US6306718B1 (en) * 2000-04-26 2001-10-23 Dallas Semiconductor Corporation Method of making polysilicon resistor having adjustable temperature coefficients
US8575719B2 (en) * 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
US6420215B1 (en) * 2000-04-28 2002-07-16 Matrix Semiconductor, Inc. Three-dimensional memory array and method of fabrication
US7247876B2 (en) * 2000-06-30 2007-07-24 Intel Corporation Three dimensional programmable device and method for fabricating the same
US6777773B2 (en) * 2000-08-14 2004-08-17 Matrix Semiconductor, Inc. Memory cell with antifuse layer formed at diode junction
KR100821456B1 (en) * 2000-08-14 2008-04-11 샌디스크 쓰리디 엘엘씨 Dense arrays and charge storage devices, and methods for making same
US6541312B2 (en) * 2000-12-22 2003-04-01 Matrix Semiconductor, Inc. Formation of antifuse structure in a three dimensional memory
US6486065B2 (en) * 2000-12-22 2002-11-26 Matrix Semiconductor, Inc. Method of forming nonvolatile memory device utilizing a hard mask
US6916740B2 (en) * 2001-06-25 2005-07-12 Hewlett-Packard Development Company, L.P. Method of forming smooth polycrystalline silicon electrodes for molecular electronic devices
US6584029B2 (en) * 2001-08-09 2003-06-24 Hewlett-Packard Development Company, L.P. One-time programmable memory using fuse/anti-fuse and vertically oriented fuse unit memory cells
US6567301B2 (en) * 2001-08-09 2003-05-20 Hewlett-Packard Development Company, L.P. One-time programmable unit memory cell based on vertically oriented fuse and diode and one-time programmable memory using the same
US6525953B1 (en) * 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
CN1311553C (en) * 2001-12-12 2007-04-18 松下电器产业株式会社 Nonvolatile memory
US6693823B2 (en) * 2002-01-02 2004-02-17 Intel Corporation Minimization of metal migration in magnetic random access memory
US6735111B2 (en) * 2002-01-16 2004-05-11 Micron Technology, Inc. Magnetoresistive memory devices and assemblies
US6559516B1 (en) * 2002-01-16 2003-05-06 Hewlett-Packard Development Company Antifuse structure and method of making
US7038248B2 (en) * 2002-02-15 2006-05-02 Sandisk Corporation Diverse band gap energy level semiconductor device
US6778421B2 (en) * 2002-03-14 2004-08-17 Hewlett-Packard Development Company, Lp. Memory device array having a pair of magnetic bits sharing a common conductor line
JP4103497B2 (en) * 2002-04-18 2008-06-18 ソニー株式会社 Memory device and method for manufacturing and using the same, semiconductor device and method for manufacturing the same
US6952043B2 (en) * 2002-06-27 2005-10-04 Matrix Semiconductor, Inc. Electrically isolated pillars in active devices
US6834008B2 (en) * 2002-08-02 2004-12-21 Unity Semiconductor Corporation Cross point memory array using multiple modes of operation
US6965137B2 (en) * 2002-08-02 2005-11-15 Unity Semiconductor Corporation Multi-layer conductive memory device
US7071008B2 (en) * 2002-08-02 2006-07-04 Unity Semiconductor Corporation Multi-resistive state material that uses dopants
US6946719B2 (en) * 2003-12-03 2005-09-20 Matrix Semiconductor, Inc Semiconductor device including junction diode contacting contact-antifuse unit comprising silicide
US7176064B2 (en) * 2003-12-03 2007-02-13 Sandisk 3D Llc Memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US8008700B2 (en) 2002-12-19 2011-08-30 Sandisk 3D Llc Non-volatile memory cell with embedded antifuse
US20050158950A1 (en) * 2002-12-19 2005-07-21 Matrix Semiconductor, Inc. Non-volatile memory cell comprising a dielectric layer and a phase change material in series
JP2006511965A (en) * 2002-12-19 2006-04-06 マトリックス セミコンダクター インコーポレイテッド Improved method for fabricating high density non-volatile memory
US7800932B2 (en) * 2005-09-28 2010-09-21 Sandisk 3D Llc Memory cell comprising switchable semiconductor memory element with trimmable resistance
US7511352B2 (en) * 2003-05-19 2009-03-31 Sandisk 3D Llc Rail Schottky device and method of making
US6873543B2 (en) * 2003-05-30 2005-03-29 Hewlett-Packard Development Company, L.P. Memory device
TWI225716B (en) 2003-06-27 2004-12-21 Taiwan Semiconductor Mfg Magnetoresistive random access memory structure and method for manufacturing the same
JP2005109659A (en) * 2003-09-29 2005-04-21 Toshiba Corp Semiconductor integrated circuit device
US6847544B1 (en) * 2003-10-20 2005-01-25 Hewlett-Packard Development Company, L.P. Magnetic memory which detects changes between first and second resistive states of memory cell
US6999366B2 (en) * 2003-12-03 2006-02-14 Hewlett-Packard Development Company, Lp. Magnetic memory including a sense result category between logic states
US6951780B1 (en) * 2003-12-18 2005-10-04 Matrix Semiconductor, Inc. Selective oxidation of silicon in diode, TFT, and monolithic three dimensional memory arrays
US7224013B2 (en) * 2004-09-29 2007-05-29 Sandisk 3D Llc Junction diode comprising varying semiconductor compositions
US7812404B2 (en) * 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US20060250836A1 (en) * 2005-05-09 2006-11-09 Matrix Semiconductor, Inc. Rewriteable memory cell comprising a diode and a resistance-switching material
US7453755B2 (en) 2005-07-01 2008-11-18 Sandisk 3D Llc Memory cell with high-K antifuse for reverse bias programming

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004055827A1 (en) * 2002-12-13 2004-07-01 Ovonyx, Inc. Method and system to store information
US20050098800A1 (en) * 2002-12-19 2005-05-12 Matrix Semiconductor, Inc. Nonvolatile memory cell comprising a reduced height vertical diode
EP1450373A1 (en) 2003-02-21 2004-08-25 STMicroelectronics S.r.l. Phase change memory device
US20040228159A1 (en) * 2003-05-13 2004-11-18 Kostylev Sergey A. Method of eliminating drift in phase-change memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
BABCOCK J A ET AL: "PRECISION ELECTRICAL TRIMMING OF VERY LOW TCR POLY-SIGE RESISTORS", IEEE ELECTRON DEVICE LETTERS, IEEE SERVICE CENTER, NEW YORK, NY, US, vol. 21, no. 6, June 2000 (2000-06-01), pages 283 - 285, XP000951962, ISSN: 0741-3106 *

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8809114B2 (en) 2007-06-29 2014-08-19 Sandisk 3D Llc Memory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US8913417B2 (en) 2007-06-29 2014-12-16 Sandisk 3D Llc Memory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
CN101911206A (en) * 2007-12-27 2010-12-08 桑迪士克3D公司 Large capacity one-time programmable memory cell using metal oxides
JP2011508360A (en) * 2007-12-27 2011-03-10 サンディスク スリーディー,エルエルシー High-capacity one-time programmable memory cell using metal oxide
CN101911206B (en) * 2007-12-27 2014-04-02 桑迪士克3D公司 Large capacity one-time programmable memory cell using metal oxides
WO2011078917A1 (en) * 2009-12-21 2011-06-30 Sandisk Corporation Rewritable memory device with multi-level, write-once memory cells
US8149607B2 (en) 2009-12-21 2012-04-03 Sandisk 3D Llc Rewritable memory device with multi-level, write-once memory cells

Also Published As

Publication number Publication date
TWI309081B (en) 2009-04-21
ATE492905T1 (en) 2011-01-15
JP2009510664A (en) 2009-03-12
KR101256967B1 (en) 2013-04-26
US7800933B2 (en) 2010-09-21
US20070072360A1 (en) 2007-03-29
DE602006019113D1 (en) 2011-02-03
EP1929525A1 (en) 2008-06-11
EP1929525B1 (en) 2010-12-22
KR20080073285A (en) 2008-08-08
TW200737496A (en) 2007-10-01

Similar Documents

Publication Publication Date Title
EP1929525B1 (en) Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance
US7450414B2 (en) Method for using a mixed-use memory array
US7447056B2 (en) Method for using a multi-use memory cell and memory array
US7660181B2 (en) Method of making non-volatile memory cell with embedded antifuse
US7486537B2 (en) Method for using a mixed-use memory array with different data states
US7800934B2 (en) Programming methods to increase window for reverse write 3D cell
US7830697B2 (en) High forward current diodes for reverse write 3D cell
US7706177B2 (en) Method of programming cross-point diode memory array
US8008700B2 (en) Non-volatile memory cell with embedded antifuse
US8072791B2 (en) Method of making nonvolatile memory device containing carbon or nitrogen doped diode
US7684226B2 (en) Method of making high forward current diodes for reverse write 3D cell
US20080023790A1 (en) Mixed-use memory array
US8102694B2 (en) Nonvolatile memory device containing carbon or nitrogen doped diode
US20080025069A1 (en) Mixed-use memory array with different data states
US20070164388A1 (en) Memory cell comprising a diode fabricated in a low resistivity, programmed state
US7800939B2 (en) Method of making 3D R/W cell with reduced reverse leakage
EP2165336A1 (en) High forward current diodes for reverse write 3d cell and method of making thereof
EP2168161B1 (en) Nonvolatile memory device containing carbon or nitrogen doped diode and method of making thereof
WO2008016420A2 (en) Multi-use memory cell and memory array and method for use therewith
WO2008016421A2 (en) Mixed-use memory array with different data states and method for use therewith
WO2008016419A2 (en) Mixed-use memory array and method for use therewith

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680035454.6

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2006815745

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 2008533629

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020087007845

Country of ref document: KR