WO2008112104A1 - Apparatus and method for stabilizing image sensor black level - Google Patents

Apparatus and method for stabilizing image sensor black level Download PDF

Info

Publication number
WO2008112104A1
WO2008112104A1 PCT/US2008/002887 US2008002887W WO2008112104A1 WO 2008112104 A1 WO2008112104 A1 WO 2008112104A1 US 2008002887 W US2008002887 W US 2008002887W WO 2008112104 A1 WO2008112104 A1 WO 2008112104A1
Authority
WO
WIPO (PCT)
Prior art keywords
black
output signal
noise
column
line
Prior art date
Application number
PCT/US2008/002887
Other languages
French (fr)
Inventor
John Richardson
Ying Huang
John Wallner
Joey Shah
Laurent Blanquart
Roberto Marchesini
Giuseppe Rossi
Qianjiang Mao
Original Assignee
Altasens, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Altasens, Inc. filed Critical Altasens, Inc.
Priority to JP2009552713A priority Critical patent/JP5260559B2/en
Priority to EP08726425A priority patent/EP2118762A4/en
Publication of WO2008112104A1 publication Critical patent/WO2008112104A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/63Noise processing, e.g. detecting, correcting, reducing or removing noise applied to dark current
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/67Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
    • H04N25/671Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
    • H04N25/677Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction for reducing the column or line fixed pattern noise

Definitions

  • the present invention relates generally to electronic imaging sensors and, specifically, to advanced imaging system-on-chip (iSoC) sensors having embedded signal processing functions.
  • iSoC advanced imaging system-on-chip
  • Imaging sensors operate by collecting light intensity in a contiguous array of imaging pixels. Each pixel will have a charge proportional to the intensity of the light incident on the pixel over the duration of exposure. This charge is a "pixel value" that must be read out with as little noise as possible to capture a high quality image or generate video.
  • CMOS sensors have lower temporal noise than CCD imaging sensors at data rate >25 MHz, several sources of systematic artifacts can degrade image quality, especially at low illumination.
  • Readout of the image electronically reproduced in CMOS imaging sensors is achieved by routing the signal from each row of pixels through a set of column buffers to the output as shown in Fig. 1 from U.S. Patent No. 6,861,634.
  • Each column buffer 102 normally supports a specific column of pixels and is constructed using an integrated amplifier block such as taught in U.S. Patent No. 5,892,540.
  • Horizontal stripes that are set and can dynamically fluctuate on a line-to-line basis i.e., line noise wherein each line is a horizontal stripe of pixels.
  • U.S. Patent No. 5,172,249 subtracts amplifier offsets and FPN by applying signal and reference levels to the input of a subtraction circuit, such as a differential amplifier, without due consideration for the deleterious impact of wideband noise in causing offset correction errors.
  • U.S. Patent No. 6,037,577 alternatively provides means to suppress row noise on a row-by-row basis.
  • the primary intent is again to suppress offsets from switching noise and charge redistribution among the parallel signal paths rather than to eliminate discretely sampled common reference noise.
  • U.S. Patent No. 6,861,634 subsequently teaches a technique for subtracting reference noise in addition to other sources of sensor noise.
  • the noise subtraction is performed in the analog domain using a correction value previously determined in the digital domain.
  • the analog value is supplied to a sample-and-hold circuit including a charge amplifier for subtracting the offset.
  • the preferred embodiment teaches pseudo- differential or differential signal paths using the pixel's signal level and associated reset level. Unfortunately, burdening the signal path by also supplying the reset level to the offset-subtracting amplifier halves the maximum video rate, doubles the concomitant video bandwidth, and boosts white noise.
  • the correction is also carried out at high speed on a pixel-by-pixel and per-color basis, thus increasing complexity and signal processing overhead.
  • the present invention includes a method, circuit implementation and firmware code that together provide superior black level stabilization.
  • Analog circuits, digital circuits, and algorithms jointly suppress the various fixed pattern noise sources inherent in "reading out” arrays of image-sensing pixels, while simultaneously maximizing the dynamic range in the analog domain.
  • the noise suppression is performed in the digital domain using algorithms specifically optimized to produce electronic images with useful image quality spanning at least 16 bits of dynamic range, even though only 12 bits may be supplied to the camera from frame-to-frame.
  • the present invention comprises an apparatus for processing a signal output from a pixel array, the pixel array having optical black pixels and active clear pixels, the apparatus comprising a black clamp block, wherein the black clamp block receives an output signal from the pixel array, compares a black level from the output signal to a black reference value, and outputs an adjustment signal based on the comparison to adjust a black level in the output signal; a line noise correction block, wherein the line noise correction block receives the output signal adjusted by the black clamp block, calculates a line noise average value for black pixels in the output signal on a line-by-line basis, calculates a line noise offset based on a difference between the line noise average and the black reference value, and applies the line noise offset to clear pixels in the output signal; and a column noise correction block, wherein the column noise correction block calculates a column noise offset for black pixels in the output signal, and applies the column noise offset to the clear pixels in the output signal; wherein the column noise offset is calculated on a column basis by comparing the output signal
  • the apparatus may further comprise a column noise correction memory, the memory storing column noise offset coefficients, wherein the column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise.
  • a signal processing circuit for processing an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the circuit comprising a differential programmable gain amplifier, one input of the differential programmable gain amplifier connected to the output signal from the pixel array; an analog-to-digital converter connected to the differential programmable gain amplifier, wherein the analog-to-digital converter converts an output signal from the programmable gain amplifier into a digitized output signal; a black clamp processing block connected to the analog-to-digital converter, wherein the black clamp processing block compares the digitized output signal with a black reference value, and outputs a black level adjustment signal to an input of the programmable gain amplifier; a line noise correction processing block connected to the analog-to-digital converter,
  • the circuit of the present invention may further comprise a column noise correction memory, the memory storing column noise offset coefficients, wherein column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise.
  • a method of the present invention includes a method to process an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the method comprising:
  • calculating the black level adjustment signal comprises: comparing an output signal from the pixel array with a black reference value; calculating a line noise correction value, wherein calculating the line noise correction value comprises: calculating a line noise average value; and comparing the line noise average value to the black reference value; calculating a column noise correction value; wherein calculating the column noise correction value comprises: comparing the digitized output signal for each black pixel with the line noise average value calculated by the line noise correction processing block; adjusting a black level in the output signal according to the black level adjustment signal to form a second output signal; adding the column noise correction value to the second output signal to form a third output signal; and adding the line noise correction value to the third output signal.
  • the method may further includes storing column noise offset coefficients in a memory and updating them using a differential technique, such that the coefficients stored in the memory represent a difference of column noise relative to line noise.
  • Fig. l is a block diagram of a prior art CMOS APS system with digital correction terms applied via analog circuits from U.S. Patent No. 6,861,634;
  • Fig. 2 is a schematic diagram of a prior art column buffer taught in U.S. Patent No. 5,892,540;
  • Fig. 3 is a block diagram of a prior art architecture for processing output from an image sensor
  • Fig. 4 is a block diagram showing a representative embodiment of a sensor array including active pixels, black reference or optically black (OB) pixels, dummy pixels and guard bands;
  • OB optically black
  • Fig. 5 is a table articulating the structure of the sensor array partitioned in Fig. 3 and shown in schematic circuit form in Fig. 6;
  • Fig. 6 is a block diagram of an embodiment of the present invention integrated in a typical imaging System-on-Chip sensor
  • Fig. 7 is a diagram of the imaging System on Chip data stream that specifically shows the output of the black reference pixels and the time intervals for updating the sensor's black reference level
  • Fig. 8 is a block diagram of the pixel array of the present invention including the black pixel regions and active clear pixel regions;
  • Fig. 9 is a schematic diagram of a preferred embodiment of the present invention including support for black-clamping, line noise suppression and column noise suppression;
  • Fig. 10 is a schematic diagram of an embodiment of the present invention incorporating a digitally-controlled charge pump as analog black clamping circuit;
  • Fig. 11 is a schematic diagram of a preferred embodiment of the present invention incorporating programmable DAC as analog black clamping means disclosed in related U.S. Patent application No. TBD, entitled, CROSS-COUPLED DIFFERENTIAL DAC- BASED CLAMP CIRCUIT;
  • Fig. 12 is a schematic diagram of an embodiment of the present invention including support for two data channels;
  • Fig. 13A begins a listing of an implementation of the Verilog code for general black clamping in BlackClamp Block 500;
  • Fig. 13B continues the code of Fig. 13 A;
  • Fig. 13C continues the code of Fig. 13B;
  • Fig. 13D continues the code of Fig. 13C;
  • Fig. 13E continues the code of Fig. 13D;
  • Fig. 13F completes the Verilog code for implementing BlackClamp Block 500 listed in Figures 13A through 13E;
  • Fig. 14 lists the programming registers pertaining to line noise suppression
  • Fig. 16 illustrates the effect of column noise correction as it is applied to a row (line) of pixels.
  • conventional image sensors consist of a pixel array that outputs an image signal, and digital imaging processing blocks that are designed to increase the quality of the resulting image.
  • digital imaging processing blocks that are designed to increase the quality of the resulting image.
  • black clamping line noise correction
  • FPN column fixed pattern noise
  • the present invention overcomes the limitations of the prior art, and provides an architecture that shares information between the processing blocks (algorithms). This provides several advantages including faster convergence of the digital algorithms, higher quality image output, and possibly smaller circuitry.
  • the present invention includes a representative design for an active-pixel CMOS imager.
  • a prototype embodiment of the low-noise active pixel sensor (APS) invention can be constructed, for example, as a visible imager comprising an active array of 4096 (columns) by 3072 (rows) of visible light detectors (photodetectors).
  • the active array, or nominal record area is bounded by black reference pixels in the surrounding periphery.
  • Fig. 4 is an array plan showing a nominal record area enclosed by a perimeter of optical black (OB), guard band, dummy, and optional optical alignment pixels.
  • OB optical black
  • the rows and columns of pixels can be spaced 4 microns center-to-center using 0.18 ⁇ m design rules to provide as-drawn optical fill factor of -50% for each pixel without microlens.
  • Several columns and rows of detectors at the perimeter of the light- sensitive region are normally covered with metal and/or other opaque material layers to form the OB pixels. Constantly reading the OB pixels during the various blanking intervals, i.e., time segments during which photo-generated data is not supplied by the sensor, enables the present invention to update and stabilize the black level.
  • the black level stabilization of the present invention includes three types to maximize sensor performance over wide range in sensor temperature and environment.
  • the stabilization modes include: 1) general black-level clamping; 2) fine-tuning of black level on a line- by-line basis to compensate line noise with appropriate line-based coefficients, and; 3) fine-tuning of black level on a column-by-column basis to adjust for column noise.
  • the light-sensitive detectors in each row can be covered with color filters to produce color imagers. For example, the odd rows may begin at the left with red, green, then blue filters, and the even rows may begin with blue, red, then green filters, with these patterns repeating to fill the respective rows.
  • a standard Bayer filter pattern can also be applied.
  • the video signal from the active pixel sensor hence includes: o a first interval of light-insensitive pixels comprising at least a portion of the Optical Black (OB) border surrounding the active imaging region and other non-imaging pixels o a second interval of light-sensitive imaging pixels comprising the bulk of the image sensor's data stream for electronic capture or viewing o optionally, a third interval of OB pixels
  • all black pixels can be read during the "front porch" of the aggregate data stream including data from the black and active pixels of each line of the imaging sensor.
  • the active pixels are often read during a continuous interval preceded by a "front porch” and followed by a "back porch” as defined by various timing standards such as, e.g., SMPTE 274M or SMPTE 292 specifications for high definition video, herein incorporated by reference.
  • the term "porch” refers to an interval during each video line, field or frame, wherein actual imaging data is not being supplied to the camera and overhead signal processing functions can instead be performed. Such blanking intervals were originally required for CRT displays for beam flyback.
  • the relevant OB pixel data can all be read during the front porch, split between front porch and black porch, or altogether read during the back porch. While the OB data stream is always sent to the digital controller supervising all operations and signal processing in the imaging System-on-Chip (iSoC), it can also be provided to the camera in a composite data stream. Providing a stable black reference to the camera enables highest quality image capture and possible further processing.
  • the table in Fig. 5 further articulates the composition of active and supporting pixels in both the horizontal and vertical directions for a typical embodiment. In the horizontal direction, for example, a sensor supporting a base resolution of 4096 by 3072 pixels actually encompasses a grand total of 4416 by 3300 pixels of which 4352 by 3252 are addressable for readout.
  • the pixels adjacent to the surrounding iSoC circuits constitute a guard band that is 24 pixels wide thus spanning a buffer region of about lOO ⁇ m (i.e., 4 ⁇ m x 24 pixels) to isolate electronic circuit operations from photo-electronic functions.
  • the primary role of the guard band pixels is to block indirect light or stray photogenerated carriers from reaching the electronic circuits via the substrate since the free carrier absorption length in silicon is typically about 100 ⁇ m.
  • Another key objective is to prevent electromagnetic interference caused by iSoC operation in the peripheral electronic circuits from corrupting the signal in OB and clear pixels.
  • OB pixels including a first dummy region (OB dummy 1) spanning eight pixels, 64 OB pixels to stabilize the black level via the present invention, a second OB dummy region comprising 12 pixels, 12 clear dummy pixels to separate OB from active, 32 fully active pixels useful for compensating for sensor-to-camera misalignment by accordingly shifting the nominal record area, 8 boundary process pixels also used for special signal processing operations, the main span of 4096 fully active pixels, and an optional matching set of supporting pixels on the opposite side of the nominal record area.
  • OB dummy 1 spanning eight pixels
  • 64 OB pixels to stabilize the black level via the present invention
  • a second OB dummy region comprising 12 pixels, 12 clear dummy pixels to separate OB from active
  • 32 fully active pixels useful for compensating for sensor-to-camera misalignment by accordingly shifting the nominal record area
  • 8 boundary process pixels also used for special signal processing operations
  • the main span of 4096 fully active pixels the main span of 4096 fully active pixels
  • the pixel array 11 previously shown in Fig. 4 and tabulated in Fig. 5 is centrally embedded within imaging System-on- Chip 10.
  • Pixel block 11 is read through Column Buffer 16 and multiplexed into a serial analog data stream by horizontal multiplexer 18 under the direction of iSoC Supervisor 12.
  • Supervisor 12 generates the various timing and control signals that stimulate all iSoC blocks at the appropriate times.
  • Each Column Buffer in 16 conditions the analog data from each column of pixels using, for example, the schematic and methodology taught by U.S. Patent No. 5,892,540.
  • the serial analog data stream including both OB and photo-generated pixel data is supplied to the circuit of the present invention, Stabilization Block 100.
  • the present invention is a mixed-signal System-on-Chip solution, i.e., both analog and digital circuits, comprising the five internal circuit blocks included in Stabilization block 100 and commonly serviced by signal bus 900.
  • a digital data stream is supplied by signal bus 900 and finally output from the sensor via I/O Port 600.
  • Digitization block 200 consists of Programmable Gain Amplifier (PGA) 210 and high resolution A/D converter 220 that successively black- clamp, amplify and digitize the analog signal stream to at least 12 bits resolution.
  • PGA 210 accepts an analog correction signal from BlackClamp block 500 to perform black-clamping.
  • General purpose black level clamping to a preset value (set by the programming register) is hence performed via the feedback loop facilitated by the digital signal processing in BlackClamp 500.
  • the multiple (usually 3 or 4) colors can be alternately handled by a single signal processing chain or alternately segregated using multiple Digitization blocks 200.
  • Analog dynamic range is maximized in either case by minimizing black level dispersion prior to digitization.
  • Column noise which is typically less than several LSBs peak-to-peak, is then digitally removed in Column Noise Correction block 300 with support from Column Correction Memory 320, which preferably stores offset differences. Correction of line-to-line noise is finally completed in Line Noise Correction block 400, which also preferably stores difference values.
  • the collective corrections insure that a flicker- free stream of digitized image data is supplied to the camera via I/O port 600.
  • the OB reference data used by the present invention comprises a stream of OB pixels averaged over a programmable number of OB rows and/or OB columns to accurately determine and dynamically adjust the black reference level.
  • Fig. 7 shows the front porch of a representative pixel stream for a line of video comprising 4 black pixels, followed by a programmable time interval denoted BLACKW AITTIME, and a second set of 4 black pixels.
  • the epoch spanning the first group of 4 black pixels is labeled A VEPLX and refers to the number of OB pixels used to average the preliminary OB information.
  • the BLACKWAITTIME is used to perform signal processing operations on the data in the intervening clock cycles.
  • the correction is allowed to settle during the programmable BLACKW AITTIME and/or after the second OB block is read.
  • a second "push down” or “push up” correction further adjusts the sensor's black level at this time.
  • the iterative process of reading OB pixels, adjusting the black level, reading additional OB pixels, and then readjusting the black level enables the black clamping feedback loop to accurately converge to the appropriate black reference target prior to the actual time that the initial active video enters the iSoC video stream.
  • the iterative process also prevents transients from corrupting the black reference level generated by the black-clamping loop.
  • the clear and OB pixels are further segregated into sets of "clear" pixels and "black” pixels as revealed in Fig. 8.
  • the clear pixels, which are included in the region labeled ClearPixels, are the light-sensitive elements that form the visual electronic image.
  • the black pixels, which are included in regions Rl OB, R1_OBC, R2 0B, RW_OBC and R3 0B, are insensitive to light. Black pixels in regions Rl OB, R2 OB and R3 OB are used to remove line noise on a line-by-line basis; black pixels in regions Rl OBC and R2_OBC are used to determine column offset coefficients for black reference and active pixels, respectively. Black pixels in region R1_OB and R2 0B are used in combination with pixels in region R3 0B to perform black clamping.
  • a preferred embodiment of the present invention is further illustrated in the schematic circuit diagram of Fig. 9.
  • the architecture is extensible to multiple signal paths and specific exclusion or programmable enabling/disabling of any of the blocks.
  • the sensor data that is output from I/O Port 600 consists only of black-clamped and digitized data. While the preferred embodiment shows one signal path supported by black-clamping, line noise suppression and column noise suppression, multiple signal and noise suppression paths can similarly be supported in alternative embodiments.
  • the first offset correction is the general black-clamping via the PUSHUP PUSHDOWNSTRONGPUSH adjustment at the input of PGA 210, which is facilitated by BlackClamp 500.
  • the second is the LineOffsetTl adjustment calculated by Line Noise Correction block 400 that is supplied to Summing Block 410 to remove line noise.
  • the third offset correction is the ColumnNoiseOffset adjustment generated by Column Noise Correction Block 300 and supplied to Summing Block 310 to remove column noise.
  • a fourth offset correction, OFFSET Tl is optionally supplied to Summing Block 710 to adjust the black level target within the dynamic range supported on signal bus 900.
  • the black level stabilization processes including general black clamping, line noise correction and column noise correction operations are performed as follows: 1. Determine and update the black level by first using the black row data in optical black region Rl OB. This step removes any systematic offsets generated by the analog readout path and subsequently refines the column noise data calculated using region Rl OBC.
  • the sensor can be read by either starting at the top or starting at the bottom; Rl OB and Rl OBC regions are hence available both at the top and bottom.
  • the previously described steps are performed by tapping digital data from signal bus 900, which is preferably at least 18 bits wide, and subsequently reinserting the corrections as shown.
  • the main data flow follows the path of bus 900 and BlackClamp block 500 is the first iSoC signal processing block to tap the signal to stabilize the black level.
  • Summing block 510 buffers the tapped video stream and supplies the latest data to Register 520.
  • Comparator 530 compares the latest information to the target value BlackRef Tl and, depending on whether quick convergence is needed, as dictated by the programmed setting for register value strongref, an incremental amount of push-up, push-down, or a stronger push-up/push- down is performed.
  • the black level is subsequently corrected by supplying the associated analog signal, labeled PUSHUP PUSHDOWN STRONGPUSH in Fig. 9, to PGA 210 of Digitization Block 200.
  • the digital logic controls an analog operation to maximize the analog dynamic range for subsequent digitization.
  • the analog black clamping signal stabilizes the black reference level of the image data stream. Further black clamping is performed by subsequently suppressing line noise and column noise.
  • Fig. 10 illustrates a block diagram for a first embodiment of the general black- clamping feedback loop wherein a digitally-controlled charge pump 230 is used to perform the push up, push down or strong push of the analog correction signal controlled by digital means.
  • a preferred embodiment shown in Fig. 11 alternatively uses a cross- coupled DAC 240 as described in related U.S. Patent application No. TBD, entitled, CROSS-COUPLED DIFFERENTIAL DAC-BASED CLAMP CIRCUIT.
  • two DACs are used in tandem to sustain fine and coarse adjustment of the black clamp correction terms.
  • the coarse and fine correction voltages are supplied to PGA 210 through identical coupling capacitance, C t , c .
  • the PGA 210 employs programmable feedback capacitors, C f , whose values are programmed by a register control 64.
  • the PGA gain is thus appropriately programmed to accommodate the specific gains that required for each color to optimally fine-tune white balance and colorimetry.
  • An image sensor with a color filter array requires separate gains for the R, G, and B channels.
  • best practices mandates that a Bayer-patterned sensor uses separate gains for each of the four color channels that are each processing G R , G B , R or B pixels. This latter capability recognizes that the red channel behavior for red pixels in each row of Bayer-patterned pixels comprising red and green pixels is not identical to the red channel behavior for the red pixels within a row comprising red and blue pixels.
  • Green pixels in a row of red and green pixels is thus often distinguished and labeled as an G R pixel.
  • a green pixel in a row comprising green and blue pixels is similarly considered to be an G B pixel.
  • the register control block 64 thus may have pre-programmed gain settings for a given image sensor's color filter array, and/or may be dynamically adjusted based on settings from the camera.
  • the iSoC data stream including reference and active pixel data are supplied to the input of PGA 610 whose gain is set, on a pixel-by-pixel or channel- by-channel basis, by iSoC register control 64. The final outcome is that the resulting output signal from the digital controller is dynamically governed to generate the output signal:
  • V out is the output signal
  • V S j g is the active pixel signal
  • V bC is the optical black pixel signal
  • C sig is the capacitor setting for the active video
  • C b c is the capacitor setting for the black clamp data stream
  • C f is the base feedback capacitance.
  • the present invention hence allows separate gain for the active and black pixels in addition to separate gain for each color.
  • additional capacitors can be used to increase the total range of gain control including support for cross-coupled Digital-to- Analog Converter (DAC) 66.
  • DAC Digital-to- Analog Converter
  • four PGAs can be used to best handle the G R , G B , R or B channels. Then, for example, the G R , G B , R or B channels are subsequently recombined in the desired order in I/O port 600.
  • the iSoC data stream is digitized by the Analog-to- Digital Converter (ADC) 220, which preferably provides a minimum resolution of 12 bits to maximize the accuracy of generating the highest purity black reference level. Digitized data is then supplied to BlackClamp block 500 which compares the black level data to the target black level 72, BLACKREF. Any differences in the two levels are fed back to the DAC. Depending on whether the target is offset by a small or large amount, or whether the difference is positive or negative, the digital controller appropriately
  • the average black level value is hence compared to BLACKREF in the logic
  • BlackClamp Block 500 which determines whether to shift UP or DOWN by a small amount, or UP or DOWN by a large amount if the difference exceeds a second threshold, STRONGREF, so as to trigger correction of the black level by DAC 240:
  • the average black level is typically averaged over a number of frames to improve accuracy and minimize transient disruption to fully stabilize the black level.
  • FIG. 13A through 13F lists an implementation of Verilog code implementing BlackClamp block 500.
  • Line noise correction is generally achieved in three steps: 1) Calculating a line noise average (per line) a. This is accomplished by adding up all of the black pixels at the beginning of a line, and dividing by the number of the black pixels added up
  • the "black_reference” is the same black_reference used by the Black Clamp block 500
  • register 430 feeds the running total back to summing node 420 until the programmed
  • Mode register 470 the output of Mode register 470 is the offset coefficient stream LineNoiseOffsetTl , which is then supplied to summing node 410 to appropriately update
  • the operating modes of the Line Noise Correction Block 400 are programmably
  • LineOffset R LineBlackRef - LineAve ⁇ where N BLK is the number of black pixels counted.
  • STOP ADDR D ARK is the stop address and STARTADDR DARK is the starting address for the OB pixels to be used by the algorithmic processing.
  • the actual number of black pixels used in the signal processing operation is thus NumPixelBlack*32.
  • the expressions for line offsets are:
  • the process of calculating the line offset coefficients starts by reading the OB pixels and calculating the average dc value, l(r), each and every frame such that:
  • l(r) is calculated as two distinct quantities, l(r) Top and l(r)B O ttom to provide separate line averages for the two R2_OB regions at the top and bottom of the imaging sensor
  • l(r) is calculated as four distinct quantities, l(r) Top uft, l(r) ⁇ o P Right, l(r)BottomLeft, and l(r) Bo ttomRight to provide separate line averages in the case of four distinct R2 OB regions located at the top left, top right, bottom left, and bottom right regions of the imaging sensor.
  • modes 2 and 3 support multiple video pipelines to increase the maximum frame rate that can be supported by the imaging sensor. Further segregation of the OB regions is also possible to incrementally support 4, 8, 16 or more output ports rather than only a single tap is with a standard CCD or CMOS imaging sensor.
  • the Column Noise Correction Block 300 implements an algorithm to correct for column-based fixed pattern noise (FPN) in the image.
  • Fig. 16 illustrates an ideal scenario.
  • the correction algorithm uses memories to store an offset associated with each column, as compared to a desired reference. These offsets are first calibrated during the black rows, written into a memory, and then read out and applied to the clear pixels of the image sensor in order to correct for FPN. More particularly, calculating the offsets for the black rows involves using a push/pull algorithm. When reading a black pixel row, an incoming black pixel is compared with a "reference" (which is generated by Line Noise Correction 400 block).
  • the value of the pixel is too high with respect to the reference, the value needs to lowered, or if the value is too low, it needs to be raised.
  • the amount added or subtracted is a programmable "push/pull" value, typically, 1, 8 or 16. With multiple rows (i.e. 128 per frame), the add/subtract calculation will be made multiple times. The value accumulates, and is stored in a memory. Thus, each add/subtract operation is actually a "read/modify/write" operation with respect to the memory. Once the memory offset is read, the comparison is made, and the memory offset is then modified, and then rewritten to memory. This is done on a per-column basis for the pixels in the array.
  • the appropriate offsets are calculated in the black rows, they are then applied to the corresponding clear pixels. Again, the corresponding offset is read from memory, and added to the clear pixel. Note that since the value in memory can either be positive or negative, the resulting pixel value with either be higher or lower - depending on which direction the pixel needs to be corrected (as illustrated in Fig. 16).
  • column noise is removed by Column Noise Correction Block 300 to support the implementation result illustrated in Fig. 16, wherein black level dispersion in the video stream is reduced from the order of lOO ⁇ V in the analog domain to well below 1 LSB irrespective of the gain implemented in the end-to-end signal chain along signal bus 900.
  • the correction algorithm uses blocks of memory in Column Correction Memory 320 to store the noise coefficient for each column relative to a desired target reference. These column noise coefficients are first determined during the vertical blanking interval when black rows are read, subsequently written into the respective memory banks, and finally read out as a black clamping correction signal, which is labeled ColumnNoiseOffset in Fig. 9, and applied in the clear region of the image to correct for column noise via summing block 310.
  • the black reference used for calibration can be a fixed value set by the user, or it can be the line average calculated using the OB pixels in each row. If the line average is used as the reference, then the values stored in the memory are better representations of a true set of column noise.
  • the shaded regions indicate the OB rows and OB columns at the sensor perimeter.
  • column noise correction is enabled, i.e., register OFFSETCORR DIS ⁇ O
  • column noise correction (the process of reading and adding FPN memory content to pixel values) is performed in regions Rl OBC, R2_OBC, and ClearPixels. This process entails reading memory 320 and adding the offset coefficients to the corresponding pixel values.
  • register OFFSET CLAMPEN is set to 0
  • column noise calibration is performed in both R1_OBC, and R2_OBC.
  • register OFFSETWRITE ALLROWS is set to 1
  • FPN calibration is performed in regions Rl OBC, R2 OBC, and ClearPixels.
  • the comparator checks the sum of the present pixel value, p(r, c), and its most recent column offset coefficient, o(r-l), to determine when the sum is greater than the line average, l(r) and appropriately decide need for correction.
  • the logic operation for determining such need is:
  • l(r) can be a fixed threshold like the target black reference value, blackref.
  • l(r) can be selected as the average calculated in the black columns during line noise correction.
  • Portions of the present invention may be conveniently implemented using a conventional general purpose or a specialized digital computer or microprocessor programmed according to the teachings of the present disclosure, as will be apparent to those skilled in the computer art.
  • Appropriate software coding can readily be prepared by skilled programmers based on the teachings of the present disclosure, as will be apparent to those skilled in the software art.
  • the invention may also be implemented by the preparation of application specific integrated circuits or by interconnecting an appropriate network of conventional component circuits, as will be readily apparent to those skilled in the art based on the present disclosure.
  • the present invention includes a computer program product which is a storage medium (media) having instructions stored thereon/in which can be used to control, or cause, a computer to perform any of the processes of the present invention.
  • the storage medium can include, but is not limited to, any type of disk including floppy disks, mini disks (MD's), optical discs, DVD, CD-ROMS, CDRW+/-, micro-drive, and magneto- optical disks, ROMs, RAMs, EPROMs, EEPROMs, DRAMs, VRAMs, flash memory devices (including flash cards, memory sticks), magnetic or optical cards, MEMS, nanosystems (including molecular memory ICs), RAID devices, remote data storage/archive/warehousing, or any type of media or device suitable for storing instructions and/or data.
  • the present invention includes software for controlling both the hardware of the general purpose/specialized computer or microprocessor, and for enabling the computer or microprocessor to interact with a human user or other mechanism utilizing the results of the present invention.
  • software may include, but is not limited to, device drivers, operating systems, and user applications.
  • computer readable media further includes software for performing the present invention, as described above.

Abstract

A black clamp stabilization circuit for an image sensor utilizes a mixed-signal SoC block comprising sub-blocks to dynamically and precisely adjust the black level based on comparison to a reference black level. The black level adjustments include a first level regulation using digital control of an analog signal in a feedback loop that includes a programmable gain amplifier and high-resolution A/D converter. By applying the black clamping in the analog domain, dynamic range is extended. Additional black level regulation is subsequently performed in the digital domain to differentially eliminate line noise and column noise generated within the imaging System-on-Chip. By providing information between the sub-blocks, the algorithms can converge more quickly. The technique enables multiple signal paths to separately handle individual colors and to increase imaging data throughput.

Description

APPARATUS AND METHOD FOR STABILIZING IMAGE SENSOR BLACK LEVEL
COPYRIGHT NOTICE
A portion of the disclosure of this patent document contains material which is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction by anyone of the patent document or the patent disclosure, as it appears in the Patent and Trademark Office patent file or records, but otherwise reserves all copyright rights whatsoever.
CROSS-REFERENCE TO RELATED APPLICATIONS The present invention is related to: U.S. Patent Application Serial No.TBD, entitled, "CROSS-COUPLED DIFFERENTIAL DAC-BASED CLAMP CIRCUIT," filed TBD; U.S. Patent Application Serial No. TBD, entitled, "ON-CHIP BLACK CLAMPING CIRCUTT FOR CMOS IMAGE SENSOR," filed TBD; and U.S. Patent Application Serial No. TBD, entitled, "METHOD FOR BLACK CLAMP CORRECTION INDEPENDENT OF GAIN," filed TBD; the disclosures of which are herein incorporated by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to electronic imaging sensors and, specifically, to advanced imaging system-on-chip (iSoC) sensors having embedded signal processing functions.
2. Description of the Related Art
Imaging sensors operate by collecting light intensity in a contiguous array of imaging pixels. Each pixel will have a charge proportional to the intensity of the light incident on the pixel over the duration of exposure. This charge is a "pixel value" that must be read out with as little noise as possible to capture a high quality image or generate video. Although modern CMOS sensors have lower temporal noise than CCD imaging sensors at data rate >25 MHz, several sources of systematic artifacts can degrade image quality, especially at low illumination.
Readout of the image electronically reproduced in CMOS imaging sensors is achieved by routing the signal from each row of pixels through a set of column buffers to the output as shown in Fig. 1 from U.S. Patent No. 6,861,634. Each column buffer 102 normally supports a specific column of pixels and is constructed using an integrated amplifier block such as taught in U.S. Patent No. 5,892,540. Although circuit block 70 in Fig. 2 from '540 corrects column buffer offsets in the analog domain to about lOOμV rms as compared to a full-scale signal on the order of IV, i.e., one part in 104, maximizing image quality mandates further reducing "column noise." Likewise, because each video line is read at a different time than either the prior or next line, the readout process can introduce "line noise." Furthermore, the supporting column buffers use common reference voltages (such as REFl, REF2 and REF3 in Fig. 2) that carry intrinsic noise with time-varying characteristics. Since each row of pixels is sampled at the same time, each row of pixels samples the common reference noise at similar aggregate value. On the other hand, subsequent rows are interrogated at different times and thus sample the common references at slightly different collective values. This row-to-row variability generates "line noise" and frame-to-frame "flicker." All these possible noise mechanisms degrade image quality via the following deleterious effects: 1. Vertical stripes that are set and can dynamically fluctuate on a column-to-column basis.
2. Horizontal stripes that are set and can dynamically fluctuate on a line-to-line basis, i.e., line noise wherein each line is a horizontal stripe of pixels.
3. Frame-to-frame instability that is a by-product of an image sensor's sensitivity to reference noise. The sensitivity effectively destabilizes the sensor's black level on a frame-by- frame basis since vertical blanking time is significantly longer than horizontal blanking time. Hence, black reference behavior is strongly frame- dependent.
In high performance imaging sensors, the most distracting effect is frame-to-frame instability.
In the prior art, U.S. Patent No. 5,172,249 subtracts amplifier offsets and FPN by applying signal and reference levels to the input of a subtraction circuit, such as a differential amplifier, without due consideration for the deleterious impact of wideband noise in causing offset correction errors. U.S. Patent No. 6,037,577 alternatively provides means to suppress row noise on a row-by-row basis. However, the primary intent is again to suppress offsets from switching noise and charge redistribution among the parallel signal paths rather than to eliminate discretely sampled common reference noise.
U.S. Patent No. 6,861,634 subsequently teaches a technique for subtracting reference noise in addition to other sources of sensor noise. The noise subtraction is performed in the analog domain using a correction value previously determined in the digital domain. The analog value is supplied to a sample-and-hold circuit including a charge amplifier for subtracting the offset. The preferred embodiment teaches pseudo- differential or differential signal paths using the pixel's signal level and associated reset level. Unfortunately, burdening the signal path by also supplying the reset level to the offset-subtracting amplifier halves the maximum video rate, doubles the concomitant video bandwidth, and boosts white noise. The correction is also carried out at high speed on a pixel-by-pixel and per-color basis, thus increasing complexity and signal processing overhead.
Recently, U.S. Patent Application Publication No. 2006/0231734 teaches wholly digital means to determine and correct column fixed pattern noise. This effectively limits accuracy of the various corrections rather than enhancing the analog dynamic range presented for A/D conversion.
SUMMARY OF THE INVENTION
The present invention includes a method, circuit implementation and firmware code that together provide superior black level stabilization. Analog circuits, digital circuits, and algorithms jointly suppress the various fixed pattern noise sources inherent in "reading out" arrays of image-sensing pixels, while simultaneously maximizing the dynamic range in the analog domain. In a preferred embodiment, the noise suppression is performed in the digital domain using algorithms specifically optimized to produce electronic images with useful image quality spanning at least 16 bits of dynamic range, even though only 12 bits may be supplied to the camera from frame-to-frame.
In one embodiment, the present invention comprises an apparatus for processing a signal output from a pixel array, the pixel array having optical black pixels and active clear pixels, the apparatus comprising a black clamp block, wherein the black clamp block receives an output signal from the pixel array, compares a black level from the output signal to a black reference value, and outputs an adjustment signal based on the comparison to adjust a black level in the output signal; a line noise correction block, wherein the line noise correction block receives the output signal adjusted by the black clamp block, calculates a line noise average value for black pixels in the output signal on a line-by-line basis, calculates a line noise offset based on a difference between the line noise average and the black reference value, and applies the line noise offset to clear pixels in the output signal; and a column noise correction block, wherein the column noise correction block calculates a column noise offset for black pixels in the output signal, and applies the column noise offset to the clear pixels in the output signal; wherein the column noise offset is calculated on a column basis by comparing the output signal for each black pixel with the line noise average value calculated by the line noise correction block.
The apparatus may further comprise a column noise correction memory, the memory storing column noise offset coefficients, wherein the column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise. Another embodiment of the present invention comprises a signal processing circuit for processing an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the circuit comprising a differential programmable gain amplifier, one input of the differential programmable gain amplifier connected to the output signal from the pixel array; an analog-to-digital converter connected to the differential programmable gain amplifier, wherein the analog-to-digital converter converts an output signal from the programmable gain amplifier into a digitized output signal; a black clamp processing block connected to the analog-to-digital converter, wherein the black clamp processing block compares the digitized output signal with a black reference value, and outputs a black level adjustment signal to an input of the programmable gain amplifier; a line noise correction processing block connected to the analog-to-digital converter, wherein the line noise correction processing block calculates a line noise average value for black pixels in the output signal on a line-by-line basis, and calculates a line noise offset based on a difference between the line noise average value and the black reference value; a column noise correction processing block, wherein the column noise correction processing block calculates a column noise offset for black pixels in the digitized output signal, the column noise offset calculated on a column basis by comparing the digitized output signal for each black pixel with the line noise average value calculated by the line noise correction processing block; a first adder to add the column noise offset to the clear pixels in the digitized output signal; and a second adder to add the line noise offset to the clear pixels in the digitized output signal. The circuit of the present invention may further comprise a column noise correction memory, the memory storing column noise offset coefficients, wherein column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise. According to one embodiment, a method of the present invention includes a method to process an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the method comprising:
- calculating a black level adjustment signal, wherein calculating the black level adjustment signal comprises: comparing an output signal from the pixel array with a black reference value; calculating a line noise correction value, wherein calculating the line noise correction value comprises: calculating a line noise average value; and comparing the line noise average value to the black reference value; calculating a column noise correction value; wherein calculating the column noise correction value comprises: comparing the digitized output signal for each black pixel with the line noise average value calculated by the line noise correction processing block; adjusting a black level in the output signal according to the black level adjustment signal to form a second output signal; adding the column noise correction value to the second output signal to form a third output signal; and adding the line noise correction value to the third output signal. The method may further includes storing column noise offset coefficients in a memory and updating them using a differential technique, such that the coefficients stored in the memory represent a difference of column noise relative to line noise. BRIEF DESCRIPTION QF THE DRAWINGS
The present invention will be readily understood by the following detailed description in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and in which:
Fig. l is a block diagram of a prior art CMOS APS system with digital correction terms applied via analog circuits from U.S. Patent No. 6,861,634;
Fig. 2 is a schematic diagram of a prior art column buffer taught in U.S. Patent No. 5,892,540;
Fig. 3 is a block diagram of a prior art architecture for processing output from an image sensor;
Fig. 4 is a block diagram showing a representative embodiment of a sensor array including active pixels, black reference or optically black (OB) pixels, dummy pixels and guard bands;
Fig. 5 is a table articulating the structure of the sensor array partitioned in Fig. 3 and shown in schematic circuit form in Fig. 6;
Fig. 6 is a block diagram of an embodiment of the present invention integrated in a typical imaging System-on-Chip sensor; Fig. 7 is a diagram of the imaging System on Chip data stream that specifically shows the output of the black reference pixels and the time intervals for updating the sensor's black reference level;
Fig. 8 is a block diagram of the pixel array of the present invention including the black pixel regions and active clear pixel regions;
Fig. 9 is a schematic diagram of a preferred embodiment of the present invention including support for black-clamping, line noise suppression and column noise suppression;
Fig. 10 is a schematic diagram of an embodiment of the present invention incorporating a digitally-controlled charge pump as analog black clamping circuit;
Fig. 11 is a schematic diagram of a preferred embodiment of the present invention incorporating programmable DAC as analog black clamping means disclosed in related U.S. Patent application No. TBD, entitled, CROSS-COUPLED DIFFERENTIAL DAC- BASED CLAMP CIRCUIT;
Fig. 12 is a schematic diagram of an embodiment of the present invention including support for two data channels;
Fig. 13A begins a listing of an implementation of the Verilog code for general black clamping in BlackClamp Block 500;
Fig. 13B continues the code of Fig. 13 A;
Fig. 13C continues the code of Fig. 13B;
Fig. 13D continues the code of Fig. 13C; Fig. 13E continues the code of Fig. 13D;
Fig. 13F completes the Verilog code for implementing BlackClamp Block 500 listed in Figures 13A through 13E;
Fig. 14 lists the programming registers pertaining to line noise suppression;
Fig. 15 A is a table of the algorithms for LineNoiseMode=l ;
Fig. 15B is a table of the algorithms for LineNoiseMode=2;
Fig. 15C is a table of the algorithms for LineNoiseMode=3 or 0; and
Fig. 16 illustrates the effect of column noise correction as it is applied to a row (line) of pixels.
DETAILED DESCRIPTION OF THE INVENTION The following description is provided to enable any person skilled in the art to make and use the invention and sets forth the best modes contemplated by the inventor for carrying out the invention. Various modifications, however, will remain readily apparent to those skilled in the art. Any and all such modifications, equivalents and alternatives are intended to fall within the spirit and scope of the present invention.
In general, conventional image sensors consist of a pixel array that outputs an image signal, and digital imaging processing blocks that are designed to increase the quality of the resulting image. Currently, there are three general types of processing algorithms used: black clamping, line noise correction, and column fixed pattern noise (FPN) correction. Historically, these algorithms have been deployed in a separate and discrete fashion, with each algorithm operating independently of the others (see Fig. 3). The present invention, however, as described below, overcomes the limitations of the prior art, and provides an architecture that shares information between the processing blocks (algorithms). This provides several advantages including faster convergence of the digital algorithms, higher quality image output, and possibly smaller circuitry. The present invention includes a representative design for an active-pixel CMOS imager. A prototype embodiment of the low-noise active pixel sensor (APS) invention can be constructed, for example, as a visible imager comprising an active array of 4096 (columns) by 3072 (rows) of visible light detectors (photodetectors). The active array, or nominal record area, is bounded by black reference pixels in the surrounding periphery. Fig. 4 is an array plan showing a nominal record area enclosed by a perimeter of optical black (OB), guard band, dummy, and optional optical alignment pixels.
The rows and columns of pixels can be spaced 4 microns center-to-center using 0.18 μm design rules to provide as-drawn optical fill factor of -50% for each pixel without microlens. Several columns and rows of detectors at the perimeter of the light- sensitive region are normally covered with metal and/or other opaque material layers to form the OB pixels. Constantly reading the OB pixels during the various blanking intervals, i.e., time segments during which photo-generated data is not supplied by the sensor, enables the present invention to update and stabilize the black level. The black level stabilization of the present invention includes three types to maximize sensor performance over wide range in sensor temperature and environment. The stabilization modes include: 1) general black-level clamping; 2) fine-tuning of black level on a line- by-line basis to compensate line noise with appropriate line-based coefficients, and; 3) fine-tuning of black level on a column-by-column basis to adjust for column noise. The light-sensitive detectors in each row can be covered with color filters to produce color imagers. For example, the odd rows may begin at the left with red, green, then blue filters, and the even rows may begin with blue, red, then green filters, with these patterns repeating to fill the respective rows. A standard Bayer filter pattern can also be applied. The video signal from the active pixel sensor hence includes: o a first interval of light-insensitive pixels comprising at least a portion of the Optical Black (OB) border surrounding the active imaging region and other non-imaging pixels o a second interval of light-sensitive imaging pixels comprising the bulk of the image sensor's data stream for electronic capture or viewing o optionally, a third interval of OB pixels
As previously discussed, it is not required to read the various pixel data at a specific time. For example, all black pixels can be read during the "front porch" of the aggregate data stream including data from the black and active pixels of each line of the imaging sensor. The active pixels, however, are often read during a continuous interval preceded by a "front porch" and followed by a "back porch" as defined by various timing standards such as, e.g., SMPTE 274M or SMPTE 292 specifications for high definition video, herein incorporated by reference. The term "porch" refers to an interval during each video line, field or frame, wherein actual imaging data is not being supplied to the camera and overhead signal processing functions can instead be performed. Such blanking intervals were originally required for CRT displays for beam flyback. The relevant OB pixel data can all be read during the front porch, split between front porch and black porch, or altogether read during the back porch. While the OB data stream is always sent to the digital controller supervising all operations and signal processing in the imaging System-on-Chip (iSoC), it can also be provided to the camera in a composite data stream. Providing a stable black reference to the camera enables highest quality image capture and possible further processing. The table in Fig. 5 further articulates the composition of active and supporting pixels in both the horizontal and vertical directions for a typical embodiment. In the horizontal direction, for example, a sensor supporting a base resolution of 4096 by 3072 pixels actually encompasses a grand total of 4416 by 3300 pixels of which 4352 by 3252 are addressable for readout. The additional rows and columns along the perimeter are required to enhance image quality via electrical isolation and iSoC image processing. Specifically, the pixels adjacent to the surrounding iSoC circuits constitute a guard band that is 24 pixels wide thus spanning a buffer region of about lOOμm (i.e., 4μm x 24 pixels) to isolate electronic circuit operations from photo-electronic functions. The primary role of the guard band pixels is to block indirect light or stray photogenerated carriers from reaching the electronic circuits via the substrate since the free carrier absorption length in silicon is typically about 100 μm. Another key objective is to prevent electromagnetic interference caused by iSoC operation in the peripheral electronic circuits from corrupting the signal in OB and clear pixels. Next in the pixel arrangement are various sets of OB pixels including a first dummy region (OB dummy 1) spanning eight pixels, 64 OB pixels to stabilize the black level via the present invention, a second OB dummy region comprising 12 pixels, 12 clear dummy pixels to separate OB from active, 32 fully active pixels useful for compensating for sensor-to-camera misalignment by accordingly shifting the nominal record area, 8 boundary process pixels also used for special signal processing operations, the main span of 4096 fully active pixels, and an optional matching set of supporting pixels on the opposite side of the nominal record area.
In a preferred embodiment illustrated in Fig. 6, the pixel array 11 previously shown in Fig. 4 and tabulated in Fig. 5 is centrally embedded within imaging System-on- Chip 10. Rather than the full-sized array comprising 4416 by 3300 pixels, shown for clarity in Fig. 6 is a simplified six-by-six pixel array 11 including thin OB border having illustrated width of only one pixel. Pixel block 11 is read through Column Buffer 16 and multiplexed into a serial analog data stream by horizontal multiplexer 18 under the direction of iSoC Supervisor 12. Supervisor 12 generates the various timing and control signals that stimulate all iSoC blocks at the appropriate times. Each Column Buffer in 16 conditions the analog data from each column of pixels using, for example, the schematic and methodology taught by U.S. Patent No. 5,892,540.
Next, the serial analog data stream including both OB and photo-generated pixel data, is supplied to the circuit of the present invention, Stabilization Block 100. The present invention is a mixed-signal System-on-Chip solution, i.e., both analog and digital circuits, comprising the five internal circuit blocks included in Stabilization block 100 and commonly serviced by signal bus 900. After analog processing, digitization, and digital processing are performed in the present invention, a digital data stream is supplied by signal bus 900 and finally output from the sensor via I/O Port 600.
While raw analog video is viewable by carefully monitoring the data stream supplied by Horizontal Multiplexer 18, Stabilizer 100 amplifies and digitizes the analog video in Digitizing Block 200. Digitization block 200 consists of Programmable Gain Amplifier (PGA) 210 and high resolution A/D converter 220 that successively black- clamp, amplify and digitize the analog signal stream to at least 12 bits resolution. In addition to amplifying the analog video, PGA 210 accepts an analog correction signal from BlackClamp block 500 to perform black-clamping. General purpose black level clamping to a preset value (set by the programming register) is hence performed via the feedback loop facilitated by the digital signal processing in BlackClamp 500. In using PGA 210 to perform both amplification and black-clamping, the multiple (usually 3 or 4) colors can be alternately handled by a single signal processing chain or alternately segregated using multiple Digitization blocks 200. Analog dynamic range is maximized in either case by minimizing black level dispersion prior to digitization. Column noise, which is typically less than several LSBs peak-to-peak, is then digitally removed in Column Noise Correction block 300 with support from Column Correction Memory 320, which preferably stores offset differences. Correction of line-to-line noise is finally completed in Line Noise Correction block 400, which also preferably stores difference values. The collective corrections insure that a flicker- free stream of digitized image data is supplied to the camera via I/O port 600.
The OB reference data used by the present invention comprises a stream of OB pixels averaged over a programmable number of OB rows and/or OB columns to accurately determine and dynamically adjust the black reference level. Fig. 7 shows the front porch of a representative pixel stream for a line of video comprising 4 black pixels, followed by a programmable time interval denoted BLACKW AITTIME, and a second set of 4 black pixels. The epoch spanning the first group of 4 black pixels is labeled A VEPLX and refers to the number of OB pixels used to average the preliminary OB information. The BLACKWAITTIME is used to perform signal processing operations on the data in the intervening clock cycles. Shown is the ability to "push up" or "push down" the active video by incrementing or decrementing the black level (PUSHUP or PUSHDOWN) just after reading each OB segment. The correction is allowed to settle during the programmable BLACKW AITTIME and/or after the second OB block is read. After subsequently reading a second set of OB pixels, a second "push down" or "push up" correction further adjusts the sensor's black level at this time. Hence, the iterative process of reading OB pixels, adjusting the black level, reading additional OB pixels, and then readjusting the black level enables the black clamping feedback loop to accurately converge to the appropriate black reference target prior to the actual time that the initial active video enters the iSoC video stream. The iterative process also prevents transients from corrupting the black reference level generated by the black-clamping loop.
The clear and OB pixels are further segregated into sets of "clear" pixels and "black" pixels as revealed in Fig. 8. The clear pixels, which are included in the region labeled ClearPixels, are the light-sensitive elements that form the visual electronic image. The black pixels, which are included in regions Rl OB, R1_OBC, R2 0B, RW_OBC and R3 0B, are insensitive to light. Black pixels in regions Rl OB, R2 OB and R3 OB are used to remove line noise on a line-by-line basis; black pixels in regions Rl OBC and R2_OBC are used to determine column offset coefficients for black reference and active pixels, respectively. Black pixels in region R1_OB and R2 0B are used in combination with pixels in region R3 0B to perform black clamping.
A preferred embodiment of the present invention is further illustrated in the schematic circuit diagram of Fig. 9. The architecture is extensible to multiple signal paths and specific exclusion or programmable enabling/disabling of any of the blocks. When signal processing blocks 300 and 400 are disabled, for example, the sensor data that is output from I/O Port 600 consists only of black-clamped and digitized data. While the preferred embodiment shows one signal path supported by black-clamping, line noise suppression and column noise suppression, multiple signal and noise suppression paths can similarly be supported in alternative embodiments. The schematic diagram in Fig. 12, for example, shows two data paths having black-clamp operation and line noise correction.
As previously introduced, three black level correction operations are performed in the preferred embodiment, including general black clamping, specific column noise correction and specific line noise correction. Three dc offset adjustments are hence performed in the signal processing flow to support specific target values for each operation. The first offset correction is the general black-clamping via the PUSHUP PUSHDOWNSTRONGPUSH adjustment at the input of PGA 210, which is facilitated by BlackClamp 500. The second is the LineOffsetTl adjustment calculated by Line Noise Correction block 400 that is supplied to Summing Block 410 to remove line noise. The third offset correction is the ColumnNoiseOffset adjustment generated by Column Noise Correction Block 300 and supplied to Summing Block 310 to remove column noise. A fourth offset correction, OFFSET Tl, is optionally supplied to Summing Block 710 to adjust the black level target within the dynamic range supported on signal bus 900. The black level stabilization processes including general black clamping, line noise correction and column noise correction operations are performed as follows: 1. Determine and update the black level by first using the black row data in optical black region Rl OB. This step removes any systematic offsets generated by the analog readout path and subsequently refines the column noise data calculated using region Rl OBC. The sensor can be read by either starting at the top or starting at the bottom; Rl OB and Rl OBC regions are hence available both at the top and bottom.
2. Continue updating black reference level using region R2 0B. Compute the average line noise in each row using optical black region R2_OBC. Remove line noise prior to determining each column's dispersion coefficient.
3. Update column noise coefficients using differential technique wherein the coefficients stored in memory do not represent the absolute value but rather the difference of the column noise relative to the line noise. The offset coefficients are accumulated over several rows with different algorithmic weight. The differential approach is significantly more powerful than accumulation since it is insensitive to the line noise present in the actual OB rows used to determine the column noise coefficients. By employing a differential technique, the line noise average also provides a thresholding basis to more accurately determine each column's offset coefficient. The OB rows are consequently split into R2 OB to compute line noise and R2 OBC to compute column noise in the absence of the line noise computed during the
R2 OB interval.
4. As readout enters rows with active pixels, compute each line's average noise using optical black region R3 OB. 5. When reading the ClearPixel region, i.e., active pixels in the nominal record area, remove line noise using the data computed by processing R3 OB.
6. Update the black reference using either or both R3 OB regions, depending on how the sensor is used and appropriately programmed.
7. Update column offset coefficients using R2 OBC data after correction for line noise using R2 OB information.
8. Since there are a limited number of optically black pixels in each region, anomalous pixels are identified and subsequently ignored during the calculations to further improve accuracy of black-clamping, column noise and line noise correction.
For the representative case of a single video chain, the previously described steps are performed by tapping digital data from signal bus 900, which is preferably at least 18 bits wide, and subsequently reinserting the corrections as shown. The main data flow follows the path of bus 900 and BlackClamp block 500 is the first iSoC signal processing block to tap the signal to stabilize the black level. Summing block 510 buffers the tapped video stream and supplies the latest data to Register 520. Comparator 530 compares the latest information to the target value BlackRef Tl and, depending on whether quick convergence is needed, as dictated by the programmed setting for register value strongref, an incremental amount of push-up, push-down, or a stronger push-up/push- down is performed. The black level is subsequently corrected by supplying the associated analog signal, labeled PUSHUP PUSHDOWN STRONGPUSH in Fig. 9, to PGA 210 of Digitization Block 200. In this manner, the digital logic controls an analog operation to maximize the analog dynamic range for subsequent digitization. The result is that the analog black clamping signal stabilizes the black reference level of the image data stream. Further black clamping is performed by subsequently suppressing line noise and column noise.
Fig. 10 illustrates a block diagram for a first embodiment of the general black- clamping feedback loop wherein a digitally-controlled charge pump 230 is used to perform the push up, push down or strong push of the analog correction signal controlled by digital means. A preferred embodiment shown in Fig. 11 alternatively uses a cross- coupled DAC 240 as described in related U.S. Patent application No. TBD, entitled, CROSS-COUPLED DIFFERENTIAL DAC-BASED CLAMP CIRCUIT. Here, two DACs are used in tandem to sustain fine and coarse adjustment of the black clamp correction terms. The coarse and fine correction voltages are supplied to PGA 210 through identical coupling capacitance, Ct,c. The PGA 210 employs programmable feedback capacitors, Cf, whose values are programmed by a register control 64. The PGA gain is thus appropriately programmed to accommodate the specific gains that required for each color to optimally fine-tune white balance and colorimetry. An image sensor with a color filter array requires separate gains for the R, G, and B channels. Furthermore, best practices mandates that a Bayer-patterned sensor uses separate gains for each of the four color channels that are each processing GR, GB, R or B pixels. This latter capability recognizes that the red channel behavior for red pixels in each row of Bayer-patterned pixels comprising red and green pixels is not identical to the red channel behavior for the red pixels within a row comprising red and blue pixels. Green pixels in a row of red and green pixels is thus often distinguished and labeled as an GR pixel. A green pixel in a row comprising green and blue pixels is similarly considered to be an GB pixel. The register control block 64 thus may have pre-programmed gain settings for a given image sensor's color filter array, and/or may be dynamically adjusted based on settings from the camera. The iSoC data stream including reference and active pixel data are supplied to the input of PGA 610 whose gain is set, on a pixel-by-pixel or channel- by-channel basis, by iSoC register control 64. The final outcome is that the resulting output signal from the digital controller is dynamically governed to generate the output signal:
C C out ^1 sig π be
where Vout is the output signal, VSjg is the active pixel signal, VbC is the optical black pixel signal, Csig is the capacitor setting for the active video, Cbc is the capacitor setting for the black clamp data stream and Cf is the base feedback capacitance. The present invention hence allows separate gain for the active and black pixels in addition to separate gain for each color. Those skilled in the art will appreciate that additional capacitors can be used to increase the total range of gain control including support for cross-coupled Digital-to- Analog Converter (DAC) 66. Those skilled in the art will also appreciate that four PGAs can be used to best handle the GR, GB, R or B channels. Then, for example, the GR, GB, R or B channels are subsequently recombined in the desired order in I/O port 600.
Referring again to Fig. 11, the iSoC data stream is digitized by the Analog-to- Digital Converter (ADC) 220, which preferably provides a minimum resolution of 12 bits to maximize the accuracy of generating the highest purity black reference level. Digitized data is then supplied to BlackClamp block 500 which compares the black level data to the target black level 72, BLACKREF. Any differences in the two levels are fed back to the DAC. Depending on whether the target is offset by a small or large amount, or whether the difference is positive or negative, the digital controller appropriately
controls the DAC to supply the correct offset to the other leg of the PGA.
The average black level value is hence compared to BLACKREF in the logic
embedded in BlackClamp Block 500 which determines whether to shift UP or DOWN by a small amount, or UP or DOWN by a large amount if the difference exceeds a second threshold, STRONGREF, so as to trigger correction of the black level by DAC 240:
Pi
/=1 — > BLACKREF => UP = 1; avepix
avepix
-a < BLACKREF => DOWN = 1; avepix
= 1;
Figure imgf000024_0001
The average black level is typically averaged over a number of frames to improve accuracy and minimize transient disruption to fully stabilize the black level. Using a
running average also effectively increases the number of black pixels without increasing
the silicon real estate used to form the black pixels. Figures 13A through 13F lists an implementation of Verilog code implementing BlackClamp block 500. Line noise correction is generally achieved in three steps: 1) Calculating a line noise average (per line) a. This is accomplished by adding up all of the black pixels at the beginning of a line, and dividing by the number of the black pixels added up
b. In some instances, all of the black pixels are added up (global line noise), and at times only the black pixels associated with the ADC in question are used (local line noise)
c. The resulting line noise average "LineAve" is used as the "reference" in the Column Noise Correction block 300. This helps make the Column Noise Correction block 300 immune to line noise perturbations, resulting in faster, higher quality convergence of the ColumnNoiseOffset signal
2) Calculating an offset "LineNoiseOffset", which is the difference between the line noise average and the black reference
a. The "black_reference" is the same black_reference used by the Black Clamp block 500
3) Adding the offset to each clear pixel in the line.
In further detail, referring back to Fig. 9, line noise correction is performed in Line Noise Correction block 400. Summing block 420 receives the composite (imaging + OB pixels) data stream from the signal bus, accumulates the data and then stores the accumulated data in summing register 430. Each register in the data path results in one cycle of latency. The pixel values are accumulated in register 430 and averaged in divider 440 (division through bit shifts). The resulting LineOffset and LineAve values are further used by the line noise correction block 400 to complete line correction and also supplied output to the column noise correction block 300 at Multiplexer 830. Summing
register 430 feeds the running total back to summing node 420 until the programmed
number of black reference pixels are used. Until that time, intermediate totals are supplied to divider 440. The output of divider 440 is subtracted from the programmed offset value LineBlackRef "by Subtracter 450 and then supplied to mode Multiplexer 460.
Depending on whether a constant or calculated average is requested, the output is supplied to register 470. The output of Mode register 470 is the offset coefficient stream LineNoiseOffsetTl , which is then supplied to summing node 410 to appropriately update
the data stream. The result is that line noise is suppressed on a line-by-line basis and the black level further stabilized.
The operating modes of the Line Noise Correction Block 400 are programmably
controlled by the register settings tabulated in Fig. 14 and implemented as described. The line noise is alternately removed using three algorithms that are optimized to correct for temporal line-to-line variation in the image for various types of sensor setup, camera setup or imaging conditions. During operation, the black pixels of each row are read out, accumulated and averaged; the resulting line average (LineAve) is then used to determine the line offset relative to the programmed target or reference. This line offset (LineOffset) is subtracted from subsequent (clear) pixels in the row. The general form for line average and line offset for row R is given as:
Figure imgf000026_0001
LineAveR = — l y BLK
LineOffset R = LineBlackRef - LineAve Λ where NBLK is the number of black pixels counted.
Three specific algorithms for line average and line offset calculations are listed in the
tables listed in Figures 15A through 15C for each LineNoiseMode. The number of black
blocks scanned in the signal processing operation is given by:
NumPixelBlack = STOPADDR _ DARK - STARTADDR _ DARK
Where STOP ADDR D ARK is the stop address and STARTADDR DARK is the starting address for the OB pixels to be used by the algorithmic processing. The actual number of black pixels used in the signal processing operation is thus NumPixelBlack*32.
As previously introduced, the table in Fig. 14 lists the various iSoC registers to be programmed to specifically assert any of the three main algorithms used to suppress line noise. At least three algorithmic modes can be enabled including LineNoiseMode=l,
LineNoiseMode=2 and LineNoiseMode=3 or 0. The expressions for line offsets are:
Lineθffsetn = round (LineBlackRef - Line Aven), LineOffset T1 = round (LineBlackRef - LineAveT2 ), LineOffset Bl = round (LineBlackRef - LineAveBX ), LineOffset B2 = round (LineBlackRef - Line AveB2) where LineBlackRef is a 12-bit register value (see register descriptions above) supplied to Subtractor 450 for effecting the desired line noise correction.
The process of calculating the line offset coefficients starts by reading the OB pixels and calculating the average dc value, l(r), each and every frame such that:
∑p(r,c) l(r) = -^ , r = l..N
B where p(r, c) is the pixel value at row r and column c, and B is the number of OB pixels used to calculate the line average. The three modes of line noise correction are defined as:
1. l(r) is calculated using all the pixels in region R1_OB
2. l(r) is calculated as two distinct quantities, l(r)Top and l(r)BOttom to provide separate line averages for the two R2_OB regions at the top and bottom of the imaging sensor
3. l(r) is calculated as four distinct quantities, l(r)Topuft, l(r)τoPRight, l(r)BottomLeft, and l(r)BottomRight to provide separate line averages in the case of four distinct R2 OB regions located at the top left, top right, bottom left, and bottom right regions of the imaging sensor.
where modes 2 and 3 support multiple video pipelines to increase the maximum frame rate that can be supported by the imaging sensor. Further segregation of the OB regions is also possible to incrementally support 4, 8, 16 or more output ports rather than only a single tap is with a standard CCD or CMOS imaging sensor.
The Column Noise Correction Block 300 implements an algorithm to correct for column-based fixed pattern noise (FPN) in the image. Fig. 16 illustrates an ideal scenario. The correction algorithm uses memories to store an offset associated with each column, as compared to a desired reference. These offsets are first calibrated during the black rows, written into a memory, and then read out and applied to the clear pixels of the image sensor in order to correct for FPN. More particularly, calculating the offsets for the black rows involves using a push/pull algorithm. When reading a black pixel row, an incoming black pixel is compared with a "reference" (which is generated by Line Noise Correction 400 block). If the value of the pixel is too high with respect to the reference, the value needs to lowered, or if the value is too low, it needs to be raised. The amount added or subtracted is a programmable "push/pull" value, typically, 1, 8 or 16. With multiple rows (i.e. 128 per frame), the add/subtract calculation will be made multiple times. The value accumulates, and is stored in a memory. Thus, each add/subtract operation is actually a "read/modify/write" operation with respect to the memory. Once the memory offset is read, the comparison is made, and the memory offset is then modified, and then rewritten to memory. This is done on a per-column basis for the pixels in the array.
Once the appropriate offsets are calculated in the black rows, they are then applied to the corresponding clear pixels. Again, the corresponding offset is read from memory, and added to the clear pixel. Note that since the value in memory can either be positive or negative, the resulting pixel value with either be higher or lower - depending on which direction the pixel needs to be corrected (as illustrated in Fig. 16).
In further detail, column noise is removed by Column Noise Correction Block 300 to support the implementation result illustrated in Fig. 16, wherein black level dispersion in the video stream is reduced from the order of lOOμV in the analog domain to well below 1 LSB irrespective of the gain implemented in the end-to-end signal chain along signal bus 900. The correction algorithm uses blocks of memory in Column Correction Memory 320 to store the noise coefficient for each column relative to a desired target reference. These column noise coefficients are first determined during the vertical blanking interval when black rows are read, subsequently written into the respective memory banks, and finally read out as a black clamping correction signal, which is labeled ColumnNoiseOffset in Fig. 9, and applied in the clear region of the image to correct for column noise via summing block 310. During calibration, the general expression for a column noise adjustment to column C, and row R is qffset(C)R = offset(C)R_x ± adjustment , where the value of adjustment depends on the mode of operation. During correction, the column-noise-corrected pixel value as the next row (R+l) is scanned becomes: p(R + 1,C) = p\R +1,C) + offset{C)R where/? ' is the original pixel value without FPN correction. If the present image is a black frame, the user can choose to use the entire pixel array including the pseudo-black image for column noise correction, in addition to the various OB rows previously discussed. The black reference used for calibration can be a fixed value set by the user, or it can be the line average calculated using the OB pixels in each row. If the line average is used as the reference, then the values stored in the memory are better representations of a true set of column noise.
Referring once again to the sensor array plan of Fig. 8, the shaded regions indicate the OB rows and OB columns at the sensor perimeter. If column noise correction is enabled, i.e., register OFFSETCORR DIS^O, column noise correction (the process of reading and adding FPN memory content to pixel values) is performed in regions Rl OBC, R2_OBC, and ClearPixels. This process entails reading memory 320 and adding the offset coefficients to the corresponding pixel values. If column noise correction and column noise memory update are together enabled, i.e., register OFFSETWRITE_DIS=0, both column noise correction and updating of column noise (calculating and writing new column noise coefficients to memory) are performed in region R2 OBC. In addition, if register OFFSET CLAMPEN is set to 0, column noise calibration is performed in both R1_OBC, and R2_OBC. If register OFFSETWRITE ALLROWS is set to 1, then FPN calibration is performed in regions Rl OBC, R2 OBC, and ClearPixels.
As the offset correction is being performed, the comparator checks the sum of the present pixel value, p(r, c), and its most recent column offset coefficient, o(r-l), to determine when the sum is greater than the line average, l(r) and appropriately decide need for correction. The logic operation for determining such need is:
if (p(r,c) + o(r-l) > l(r) then o(i) = o(i-l + smallstep/16
elsif (p(r,c) + o(r-l) > l(r) then
o(i) = o(i-l) — smallstep/16, where smallstep=l ... 15
There are two modes of column offset correction. In the 1st mode, l(r) can be a fixed threshold like the target black reference value, blackref. In the 2nd mode, l(r) can be selected as the average calculated in the black columns during line noise correction.
Portions of the present invention may be conveniently implemented using a conventional general purpose or a specialized digital computer or microprocessor programmed according to the teachings of the present disclosure, as will be apparent to those skilled in the computer art. Appropriate software coding can readily be prepared by skilled programmers based on the teachings of the present disclosure, as will be apparent to those skilled in the software art. The invention may also be implemented by the preparation of application specific integrated circuits or by interconnecting an appropriate network of conventional component circuits, as will be readily apparent to those skilled in the art based on the present disclosure.
The present invention includes a computer program product which is a storage medium (media) having instructions stored thereon/in which can be used to control, or cause, a computer to perform any of the processes of the present invention. The storage medium can include, but is not limited to, any type of disk including floppy disks, mini disks (MD's), optical discs, DVD, CD-ROMS, CDRW+/-, micro-drive, and magneto- optical disks, ROMs, RAMs, EPROMs, EEPROMs, DRAMs, VRAMs, flash memory devices (including flash cards, memory sticks), magnetic or optical cards, MEMS, nanosystems (including molecular memory ICs), RAID devices, remote data storage/archive/warehousing, or any type of media or device suitable for storing instructions and/or data.
Stored on any one of the computer readable medium (media), the present invention includes software for controlling both the hardware of the general purpose/specialized computer or microprocessor, and for enabling the computer or microprocessor to interact with a human user or other mechanism utilizing the results of the present invention. Such software may include, but is not limited to, device drivers, operating systems, and user applications. Ultimately, such computer readable media further includes software for performing the present invention, as described above.
Those skilled in the art will appreciate that various adaptations and modifications of the just-described preferred embodiments can be configured without departing from the scope and spirit of the invention. Therefore, it is to be understood that, within the scope of the appended claims, the invention may be practiced other than as specifically
described herein.

Claims

What is claimed is: 1. An apparatus for processing a signal output from a pixel array, the pixel array having optical black pixels and active clear pixels, the apparatus comprising: a black clamp block, wherein the black clamp block receives an output signal from the pixel array, compares a black level from the output signal to a black reference value, and outputs an adjustment signal based on the comparison to adjust a black level in the output signal; a line noise correction block, wherein the line noise correction block receives the output signal adjusted by the black clamp block, calculates a line noise average value for black pixels in the output signal on a line-by-line basis, calculates a line noise offset based on a difference between the line noise average and the black reference value, and applies the line noise offset to clear pixels in the output signal; and a column noise correction block, wherein the column noise correction block calculates a column noise offset for black pixels in the output signal, and applies the column noise offset to the clear pixels in the output signal; wherein the column noise offset is calculated on a column basis by comparing the output signal for each black pixel with the line noise average value calculated by the line noise correction block.
2. The apparatus of Claim 1, further comprising a column noise correction memory, the memory storing column noise offset coefficients.
3. The apparatus of Claim 2, wherein column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise.
4. A signal processing circuit for processing an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the circuit comprising: a differential programmable gain amplifier, one input of the differential programmable gain amplifier connected to the output signal from the pixel array; an analog-to-digital converter connected to the differential programmable gain amplifier, wherein the analog-to-digital converter converts an output signal from the programmable gain amplifier into a digitized output signal; a black clamp processing block connected to the analog-to-digital converter, wherein the black clamp processing block compares the digitized output signal with a black reference value, and outputs a black level adjustment signal to an input of the programmable gain amplifier; a line noise correction processing block connected to the analog-to-digital converter, wherein the line noise correction processing block calculates a line noise average value for black pixels in the output signal on a line-by-line basis, and calculates a line noise offset based on a difference between the line noise average value and the black reference value; a column noise correction processing block, wherein the column noise correction processing block calculates a column noise offset for black pixels in the digitized output signal, the column noise offset calculated on a column basis by comparing the digitized output signal for each black pixel with the line noise average value calculated by the line noise correction processing block; a first adder to add the column noise offset to the clear pixels in the digitized output signal; and a second adder to add the line noise offset to the clear pixels in the digitized output signal.
5. The circuit of Claim 4, further comprising a column noise correction memory, the memory storing column noise offset coefficients 6. The circuit of Claim 5, wherein column noise offset coefficients are updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise. 7. A method to process an output signal from a pixel array, the pixel array having optical black pixels and active clear pixels, the method comprising: calculating a black level adjustment signal, wherein calculating the black level adjustment signal comprises: comparing an output signal from the pixel array with a black reference value; calculating a line noise correction value, wherein calculating the line noise correction value comprises: calculating a line noise average value; and comparing the line noise average value to the black reference value; calculating a column noise correction value; wherein calculating the column noise correction value comprises: comparing the digitized output signal for each black pixel with the line noise average value calculated by the line noise correction processing block; adjusting a black level in the output signal according to the black level adjustment signal to form a second output signal; adding the column noise correction value to the second output signal to form a third output signal; and adding the line noise correction value to the third output signal. 8. The method of Claim 7, wherein column noise offset coefficients are stored in a memory and updated using a differential technique, such that coefficients stored in the memory represent a difference of column noise relative to line noise.
PCT/US2008/002887 2007-03-07 2008-03-05 Apparatus and method for stabilizing image sensor black level WO2008112104A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2009552713A JP5260559B2 (en) 2007-03-07 2008-03-05 Signal processing apparatus and signal processing method
EP08726425A EP2118762A4 (en) 2007-03-07 2008-03-05 Apparatus and method for stabilizing image sensor black level

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/715,808 2007-03-07
US11/715,808 US7760258B2 (en) 2007-03-07 2007-03-07 Apparatus and method for stabilizing image sensor black level

Publications (1)

Publication Number Publication Date
WO2008112104A1 true WO2008112104A1 (en) 2008-09-18

Family

ID=39741229

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/002887 WO2008112104A1 (en) 2007-03-07 2008-03-05 Apparatus and method for stabilizing image sensor black level

Country Status (4)

Country Link
US (1) US7760258B2 (en)
EP (1) EP2118762A4 (en)
JP (1) JP5260559B2 (en)
WO (1) WO2008112104A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010087962A (en) * 2008-10-01 2010-04-15 Sony Corp Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method
JP2011029882A (en) * 2009-07-24 2011-02-10 Sanyo Electric Co Ltd Electronic camera
JP2011259485A (en) * 2011-08-08 2011-12-22 Sony Corp Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method

Families Citing this family (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7920185B2 (en) * 2004-06-30 2011-04-05 Micron Technology, Inc. Shielding black reference pixels in image sensors
JP4804254B2 (en) * 2006-07-26 2011-11-02 キヤノン株式会社 Photoelectric conversion device and imaging device
US7929933B2 (en) * 2006-10-23 2011-04-19 Panasonic Corporation Noise suppression apparatus, FM receiving apparatus and FM receiving apparatus adjustment method
US7755679B2 (en) * 2007-03-07 2010-07-13 Altasens, Inc. Apparatus and method for reducing edge effect in an image sensor
JP5034610B2 (en) * 2007-03-30 2012-09-26 ソニー株式会社 Solid-state imaging device, signal processing method for solid-state imaging device, and imaging device
KR101374301B1 (en) * 2007-11-15 2014-03-17 삼성전자 주식회사 Image sensor
JP5253028B2 (en) * 2008-07-23 2013-07-31 キヤノン株式会社 Imaging system and control method thereof
JP5335327B2 (en) 2008-08-29 2013-11-06 キヤノン株式会社 Defect detection and correction apparatus and defect detection and correction method
JP4743243B2 (en) * 2008-09-08 2011-08-10 ソニー株式会社 Imaging apparatus, black level adjusting method and program
JP5282543B2 (en) * 2008-11-28 2013-09-04 ソニー株式会社 Solid-state imaging device, driving method of solid-state imaging device, and imaging device
JP5489527B2 (en) * 2009-05-11 2014-05-14 キヤノン株式会社 Imaging apparatus and control method thereof
JP5455798B2 (en) * 2009-07-16 2014-03-26 キヤノン株式会社 Image processing device
US8648932B2 (en) 2009-08-13 2014-02-11 Olive Medical Corporation System, apparatus and methods for providing a single use imaging device for sterile environments
US8253827B2 (en) * 2009-09-08 2012-08-28 Himax Imaging, Inc. Signal chain of an imaging system
JP5556199B2 (en) * 2010-01-29 2014-07-23 ソニー株式会社 Solid-state imaging device and imaging device
CA2793147A1 (en) 2010-03-25 2011-09-29 Olive Medical Corporation System and method for providing a single use imaging device for medical applications
US8319861B2 (en) 2010-06-04 2012-11-27 Apple Inc. Compensation for black level changes
US8228406B2 (en) 2010-06-04 2012-07-24 Apple Inc. Adaptive lens shading correction
US8325248B2 (en) 2010-06-04 2012-12-04 Apple Inc. Dual processing of raw image data
JP2012015587A (en) * 2010-06-29 2012-01-19 Toshiba Corp Solid-state image pickup device
US8593317B2 (en) * 2011-01-06 2013-11-26 Texas Instruments Incorporated Apparatus and system to suppress analog front end noise introduced by charge-pump
US20120209064A1 (en) * 2011-02-14 2012-08-16 Olympus Corporation Endoscope apparatus and method of setting reference image of endoscope apparatus
US9622650B2 (en) 2011-05-12 2017-04-18 DePuy Synthes Products, Inc. System and method for sub-column parallel digitizers for hybrid stacked image sensor using vertical interconnects
TWI449425B (en) 2011-07-11 2014-08-11 Novatek Microelectronics Corp Image sensor and black level calibration method thereof
US9006630B2 (en) 2012-01-13 2015-04-14 Altasens, Inc. Quality of optically black reference pixels in CMOS iSoCs
US8633845B2 (en) 2012-03-01 2014-01-21 Altasens, Inc. Low power slope-based analog-to-digital converter
JP5954623B2 (en) * 2012-04-20 2016-07-20 株式会社リコー Imaging apparatus and image processing method
MX344146B (en) 2012-07-26 2016-12-07 Depuy Synthes Products Inc Camera system with minimal area monolithic cmos image sensor.
CN104488259B (en) * 2012-07-26 2018-07-06 德普伊辛迪斯制品公司 Use the wide dynamic range of monochromatic sensor
BR112015001555A2 (en) 2012-07-26 2017-07-04 Olive Medical Corp continuous video in low light environment
KR102127100B1 (en) 2012-07-26 2020-06-29 디퍼이 신테스 프로덕츠, 인코포레이티드 Ycbcr pulsed illumination scheme in a light deficient environment
JP6116152B2 (en) 2012-07-31 2017-04-19 キヤノン株式会社 Image sensor driving apparatus and method, and radiographic imaging apparatus
JP6053447B2 (en) * 2012-10-23 2016-12-27 オリンパス株式会社 Imaging device
EP2967301B1 (en) 2013-03-15 2021-11-03 DePuy Synthes Products, Inc. Scope sensing in a light controlled environment
US10750933B2 (en) 2013-03-15 2020-08-25 DePuy Synthes Products, Inc. Minimize image sensor I/O and conductor counts in endoscope applications
EP2967294B1 (en) 2013-03-15 2020-07-29 DePuy Synthes Products, Inc. Super resolution and color motion artifact correction in a pulsed color imaging system
AU2014233190B2 (en) 2013-03-15 2018-11-01 DePuy Synthes Products, Inc. Image sensor synchronization without input clock and data transmission clock
WO2014145249A1 (en) 2013-03-15 2014-09-18 Olive Medical Corporation Controlling the integral light energy of a laser pulse
US9224782B2 (en) * 2013-04-19 2015-12-29 Semiconductor Components Industries, Llc Imaging systems with reference pixels for image flare mitigation
JP6090696B2 (en) * 2013-05-30 2017-03-08 パナソニックIpマネジメント株式会社 Clamp processing method
JP2015012373A (en) * 2013-06-27 2015-01-19 株式会社東芝 Solid-state imaging device
KR20150014716A (en) * 2013-07-30 2015-02-09 삼성전자주식회사 Image sensor and driving method thereof
JP2015032842A (en) * 2013-07-31 2015-02-16 ソニー株式会社 Solid state imaging device, imaging apparatus, and correction method
KR102159261B1 (en) * 2014-01-21 2020-09-23 삼성전자 주식회사 Image sensor capable of correcting output signal
US10741141B2 (en) * 2014-02-06 2020-08-11 Kopin Corporation Voltage reference and current source mixing method for video DAC
JP6573960B2 (en) 2014-03-21 2019-09-11 デピュイ・シンセス・プロダクツ・インコーポレイテッド Card edge connector for imaging sensors
CN107431080B (en) * 2015-03-30 2020-07-07 株式会社尼康 Imaging element and imaging device
KR102523136B1 (en) * 2015-09-01 2023-04-19 삼성전자주식회사 Event-based sensor and pixel of the event-based sensor
CN108141551B (en) 2015-11-19 2020-08-11 奥林巴斯株式会社 Inspection device, image processing device, correction value calculation method, image processing method, and storage medium
KR102351950B1 (en) * 2017-06-30 2022-01-18 삼성전자주식회사 Electonical device comprising image signal processor
CN109714545B (en) * 2018-12-05 2021-01-15 中国科学院西安光学精密机械研究所 High-speed hyperspectral imager image processing system
FR3090258A1 (en) * 2018-12-12 2020-06-19 Stmicroelectronics Sa Method and device for estimating the noise level of reference darkness rows of an image sensor
KR20200115881A (en) * 2019-03-28 2020-10-08 삼성전자주식회사 Dynamic vision sensor configured to calibrate event signals using optical black region and method of operating the same
US10841504B1 (en) 2019-06-20 2020-11-17 Ethicon Llc Fluorescence imaging with minimal area monolithic image sensor
US11432706B2 (en) * 2019-06-20 2022-09-06 Cilag Gmbh International Hyperspectral imaging with minimal area monolithic image sensor
US11633089B2 (en) 2019-06-20 2023-04-25 Cilag Gmbh International Fluorescence imaging with minimal area monolithic image sensor
US10952619B2 (en) 2019-06-20 2021-03-23 Ethicon Llc Hyperspectral and fluorescence imaging and topology laser mapping with minimal area monolithic image sensor

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6697663B1 (en) * 2000-11-09 2004-02-24 Koninklijke Philips Electronics N.V. Method and apparatus for reducing noise artifacts in a diagnostic image
US20050073597A1 (en) * 2003-10-02 2005-04-07 Hideyuki Rengakuji Image sensing apparatus and method for correcting signal from image sensing device by using signal correction amount
US20060007507A1 (en) * 2004-07-07 2006-01-12 Seijiro Inaba Image-pickup device and signal processing method

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0400985B1 (en) 1989-05-31 2000-08-23 Canon Kabushiki Kaisha Photoelectric converting apparatus
US5659355A (en) * 1994-10-31 1997-08-19 Eastman Kodak Company CCD dark mean level correction circuit employing digital processing and analog subtraction requiring no advance knowledge of dark mean level
US5892540A (en) 1996-06-13 1999-04-06 Rockwell International Corporation Low noise amplifier for passive pixel CMOS imager
US6037577A (en) 1997-03-11 2000-03-14 Kabushiki Kaisha Toshiba Amplifying solid-state image pickup device and operating method of the same
US6750910B1 (en) * 1998-07-15 2004-06-15 Texas Instruments Incorporated Optical black and offset correction in CCD signal processing
EP1143706A3 (en) * 2000-03-28 2007-08-01 Fujitsu Limited Image sensor with black level control and low power consumption
EP2290952A3 (en) * 2000-07-27 2011-08-17 Canon Kabushiki Kaisha Image sensing apparatus
US6774942B1 (en) * 2000-08-17 2004-08-10 Exar Corporation Black level offset calibration system for CCD image digitizer
WO2002098112A2 (en) * 2001-05-29 2002-12-05 Transchip, Inc. Patent application cmos imager for cellular applications and methods of using such
JP2003259223A (en) * 2002-02-26 2003-09-12 Canon Inc Image pickup system
KR100448244B1 (en) * 2002-03-29 2004-09-13 주식회사 하이닉스반도체 Pixel array for image sensor and image sensor having the same and auto compensating method for black level of image sensor
US6861634B2 (en) 2002-08-13 2005-03-01 Micron Technology, Inc. CMOS active pixel sensor with a sample and hold circuit having multiple injection capacitors and a fully differential charge mode linear synthesizer with skew control
US7692703B2 (en) * 2003-04-28 2010-04-06 Olympus Corporation Image pick-up apparatus
JP4480439B2 (en) * 2004-03-30 2010-06-16 パナソニック株式会社 Clamping device
JP2006020055A (en) * 2004-07-01 2006-01-19 Konica Minolta Holdings Inc Image pickup device
JP4230967B2 (en) * 2004-07-02 2009-02-25 富士通マイクロエレクトロニクス株式会社 IMAGING DEVICE, IMAGING DEVICE CONTROL METHOD, CMOS IMAGE SENSOR
US7750955B2 (en) * 2004-08-31 2010-07-06 Canon Kabushiki Kaisha Image signal processing apparatus, image signal processing method and camera using the image signal processing apparatus
JP4625685B2 (en) * 2004-11-26 2011-02-02 株式会社東芝 Solid-state imaging device
US20060114343A1 (en) * 2004-12-01 2006-06-01 Zhihong Zhang Programmable reference voltage calibration design
JP2006217304A (en) * 2005-02-04 2006-08-17 Fujitsu Ltd Vertically striped noise reduction system
GB2425229B (en) 2005-04-14 2008-04-09 Micron Technology Inc Generation and storage of column offsets for a column parallel image sensor

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6697663B1 (en) * 2000-11-09 2004-02-24 Koninklijke Philips Electronics N.V. Method and apparatus for reducing noise artifacts in a diagnostic image
US20050073597A1 (en) * 2003-10-02 2005-04-07 Hideyuki Rengakuji Image sensing apparatus and method for correcting signal from image sensing device by using signal correction amount
US20060007507A1 (en) * 2004-07-07 2006-01-12 Seijiro Inaba Image-pickup device and signal processing method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2118762A4 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010087962A (en) * 2008-10-01 2010-04-15 Sony Corp Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method
US8427551B2 (en) 2008-10-01 2013-04-23 Sony Corporation Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method
JP2011029882A (en) * 2009-07-24 2011-02-10 Sanyo Electric Co Ltd Electronic camera
JP2011259485A (en) * 2011-08-08 2011-12-22 Sony Corp Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method

Also Published As

Publication number Publication date
JP5260559B2 (en) 2013-08-14
EP2118762A1 (en) 2009-11-18
JP2010520709A (en) 2010-06-10
US7760258B2 (en) 2010-07-20
US20080218615A1 (en) 2008-09-11
EP2118762A4 (en) 2011-02-09

Similar Documents

Publication Publication Date Title
US7760258B2 (en) Apparatus and method for stabilizing image sensor black level
US20080218609A1 (en) Cross-coupled differential Dac-based black clamp circuit
US7714913B2 (en) Optical black level control circuit
US8264580B2 (en) Solid state imaging device, signal processing method of solid-state imaging device and imaging apparatus capable of removing vertical smears
US8421888B2 (en) Solid state imaging device having signal noise combining circuitry for masking image reproduction errors
US8427551B2 (en) Solid-state imaging device, imaging apparatus, and ad conversion gain adjusting method
US8233737B2 (en) Noise correction circuit, imaging apparatus, and noise correction method adding random number after noise removal
US20080054320A1 (en) Method, apparatus and system providing suppression of noise in a digital imager
US8665350B2 (en) Method for fixed pattern noise (FPN) correction
US8218038B2 (en) Multi-phase black level calibration method and system
US20080298716A1 (en) Solid-State Imaging Device and Pixel Correction Method
KR20110006602A (en) Solid-state imaging device, control method therefor, and camera system
US20090278963A1 (en) Apparatus and method for column fixed pattern noise (FPN) correction
US20070153103A1 (en) Image pickup device and noise reduction method thereof
JP2013058930A (en) Imaging apparatus
US9918033B2 (en) Signal processing apparatus and signal processing method, and image capturing apparatus
JP2005101985A (en) Solid-state image pickup device and image input device
US20060027733A1 (en) Apparatus and method of digital imaging on a semiconductor substrate
JP6494301B2 (en) Imaging apparatus and control method thereof
US7333043B2 (en) Active pixel array with matching analog-to-digital converters for image processing
US20090103827A1 (en) Methods, systems, and apparatuses that compensate for noise generated in an imager device
JP6370510B2 (en) Imaging device, imaging system, and AD conversion circuit driving method
JP3845860B2 (en) Imaging apparatus, imaging result processing method, and imaging result processing program

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08726425

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2009552713

Country of ref document: JP

Ref document number: 2008726425

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE